lpass-sc7180.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. *
  5. * lpass-sc7180.c -- ALSA SoC platform-machine driver for QTi LPASS
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/device.h>
  9. #include <linux/err.h>
  10. #include <linux/kernel.h>
  11. #include <linux/module.h>
  12. #include <linux/of.h>
  13. #include <linux/platform_device.h>
  14. #include <dt-bindings/sound/sc7180-lpass.h>
  15. #include <sound/pcm.h>
  16. #include <sound/soc.h>
  17. #include "lpass-lpaif-reg.h"
  18. #include "lpass.h"
  19. static struct snd_soc_dai_driver sc7180_lpass_cpu_dai_driver[] = {
  20. {
  21. .id = MI2S_PRIMARY,
  22. .name = "Primary MI2S",
  23. .playback = {
  24. .stream_name = "Primary Playback",
  25. .formats = SNDRV_PCM_FMTBIT_S16,
  26. .rates = SNDRV_PCM_RATE_48000,
  27. .rate_min = 48000,
  28. .rate_max = 48000,
  29. .channels_min = 2,
  30. .channels_max = 2,
  31. },
  32. .capture = {
  33. .stream_name = "Primary Capture",
  34. .formats = SNDRV_PCM_FMTBIT_S16 |
  35. SNDRV_PCM_FMTBIT_S32,
  36. .rates = SNDRV_PCM_RATE_48000,
  37. .rate_min = 48000,
  38. .rate_max = 48000,
  39. .channels_min = 2,
  40. .channels_max = 2,
  41. },
  42. .probe = &asoc_qcom_lpass_cpu_dai_probe,
  43. .ops = &asoc_qcom_lpass_cpu_dai_ops,
  44. }, {
  45. .id = MI2S_SECONDARY,
  46. .name = "Secondary MI2S",
  47. .playback = {
  48. .stream_name = "Secondary Playback",
  49. .formats = SNDRV_PCM_FMTBIT_S16,
  50. .rates = SNDRV_PCM_RATE_48000,
  51. .rate_min = 48000,
  52. .rate_max = 48000,
  53. .channels_min = 2,
  54. .channels_max = 2,
  55. },
  56. .probe = &asoc_qcom_lpass_cpu_dai_probe,
  57. .ops = &asoc_qcom_lpass_cpu_dai_ops,
  58. .pcm_new = lpass_cpu_pcm_new,
  59. }, {
  60. .id = LPASS_DP_RX,
  61. .name = "Hdmi",
  62. .playback = {
  63. .stream_name = "Hdmi Playback",
  64. .formats = SNDRV_PCM_FMTBIT_S24,
  65. .rates = SNDRV_PCM_RATE_48000,
  66. .rate_min = 48000,
  67. .rate_max = 48000,
  68. .channels_min = 2,
  69. .channels_max = 2,
  70. },
  71. .ops = &asoc_qcom_lpass_hdmi_dai_ops,
  72. },
  73. };
  74. static int sc7180_lpass_alloc_dma_channel(struct lpass_data *drvdata,
  75. int direction, unsigned int dai_id)
  76. {
  77. struct lpass_variant *v = drvdata->variant;
  78. int chan = 0;
  79. if (dai_id == LPASS_DP_RX) {
  80. if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
  81. chan = find_first_zero_bit(&drvdata->hdmi_dma_ch_bit_map,
  82. v->hdmi_rdma_channels);
  83. if (chan >= v->hdmi_rdma_channels)
  84. return -EBUSY;
  85. }
  86. set_bit(chan, &drvdata->hdmi_dma_ch_bit_map);
  87. } else {
  88. if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
  89. chan = find_first_zero_bit(&drvdata->dma_ch_bit_map,
  90. v->rdma_channels);
  91. if (chan >= v->rdma_channels)
  92. return -EBUSY;
  93. } else {
  94. chan = find_next_zero_bit(&drvdata->dma_ch_bit_map,
  95. v->wrdma_channel_start +
  96. v->wrdma_channels,
  97. v->wrdma_channel_start);
  98. if (chan >= v->wrdma_channel_start + v->wrdma_channels)
  99. return -EBUSY;
  100. }
  101. set_bit(chan, &drvdata->dma_ch_bit_map);
  102. }
  103. return chan;
  104. }
  105. static int sc7180_lpass_free_dma_channel(struct lpass_data *drvdata, int chan, unsigned int dai_id)
  106. {
  107. if (dai_id == LPASS_DP_RX)
  108. clear_bit(chan, &drvdata->hdmi_dma_ch_bit_map);
  109. else
  110. clear_bit(chan, &drvdata->dma_ch_bit_map);
  111. return 0;
  112. }
  113. static int sc7180_lpass_init(struct platform_device *pdev)
  114. {
  115. struct lpass_data *drvdata = platform_get_drvdata(pdev);
  116. struct lpass_variant *variant = drvdata->variant;
  117. struct device *dev = &pdev->dev;
  118. int ret, i;
  119. drvdata->clks = devm_kcalloc(dev, variant->num_clks,
  120. sizeof(*drvdata->clks), GFP_KERNEL);
  121. if (!drvdata->clks)
  122. return -ENOMEM;
  123. drvdata->num_clks = variant->num_clks;
  124. for (i = 0; i < drvdata->num_clks; i++)
  125. drvdata->clks[i].id = variant->clk_name[i];
  126. ret = devm_clk_bulk_get(dev, drvdata->num_clks, drvdata->clks);
  127. if (ret) {
  128. dev_err(dev, "Failed to get clocks %d\n", ret);
  129. return ret;
  130. }
  131. ret = clk_bulk_prepare_enable(drvdata->num_clks, drvdata->clks);
  132. if (ret) {
  133. dev_err(dev, "sc7180 clk_enable failed\n");
  134. return ret;
  135. }
  136. return 0;
  137. }
  138. static int sc7180_lpass_exit(struct platform_device *pdev)
  139. {
  140. struct lpass_data *drvdata = platform_get_drvdata(pdev);
  141. clk_bulk_disable_unprepare(drvdata->num_clks, drvdata->clks);
  142. return 0;
  143. }
  144. static struct lpass_variant sc7180_data = {
  145. .i2sctrl_reg_base = 0x1000,
  146. .i2sctrl_reg_stride = 0x1000,
  147. .i2s_ports = 3,
  148. .irq_reg_base = 0x9000,
  149. .irq_reg_stride = 0x1000,
  150. .irq_ports = 3,
  151. .rdma_reg_base = 0xC000,
  152. .rdma_reg_stride = 0x1000,
  153. .rdma_channels = 5,
  154. .hdmi_rdma_reg_base = 0x64000,
  155. .hdmi_rdma_reg_stride = 0x1000,
  156. .hdmi_rdma_channels = 4,
  157. .dmactl_audif_start = 1,
  158. .wrdma_reg_base = 0x18000,
  159. .wrdma_reg_stride = 0x1000,
  160. .wrdma_channel_start = 5,
  161. .wrdma_channels = 4,
  162. .loopback = REG_FIELD_ID(0x1000, 17, 17, 3, 0x1000),
  163. .spken = REG_FIELD_ID(0x1000, 16, 16, 3, 0x1000),
  164. .spkmode = REG_FIELD_ID(0x1000, 11, 15, 3, 0x1000),
  165. .spkmono = REG_FIELD_ID(0x1000, 10, 10, 3, 0x1000),
  166. .micen = REG_FIELD_ID(0x1000, 9, 9, 3, 0x1000),
  167. .micmode = REG_FIELD_ID(0x1000, 4, 8, 3, 0x1000),
  168. .micmono = REG_FIELD_ID(0x1000, 3, 3, 3, 0x1000),
  169. .wssrc = REG_FIELD_ID(0x1000, 2, 2, 3, 0x1000),
  170. .bitwidth = REG_FIELD_ID(0x1000, 0, 1, 3, 0x1000),
  171. .rdma_dyncclk = REG_FIELD_ID(0xC000, 21, 21, 5, 0x1000),
  172. .rdma_bursten = REG_FIELD_ID(0xC000, 20, 20, 5, 0x1000),
  173. .rdma_wpscnt = REG_FIELD_ID(0xC000, 16, 19, 5, 0x1000),
  174. .rdma_intf = REG_FIELD_ID(0xC000, 12, 15, 5, 0x1000),
  175. .rdma_fifowm = REG_FIELD_ID(0xC000, 1, 5, 5, 0x1000),
  176. .rdma_enable = REG_FIELD_ID(0xC000, 0, 0, 5, 0x1000),
  177. .wrdma_dyncclk = REG_FIELD_ID(0x18000, 22, 22, 4, 0x1000),
  178. .wrdma_bursten = REG_FIELD_ID(0x18000, 21, 21, 4, 0x1000),
  179. .wrdma_wpscnt = REG_FIELD_ID(0x18000, 17, 20, 4, 0x1000),
  180. .wrdma_intf = REG_FIELD_ID(0x18000, 12, 16, 4, 0x1000),
  181. .wrdma_fifowm = REG_FIELD_ID(0x18000, 1, 5, 4, 0x1000),
  182. .wrdma_enable = REG_FIELD_ID(0x18000, 0, 0, 4, 0x1000),
  183. .hdmi_tx_ctl_addr = 0x1000,
  184. .hdmi_legacy_addr = 0x1008,
  185. .hdmi_vbit_addr = 0x610c0,
  186. .hdmi_ch_lsb_addr = 0x61048,
  187. .hdmi_ch_msb_addr = 0x6104c,
  188. .ch_stride = 0x8,
  189. .hdmi_parity_addr = 0x61034,
  190. .hdmi_dmactl_addr = 0x61038,
  191. .hdmi_dma_stride = 0x4,
  192. .hdmi_DP_addr = 0x610c8,
  193. .hdmi_sstream_addr = 0x6101c,
  194. .hdmi_irq_reg_base = 0x63000,
  195. .hdmi_irq_ports = 1,
  196. .hdmi_rdma_dyncclk = REG_FIELD_ID(0x64000, 14, 14, 4, 0x1000),
  197. .hdmi_rdma_bursten = REG_FIELD_ID(0x64000, 13, 13, 4, 0x1000),
  198. .hdmi_rdma_burst8 = REG_FIELD_ID(0x64000, 15, 15, 4, 0x1000),
  199. .hdmi_rdma_burst16 = REG_FIELD_ID(0x64000, 16, 16, 4, 0x1000),
  200. .hdmi_rdma_dynburst = REG_FIELD_ID(0x64000, 18, 18, 4, 0x1000),
  201. .hdmi_rdma_wpscnt = REG_FIELD_ID(0x64000, 10, 12, 4, 0x1000),
  202. .hdmi_rdma_fifowm = REG_FIELD_ID(0x64000, 1, 5, 4, 0x1000),
  203. .hdmi_rdma_enable = REG_FIELD_ID(0x64000, 0, 0, 4, 0x1000),
  204. .sstream_en = REG_FIELD(0x6101c, 0, 0),
  205. .dma_sel = REG_FIELD(0x6101c, 1, 2),
  206. .auto_bbit_en = REG_FIELD(0x6101c, 3, 3),
  207. .layout = REG_FIELD(0x6101c, 4, 4),
  208. .layout_sp = REG_FIELD(0x6101c, 5, 8),
  209. .set_sp_on_en = REG_FIELD(0x6101c, 10, 10),
  210. .dp_audio = REG_FIELD(0x6101c, 11, 11),
  211. .dp_staffing_en = REG_FIELD(0x6101c, 12, 12),
  212. .dp_sp_b_hw_en = REG_FIELD(0x6101c, 13, 13),
  213. .mute = REG_FIELD(0x610c8, 0, 0),
  214. .as_sdp_cc = REG_FIELD(0x610c8, 1, 3),
  215. .as_sdp_ct = REG_FIELD(0x610c8, 4, 7),
  216. .aif_db4 = REG_FIELD(0x610c8, 8, 15),
  217. .frequency = REG_FIELD(0x610c8, 16, 21),
  218. .mst_index = REG_FIELD(0x610c8, 28, 29),
  219. .dptx_index = REG_FIELD(0x610c8, 30, 31),
  220. .soft_reset = REG_FIELD(0x1000, 31, 31),
  221. .force_reset = REG_FIELD(0x1000, 30, 30),
  222. .use_hw_chs = REG_FIELD(0x61038, 0, 0),
  223. .use_hw_usr = REG_FIELD(0x61038, 1, 1),
  224. .hw_chs_sel = REG_FIELD(0x61038, 2, 4),
  225. .hw_usr_sel = REG_FIELD(0x61038, 5, 6),
  226. .replace_vbit = REG_FIELD(0x610c0, 0, 0),
  227. .vbit_stream = REG_FIELD(0x610c0, 1, 1),
  228. .legacy_en = REG_FIELD(0x1008, 0, 0),
  229. .calc_en = REG_FIELD(0x61034, 0, 0),
  230. .lsb_bits = REG_FIELD(0x61048, 0, 31),
  231. .msb_bits = REG_FIELD(0x6104c, 0, 31),
  232. .clk_name = (const char*[]) {
  233. "pcnoc-sway-clk",
  234. "audio-core",
  235. "pcnoc-mport-clk",
  236. },
  237. .num_clks = 3,
  238. .dai_driver = sc7180_lpass_cpu_dai_driver,
  239. .num_dai = ARRAY_SIZE(sc7180_lpass_cpu_dai_driver),
  240. .dai_osr_clk_names = (const char *[]) {
  241. "mclk0",
  242. "null",
  243. },
  244. .dai_bit_clk_names = (const char *[]) {
  245. "mi2s-bit-clk0",
  246. "mi2s-bit-clk1",
  247. },
  248. .init = sc7180_lpass_init,
  249. .exit = sc7180_lpass_exit,
  250. .alloc_dma_channel = sc7180_lpass_alloc_dma_channel,
  251. .free_dma_channel = sc7180_lpass_free_dma_channel,
  252. };
  253. static const struct of_device_id sc7180_lpass_cpu_device_id[] __maybe_unused = {
  254. {.compatible = "qcom,sc7180-lpass-cpu", .data = &sc7180_data},
  255. {}
  256. };
  257. MODULE_DEVICE_TABLE(of, sc7180_lpass_cpu_device_id);
  258. static struct platform_driver sc7180_lpass_cpu_platform_driver = {
  259. .driver = {
  260. .name = "sc7180-lpass-cpu",
  261. .of_match_table = of_match_ptr(sc7180_lpass_cpu_device_id),
  262. },
  263. .probe = asoc_qcom_lpass_cpu_platform_probe,
  264. .remove = asoc_qcom_lpass_cpu_platform_remove,
  265. .shutdown = asoc_qcom_lpass_cpu_platform_shutdown,
  266. };
  267. module_platform_driver(sc7180_lpass_cpu_platform_driver);
  268. MODULE_DESCRIPTION("SC7180 LPASS CPU DRIVER");
  269. MODULE_LICENSE("GPL v2");