lpass-cdc-dma.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  4. *
  5. * lpass-cdc-dma.c -- ALSA SoC CDC DMA CPU DAI driver for QTi LPASS
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/module.h>
  9. #include <linux/export.h>
  10. #include <sound/soc.h>
  11. #include <sound/soc-dai.h>
  12. #include "lpass-lpaif-reg.h"
  13. #include "lpass.h"
  14. #define CODEC_MEM_HZ_NORMAL 153600000
  15. enum codec_dma_interfaces {
  16. LPASS_CDC_DMA_INTERFACE1 = 1,
  17. LPASS_CDC_DMA_INTERFACE2,
  18. LPASS_CDC_DMA_INTERFACE3,
  19. LPASS_CDC_DMA_INTERFACE4,
  20. LPASS_CDC_DMA_INTERFACE5,
  21. LPASS_CDC_DMA_INTERFACE6,
  22. LPASS_CDC_DMA_INTERFACE7,
  23. LPASS_CDC_DMA_INTERFACE8,
  24. LPASS_CDC_DMA_INTERFACE9,
  25. LPASS_CDC_DMA_INTERFACE10,
  26. };
  27. static void __lpass_get_dmactl_handle(struct snd_pcm_substream *substream, struct snd_soc_dai *dai,
  28. struct lpaif_dmactl **dmactl, int *id)
  29. {
  30. struct snd_soc_pcm_runtime *soc_runtime = asoc_substream_to_rtd(substream);
  31. struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(soc_runtime, 0);
  32. struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
  33. struct snd_pcm_runtime *rt = substream->runtime;
  34. struct lpass_pcm_data *pcm_data = rt->private_data;
  35. struct lpass_variant *v = drvdata->variant;
  36. unsigned int dai_id = cpu_dai->driver->id;
  37. switch (dai_id) {
  38. case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9:
  39. *dmactl = drvdata->rxtx_rd_dmactl;
  40. *id = pcm_data->dma_ch;
  41. break;
  42. case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8:
  43. *dmactl = drvdata->rxtx_wr_dmactl;
  44. *id = pcm_data->dma_ch - v->rxtx_wrdma_channel_start;
  45. break;
  46. case LPASS_CDC_DMA_VA_TX0 ... LPASS_CDC_DMA_VA_TX8:
  47. *dmactl = drvdata->va_wr_dmactl;
  48. *id = pcm_data->dma_ch - v->va_wrdma_channel_start;
  49. break;
  50. default:
  51. dev_err(soc_runtime->dev, "invalid dai id for dma ctl: %d\n", dai_id);
  52. break;
  53. }
  54. }
  55. static int __lpass_get_codec_dma_intf_type(int dai_id)
  56. {
  57. int ret;
  58. switch (dai_id) {
  59. case LPASS_CDC_DMA_RX0:
  60. case LPASS_CDC_DMA_TX0:
  61. case LPASS_CDC_DMA_VA_TX0:
  62. ret = LPASS_CDC_DMA_INTERFACE1;
  63. break;
  64. case LPASS_CDC_DMA_RX1:
  65. case LPASS_CDC_DMA_TX1:
  66. case LPASS_CDC_DMA_VA_TX1:
  67. ret = LPASS_CDC_DMA_INTERFACE2;
  68. break;
  69. case LPASS_CDC_DMA_RX2:
  70. case LPASS_CDC_DMA_TX2:
  71. case LPASS_CDC_DMA_VA_TX2:
  72. ret = LPASS_CDC_DMA_INTERFACE3;
  73. break;
  74. case LPASS_CDC_DMA_RX3:
  75. case LPASS_CDC_DMA_TX3:
  76. case LPASS_CDC_DMA_VA_TX3:
  77. ret = LPASS_CDC_DMA_INTERFACE4;
  78. break;
  79. case LPASS_CDC_DMA_RX4:
  80. case LPASS_CDC_DMA_TX4:
  81. case LPASS_CDC_DMA_VA_TX4:
  82. ret = LPASS_CDC_DMA_INTERFACE5;
  83. break;
  84. case LPASS_CDC_DMA_RX5:
  85. case LPASS_CDC_DMA_TX5:
  86. case LPASS_CDC_DMA_VA_TX5:
  87. ret = LPASS_CDC_DMA_INTERFACE6;
  88. break;
  89. case LPASS_CDC_DMA_RX6:
  90. case LPASS_CDC_DMA_TX6:
  91. case LPASS_CDC_DMA_VA_TX6:
  92. ret = LPASS_CDC_DMA_INTERFACE7;
  93. break;
  94. case LPASS_CDC_DMA_RX7:
  95. case LPASS_CDC_DMA_TX7:
  96. case LPASS_CDC_DMA_VA_TX7:
  97. ret = LPASS_CDC_DMA_INTERFACE8;
  98. break;
  99. case LPASS_CDC_DMA_RX8:
  100. case LPASS_CDC_DMA_TX8:
  101. case LPASS_CDC_DMA_VA_TX8:
  102. ret = LPASS_CDC_DMA_INTERFACE9;
  103. break;
  104. case LPASS_CDC_DMA_RX9:
  105. ret = LPASS_CDC_DMA_INTERFACE10;
  106. break;
  107. default:
  108. ret = -EINVAL;
  109. break;
  110. }
  111. return ret;
  112. }
  113. static int __lpass_platform_codec_intf_init(struct snd_soc_dai *dai,
  114. struct snd_pcm_substream *substream)
  115. {
  116. struct snd_soc_pcm_runtime *soc_runtime = asoc_substream_to_rtd(substream);
  117. struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(soc_runtime, 0);
  118. struct lpaif_dmactl *dmactl = NULL;
  119. struct device *dev = soc_runtime->dev;
  120. int ret, id, codec_intf;
  121. unsigned int dai_id = cpu_dai->driver->id;
  122. codec_intf = __lpass_get_codec_dma_intf_type(dai_id);
  123. if (codec_intf < 0) {
  124. dev_err(dev, "failed to get codec_intf: %d\n", codec_intf);
  125. return codec_intf;
  126. }
  127. __lpass_get_dmactl_handle(substream, dai, &dmactl, &id);
  128. if (!dmactl)
  129. return -EINVAL;
  130. ret = regmap_fields_write(dmactl->codec_intf, id, codec_intf);
  131. if (ret) {
  132. dev_err(dev, "error writing to dmactl codec_intf reg field: %d\n", ret);
  133. return ret;
  134. }
  135. ret = regmap_fields_write(dmactl->codec_fs_sel, id, 0x0);
  136. if (ret) {
  137. dev_err(dev, "error writing to dmactl codec_fs_sel reg field: %d\n", ret);
  138. return ret;
  139. }
  140. ret = regmap_fields_write(dmactl->codec_fs_delay, id, 0x0);
  141. if (ret) {
  142. dev_err(dev, "error writing to dmactl codec_fs_delay reg field: %d\n", ret);
  143. return ret;
  144. }
  145. ret = regmap_fields_write(dmactl->codec_pack, id, 0x1);
  146. if (ret) {
  147. dev_err(dev, "error writing to dmactl codec_pack reg field: %d\n", ret);
  148. return ret;
  149. }
  150. ret = regmap_fields_write(dmactl->codec_enable, id, LPAIF_DMACTL_ENABLE_ON);
  151. if (ret) {
  152. dev_err(dev, "error writing to dmactl codec_enable reg field: %d\n", ret);
  153. return ret;
  154. }
  155. return 0;
  156. }
  157. static int lpass_cdc_dma_daiops_startup(struct snd_pcm_substream *substream,
  158. struct snd_soc_dai *dai)
  159. {
  160. struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
  161. struct snd_soc_pcm_runtime *soc_runtime = asoc_substream_to_rtd(substream);
  162. switch (dai->id) {
  163. case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9:
  164. case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8:
  165. clk_set_rate(drvdata->codec_mem0, CODEC_MEM_HZ_NORMAL);
  166. clk_prepare_enable(drvdata->codec_mem0);
  167. break;
  168. case LPASS_CDC_DMA_VA_TX0 ... LPASS_CDC_DMA_VA_TX0:
  169. clk_set_rate(drvdata->va_mem0, CODEC_MEM_HZ_NORMAL);
  170. clk_prepare_enable(drvdata->va_mem0);
  171. break;
  172. default:
  173. dev_err(soc_runtime->dev, "%s: invalid interface: %d\n", __func__, dai->id);
  174. break;
  175. }
  176. return 0;
  177. }
  178. static void lpass_cdc_dma_daiops_shutdown(struct snd_pcm_substream *substream,
  179. struct snd_soc_dai *dai)
  180. {
  181. struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
  182. struct snd_soc_pcm_runtime *soc_runtime = asoc_substream_to_rtd(substream);
  183. switch (dai->id) {
  184. case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9:
  185. case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8:
  186. clk_disable_unprepare(drvdata->codec_mem0);
  187. break;
  188. case LPASS_CDC_DMA_VA_TX0 ... LPASS_CDC_DMA_VA_TX0:
  189. clk_disable_unprepare(drvdata->va_mem0);
  190. break;
  191. default:
  192. dev_err(soc_runtime->dev, "%s: invalid interface: %d\n", __func__, dai->id);
  193. break;
  194. }
  195. }
  196. static int lpass_cdc_dma_daiops_hw_params(struct snd_pcm_substream *substream,
  197. struct snd_pcm_hw_params *params,
  198. struct snd_soc_dai *dai)
  199. {
  200. struct snd_soc_pcm_runtime *soc_runtime = asoc_substream_to_rtd(substream);
  201. struct lpaif_dmactl *dmactl = NULL;
  202. unsigned int ret, regval;
  203. unsigned int channels = params_channels(params);
  204. int id;
  205. switch (channels) {
  206. case 1:
  207. regval = LPASS_CDC_DMA_INTF_ONE_CHANNEL;
  208. break;
  209. case 2:
  210. regval = LPASS_CDC_DMA_INTF_TWO_CHANNEL;
  211. break;
  212. case 4:
  213. regval = LPASS_CDC_DMA_INTF_FOUR_CHANNEL;
  214. break;
  215. case 6:
  216. regval = LPASS_CDC_DMA_INTF_SIX_CHANNEL;
  217. break;
  218. case 8:
  219. regval = LPASS_CDC_DMA_INTF_EIGHT_CHANNEL;
  220. break;
  221. default:
  222. dev_err(soc_runtime->dev, "invalid PCM config\n");
  223. return -EINVAL;
  224. }
  225. __lpass_get_dmactl_handle(substream, dai, &dmactl, &id);
  226. if (!dmactl)
  227. return -EINVAL;
  228. ret = regmap_fields_write(dmactl->codec_channel, id, regval);
  229. if (ret) {
  230. dev_err(soc_runtime->dev,
  231. "error writing to dmactl codec_channel reg field: %d\n", ret);
  232. return ret;
  233. }
  234. return 0;
  235. }
  236. static int lpass_cdc_dma_daiops_trigger(struct snd_pcm_substream *substream,
  237. int cmd, struct snd_soc_dai *dai)
  238. {
  239. struct snd_soc_pcm_runtime *soc_runtime = asoc_substream_to_rtd(substream);
  240. struct lpaif_dmactl *dmactl;
  241. int ret = 0, id;
  242. switch (cmd) {
  243. case SNDRV_PCM_TRIGGER_START:
  244. case SNDRV_PCM_TRIGGER_RESUME:
  245. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  246. __lpass_platform_codec_intf_init(dai, substream);
  247. break;
  248. case SNDRV_PCM_TRIGGER_STOP:
  249. case SNDRV_PCM_TRIGGER_SUSPEND:
  250. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  251. __lpass_get_dmactl_handle(substream, dai, &dmactl, &id);
  252. if (!dmactl)
  253. return -EINVAL;
  254. ret = regmap_fields_write(dmactl->codec_enable, id, LPAIF_DMACTL_ENABLE_OFF);
  255. if (ret) {
  256. dev_err(soc_runtime->dev,
  257. "error writing to dmactl codec_enable reg: %d\n", ret);
  258. return ret;
  259. }
  260. break;
  261. default:
  262. ret = -EINVAL;
  263. dev_err(soc_runtime->dev, "%s: invalid %d interface\n", __func__, cmd);
  264. break;
  265. }
  266. return ret;
  267. }
  268. const struct snd_soc_dai_ops asoc_qcom_lpass_cdc_dma_dai_ops = {
  269. .startup = lpass_cdc_dma_daiops_startup,
  270. .shutdown = lpass_cdc_dma_daiops_shutdown,
  271. .hw_params = lpass_cdc_dma_daiops_hw_params,
  272. .trigger = lpass_cdc_dma_daiops_trigger,
  273. };
  274. EXPORT_SYMBOL_GPL(asoc_qcom_lpass_cdc_dma_dai_ops);
  275. MODULE_DESCRIPTION("QTi LPASS CDC DMA Driver");
  276. MODULE_LICENSE("GPL");