axg-spdifout.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447
  1. // SPDX-License-Identifier: (GPL-2.0 OR MIT)
  2. //
  3. // Copyright (c) 2018 BayLibre, SAS.
  4. // Author: Jerome Brunet <[email protected]>
  5. #include <linux/clk.h>
  6. #include <linux/module.h>
  7. #include <linux/of_platform.h>
  8. #include <linux/regmap.h>
  9. #include <sound/soc.h>
  10. #include <sound/soc-dai.h>
  11. #include <sound/pcm_params.h>
  12. #include <sound/pcm_iec958.h>
  13. /*
  14. * NOTE:
  15. * The meaning of bits SPDIFOUT_CTRL0_XXX_SEL is actually the opposite
  16. * of what the documentation says. Manual control on V, U and C bits is
  17. * applied when the related sel bits are cleared
  18. */
  19. #define SPDIFOUT_STAT 0x00
  20. #define SPDIFOUT_GAIN0 0x04
  21. #define SPDIFOUT_GAIN1 0x08
  22. #define SPDIFOUT_CTRL0 0x0c
  23. #define SPDIFOUT_CTRL0_EN BIT(31)
  24. #define SPDIFOUT_CTRL0_RST_OUT BIT(29)
  25. #define SPDIFOUT_CTRL0_RST_IN BIT(28)
  26. #define SPDIFOUT_CTRL0_USEL BIT(26)
  27. #define SPDIFOUT_CTRL0_USET BIT(25)
  28. #define SPDIFOUT_CTRL0_CHSTS_SEL BIT(24)
  29. #define SPDIFOUT_CTRL0_DATA_SEL BIT(20)
  30. #define SPDIFOUT_CTRL0_MSB_FIRST BIT(19)
  31. #define SPDIFOUT_CTRL0_VSEL BIT(18)
  32. #define SPDIFOUT_CTRL0_VSET BIT(17)
  33. #define SPDIFOUT_CTRL0_MASK_MASK GENMASK(11, 4)
  34. #define SPDIFOUT_CTRL0_MASK(x) ((x) << 4)
  35. #define SPDIFOUT_CTRL1 0x10
  36. #define SPDIFOUT_CTRL1_MSB_POS_MASK GENMASK(12, 8)
  37. #define SPDIFOUT_CTRL1_MSB_POS(x) ((x) << 8)
  38. #define SPDIFOUT_CTRL1_TYPE_MASK GENMASK(6, 4)
  39. #define SPDIFOUT_CTRL1_TYPE(x) ((x) << 4)
  40. #define SPDIFOUT_PREAMB 0x14
  41. #define SPDIFOUT_SWAP 0x18
  42. #define SPDIFOUT_CHSTS0 0x1c
  43. #define SPDIFOUT_CHSTS1 0x20
  44. #define SPDIFOUT_CHSTS2 0x24
  45. #define SPDIFOUT_CHSTS3 0x28
  46. #define SPDIFOUT_CHSTS4 0x2c
  47. #define SPDIFOUT_CHSTS5 0x30
  48. #define SPDIFOUT_CHSTS6 0x34
  49. #define SPDIFOUT_CHSTS7 0x38
  50. #define SPDIFOUT_CHSTS8 0x3c
  51. #define SPDIFOUT_CHSTS9 0x40
  52. #define SPDIFOUT_CHSTSA 0x44
  53. #define SPDIFOUT_CHSTSB 0x48
  54. #define SPDIFOUT_MUTE_VAL 0x4c
  55. struct axg_spdifout {
  56. struct regmap *map;
  57. struct clk *mclk;
  58. struct clk *pclk;
  59. };
  60. static void axg_spdifout_enable(struct regmap *map)
  61. {
  62. /* Apply both reset */
  63. regmap_update_bits(map, SPDIFOUT_CTRL0,
  64. SPDIFOUT_CTRL0_RST_OUT | SPDIFOUT_CTRL0_RST_IN,
  65. 0);
  66. /* Clear out reset before in reset */
  67. regmap_update_bits(map, SPDIFOUT_CTRL0,
  68. SPDIFOUT_CTRL0_RST_OUT, SPDIFOUT_CTRL0_RST_OUT);
  69. regmap_update_bits(map, SPDIFOUT_CTRL0,
  70. SPDIFOUT_CTRL0_RST_IN, SPDIFOUT_CTRL0_RST_IN);
  71. /* Enable spdifout */
  72. regmap_update_bits(map, SPDIFOUT_CTRL0, SPDIFOUT_CTRL0_EN,
  73. SPDIFOUT_CTRL0_EN);
  74. }
  75. static void axg_spdifout_disable(struct regmap *map)
  76. {
  77. regmap_update_bits(map, SPDIFOUT_CTRL0, SPDIFOUT_CTRL0_EN, 0);
  78. }
  79. static int axg_spdifout_trigger(struct snd_pcm_substream *substream, int cmd,
  80. struct snd_soc_dai *dai)
  81. {
  82. struct axg_spdifout *priv = snd_soc_dai_get_drvdata(dai);
  83. switch (cmd) {
  84. case SNDRV_PCM_TRIGGER_START:
  85. case SNDRV_PCM_TRIGGER_RESUME:
  86. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  87. axg_spdifout_enable(priv->map);
  88. return 0;
  89. case SNDRV_PCM_TRIGGER_STOP:
  90. case SNDRV_PCM_TRIGGER_SUSPEND:
  91. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  92. axg_spdifout_disable(priv->map);
  93. return 0;
  94. default:
  95. return -EINVAL;
  96. }
  97. }
  98. static int axg_spdifout_mute(struct snd_soc_dai *dai, int mute, int direction)
  99. {
  100. struct axg_spdifout *priv = snd_soc_dai_get_drvdata(dai);
  101. /* Use spdif valid bit to perform digital mute */
  102. regmap_update_bits(priv->map, SPDIFOUT_CTRL0, SPDIFOUT_CTRL0_VSET,
  103. mute ? SPDIFOUT_CTRL0_VSET : 0);
  104. return 0;
  105. }
  106. static int axg_spdifout_sample_fmt(struct snd_pcm_hw_params *params,
  107. struct snd_soc_dai *dai)
  108. {
  109. struct axg_spdifout *priv = snd_soc_dai_get_drvdata(dai);
  110. unsigned int val;
  111. /* Set the samples spdifout will pull from the FIFO */
  112. switch (params_channels(params)) {
  113. case 1:
  114. val = SPDIFOUT_CTRL0_MASK(0x1);
  115. break;
  116. case 2:
  117. val = SPDIFOUT_CTRL0_MASK(0x3);
  118. break;
  119. default:
  120. dev_err(dai->dev, "too many channels for spdif dai: %u\n",
  121. params_channels(params));
  122. return -EINVAL;
  123. }
  124. regmap_update_bits(priv->map, SPDIFOUT_CTRL0,
  125. SPDIFOUT_CTRL0_MASK_MASK, val);
  126. /* FIFO data are arranged in chunks of 64bits */
  127. switch (params_physical_width(params)) {
  128. case 8:
  129. /* 8 samples of 8 bits */
  130. val = SPDIFOUT_CTRL1_TYPE(0);
  131. break;
  132. case 16:
  133. /* 4 samples of 16 bits - right justified */
  134. val = SPDIFOUT_CTRL1_TYPE(2);
  135. break;
  136. case 32:
  137. /* 2 samples of 32 bits - right justified */
  138. val = SPDIFOUT_CTRL1_TYPE(4);
  139. break;
  140. default:
  141. dev_err(dai->dev, "Unsupported physical width: %u\n",
  142. params_physical_width(params));
  143. return -EINVAL;
  144. }
  145. /* Position of the MSB in FIFO samples */
  146. val |= SPDIFOUT_CTRL1_MSB_POS(params_width(params) - 1);
  147. regmap_update_bits(priv->map, SPDIFOUT_CTRL1,
  148. SPDIFOUT_CTRL1_MSB_POS_MASK |
  149. SPDIFOUT_CTRL1_TYPE_MASK, val);
  150. regmap_update_bits(priv->map, SPDIFOUT_CTRL0,
  151. SPDIFOUT_CTRL0_MSB_FIRST | SPDIFOUT_CTRL0_DATA_SEL,
  152. 0);
  153. return 0;
  154. }
  155. static int axg_spdifout_set_chsts(struct snd_pcm_hw_params *params,
  156. struct snd_soc_dai *dai)
  157. {
  158. struct axg_spdifout *priv = snd_soc_dai_get_drvdata(dai);
  159. unsigned int offset;
  160. int ret;
  161. u8 cs[4];
  162. u32 val;
  163. ret = snd_pcm_create_iec958_consumer_hw_params(params, cs, 4);
  164. if (ret < 0) {
  165. dev_err(dai->dev, "Creating IEC958 channel status failed %d\n",
  166. ret);
  167. return ret;
  168. }
  169. val = cs[0] | cs[1] << 8 | cs[2] << 16 | cs[3] << 24;
  170. /* Setup channel status A bits [31 - 0]*/
  171. regmap_write(priv->map, SPDIFOUT_CHSTS0, val);
  172. /* Clear channel status A bits [191 - 32] */
  173. for (offset = SPDIFOUT_CHSTS1; offset <= SPDIFOUT_CHSTS5;
  174. offset += regmap_get_reg_stride(priv->map))
  175. regmap_write(priv->map, offset, 0);
  176. /* Setup channel status B bits [31 - 0]*/
  177. regmap_write(priv->map, SPDIFOUT_CHSTS6, val);
  178. /* Clear channel status B bits [191 - 32] */
  179. for (offset = SPDIFOUT_CHSTS7; offset <= SPDIFOUT_CHSTSB;
  180. offset += regmap_get_reg_stride(priv->map))
  181. regmap_write(priv->map, offset, 0);
  182. return 0;
  183. }
  184. static int axg_spdifout_hw_params(struct snd_pcm_substream *substream,
  185. struct snd_pcm_hw_params *params,
  186. struct snd_soc_dai *dai)
  187. {
  188. struct axg_spdifout *priv = snd_soc_dai_get_drvdata(dai);
  189. unsigned int rate = params_rate(params);
  190. int ret;
  191. /* 2 * 32bits per subframe * 2 channels = 128 */
  192. ret = clk_set_rate(priv->mclk, rate * 128);
  193. if (ret) {
  194. dev_err(dai->dev, "failed to set spdif clock\n");
  195. return ret;
  196. }
  197. ret = axg_spdifout_sample_fmt(params, dai);
  198. if (ret) {
  199. dev_err(dai->dev, "failed to setup sample format\n");
  200. return ret;
  201. }
  202. ret = axg_spdifout_set_chsts(params, dai);
  203. if (ret) {
  204. dev_err(dai->dev, "failed to setup channel status words\n");
  205. return ret;
  206. }
  207. return 0;
  208. }
  209. static int axg_spdifout_startup(struct snd_pcm_substream *substream,
  210. struct snd_soc_dai *dai)
  211. {
  212. struct axg_spdifout *priv = snd_soc_dai_get_drvdata(dai);
  213. int ret;
  214. /* Clock the spdif output block */
  215. ret = clk_prepare_enable(priv->pclk);
  216. if (ret) {
  217. dev_err(dai->dev, "failed to enable pclk\n");
  218. return ret;
  219. }
  220. /* Make sure the block is initially stopped */
  221. axg_spdifout_disable(priv->map);
  222. /* Insert data from bit 27 lsb first */
  223. regmap_update_bits(priv->map, SPDIFOUT_CTRL0,
  224. SPDIFOUT_CTRL0_MSB_FIRST | SPDIFOUT_CTRL0_DATA_SEL,
  225. 0);
  226. /* Manual control of V, C and U, U = 0 */
  227. regmap_update_bits(priv->map, SPDIFOUT_CTRL0,
  228. SPDIFOUT_CTRL0_CHSTS_SEL | SPDIFOUT_CTRL0_VSEL |
  229. SPDIFOUT_CTRL0_USEL | SPDIFOUT_CTRL0_USET,
  230. 0);
  231. /* Static SWAP configuration ATM */
  232. regmap_write(priv->map, SPDIFOUT_SWAP, 0x10);
  233. return 0;
  234. }
  235. static void axg_spdifout_shutdown(struct snd_pcm_substream *substream,
  236. struct snd_soc_dai *dai)
  237. {
  238. struct axg_spdifout *priv = snd_soc_dai_get_drvdata(dai);
  239. clk_disable_unprepare(priv->pclk);
  240. }
  241. static const struct snd_soc_dai_ops axg_spdifout_ops = {
  242. .trigger = axg_spdifout_trigger,
  243. .mute_stream = axg_spdifout_mute,
  244. .hw_params = axg_spdifout_hw_params,
  245. .startup = axg_spdifout_startup,
  246. .shutdown = axg_spdifout_shutdown,
  247. .no_capture_mute = 1,
  248. };
  249. static struct snd_soc_dai_driver axg_spdifout_dai_drv[] = {
  250. {
  251. .name = "SPDIF Output",
  252. .playback = {
  253. .stream_name = "Playback",
  254. .channels_min = 1,
  255. .channels_max = 2,
  256. .rates = (SNDRV_PCM_RATE_32000 |
  257. SNDRV_PCM_RATE_44100 |
  258. SNDRV_PCM_RATE_48000 |
  259. SNDRV_PCM_RATE_88200 |
  260. SNDRV_PCM_RATE_96000 |
  261. SNDRV_PCM_RATE_176400 |
  262. SNDRV_PCM_RATE_192000),
  263. .formats = (SNDRV_PCM_FMTBIT_S8 |
  264. SNDRV_PCM_FMTBIT_S16_LE |
  265. SNDRV_PCM_FMTBIT_S20_LE |
  266. SNDRV_PCM_FMTBIT_S24_LE),
  267. },
  268. .ops = &axg_spdifout_ops,
  269. },
  270. };
  271. static const char * const spdifout_sel_texts[] = {
  272. "IN 0", "IN 1", "IN 2",
  273. };
  274. static SOC_ENUM_SINGLE_DECL(axg_spdifout_sel_enum, SPDIFOUT_CTRL1, 24,
  275. spdifout_sel_texts);
  276. static const struct snd_kcontrol_new axg_spdifout_in_mux =
  277. SOC_DAPM_ENUM("Input Source", axg_spdifout_sel_enum);
  278. static const struct snd_soc_dapm_widget axg_spdifout_dapm_widgets[] = {
  279. SND_SOC_DAPM_AIF_IN("IN 0", NULL, 0, SND_SOC_NOPM, 0, 0),
  280. SND_SOC_DAPM_AIF_IN("IN 1", NULL, 0, SND_SOC_NOPM, 0, 0),
  281. SND_SOC_DAPM_AIF_IN("IN 2", NULL, 0, SND_SOC_NOPM, 0, 0),
  282. SND_SOC_DAPM_MUX("SRC SEL", SND_SOC_NOPM, 0, 0, &axg_spdifout_in_mux),
  283. };
  284. static const struct snd_soc_dapm_route axg_spdifout_dapm_routes[] = {
  285. { "SRC SEL", "IN 0", "IN 0" },
  286. { "SRC SEL", "IN 1", "IN 1" },
  287. { "SRC SEL", "IN 2", "IN 2" },
  288. { "Playback", NULL, "SRC SEL" },
  289. };
  290. static const struct snd_kcontrol_new axg_spdifout_controls[] = {
  291. SOC_DOUBLE("Playback Volume", SPDIFOUT_GAIN0, 0, 8, 255, 0),
  292. SOC_DOUBLE("Playback Switch", SPDIFOUT_CTRL0, 22, 21, 1, 1),
  293. SOC_SINGLE("Playback Gain Enable Switch",
  294. SPDIFOUT_CTRL1, 26, 1, 0),
  295. SOC_SINGLE("Playback Channels Mix Switch",
  296. SPDIFOUT_CTRL0, 23, 1, 0),
  297. };
  298. static int axg_spdifout_set_bias_level(struct snd_soc_component *component,
  299. enum snd_soc_bias_level level)
  300. {
  301. struct axg_spdifout *priv = snd_soc_component_get_drvdata(component);
  302. enum snd_soc_bias_level now =
  303. snd_soc_component_get_bias_level(component);
  304. int ret = 0;
  305. switch (level) {
  306. case SND_SOC_BIAS_PREPARE:
  307. if (now == SND_SOC_BIAS_STANDBY)
  308. ret = clk_prepare_enable(priv->mclk);
  309. break;
  310. case SND_SOC_BIAS_STANDBY:
  311. if (now == SND_SOC_BIAS_PREPARE)
  312. clk_disable_unprepare(priv->mclk);
  313. break;
  314. case SND_SOC_BIAS_OFF:
  315. case SND_SOC_BIAS_ON:
  316. break;
  317. }
  318. return ret;
  319. }
  320. static const struct snd_soc_component_driver axg_spdifout_component_drv = {
  321. .controls = axg_spdifout_controls,
  322. .num_controls = ARRAY_SIZE(axg_spdifout_controls),
  323. .dapm_widgets = axg_spdifout_dapm_widgets,
  324. .num_dapm_widgets = ARRAY_SIZE(axg_spdifout_dapm_widgets),
  325. .dapm_routes = axg_spdifout_dapm_routes,
  326. .num_dapm_routes = ARRAY_SIZE(axg_spdifout_dapm_routes),
  327. .set_bias_level = axg_spdifout_set_bias_level,
  328. .legacy_dai_naming = 1,
  329. };
  330. static const struct regmap_config axg_spdifout_regmap_cfg = {
  331. .reg_bits = 32,
  332. .val_bits = 32,
  333. .reg_stride = 4,
  334. .max_register = SPDIFOUT_MUTE_VAL,
  335. };
  336. static const struct of_device_id axg_spdifout_of_match[] = {
  337. { .compatible = "amlogic,axg-spdifout", },
  338. {}
  339. };
  340. MODULE_DEVICE_TABLE(of, axg_spdifout_of_match);
  341. static int axg_spdifout_probe(struct platform_device *pdev)
  342. {
  343. struct device *dev = &pdev->dev;
  344. struct axg_spdifout *priv;
  345. void __iomem *regs;
  346. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  347. if (!priv)
  348. return -ENOMEM;
  349. platform_set_drvdata(pdev, priv);
  350. regs = devm_platform_ioremap_resource(pdev, 0);
  351. if (IS_ERR(regs))
  352. return PTR_ERR(regs);
  353. priv->map = devm_regmap_init_mmio(dev, regs, &axg_spdifout_regmap_cfg);
  354. if (IS_ERR(priv->map)) {
  355. dev_err(dev, "failed to init regmap: %ld\n",
  356. PTR_ERR(priv->map));
  357. return PTR_ERR(priv->map);
  358. }
  359. priv->pclk = devm_clk_get(dev, "pclk");
  360. if (IS_ERR(priv->pclk))
  361. return dev_err_probe(dev, PTR_ERR(priv->pclk), "failed to get pclk\n");
  362. priv->mclk = devm_clk_get(dev, "mclk");
  363. if (IS_ERR(priv->mclk))
  364. return dev_err_probe(dev, PTR_ERR(priv->mclk), "failed to get mclk\n");
  365. return devm_snd_soc_register_component(dev, &axg_spdifout_component_drv,
  366. axg_spdifout_dai_drv, ARRAY_SIZE(axg_spdifout_dai_drv));
  367. }
  368. static struct platform_driver axg_spdifout_pdrv = {
  369. .probe = axg_spdifout_probe,
  370. .driver = {
  371. .name = "axg-spdifout",
  372. .of_match_table = axg_spdifout_of_match,
  373. },
  374. };
  375. module_platform_driver(axg_spdifout_pdrv);
  376. MODULE_DESCRIPTION("Amlogic AXG SPDIF Output driver");
  377. MODULE_AUTHOR("Jerome Brunet <[email protected]>");
  378. MODULE_LICENSE("GPL v2");