mt8195-dai-etdm.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * MediaTek ALSA SoC Audio DAI eTDM Control
  4. *
  5. * Copyright (c) 2021 MediaTek Inc.
  6. * Author: Bicycle Tsai <[email protected]>
  7. * Trevor Wu <[email protected]>
  8. */
  9. #include <linux/delay.h>
  10. #include <linux/pm_runtime.h>
  11. #include <linux/regmap.h>
  12. #include <sound/pcm_params.h>
  13. #include "mt8195-afe-clk.h"
  14. #include "mt8195-afe-common.h"
  15. #include "mt8195-reg.h"
  16. #define MT8195_ETDM_MAX_CHANNELS 24
  17. #define MT8195_ETDM_NORMAL_MAX_BCK_RATE 24576000
  18. #define ETDM_TO_DAI_ID(x) ((x) + MT8195_AFE_IO_ETDM_START)
  19. #define ENUM_TO_STR(x) #x
  20. enum {
  21. MTK_DAI_ETDM_FORMAT_I2S = 0,
  22. MTK_DAI_ETDM_FORMAT_LJ,
  23. MTK_DAI_ETDM_FORMAT_RJ,
  24. MTK_DAI_ETDM_FORMAT_EIAJ,
  25. MTK_DAI_ETDM_FORMAT_DSPA,
  26. MTK_DAI_ETDM_FORMAT_DSPB,
  27. };
  28. enum {
  29. MTK_DAI_ETDM_DATA_ONE_PIN = 0,
  30. MTK_DAI_ETDM_DATA_MULTI_PIN,
  31. };
  32. enum {
  33. ETDM_IN,
  34. ETDM_OUT,
  35. };
  36. enum {
  37. ETDM_IN_FROM_PAD,
  38. ETDM_IN_FROM_ETDM_OUT1,
  39. ETDM_IN_FROM_ETDM_OUT2,
  40. };
  41. enum {
  42. ETDM_IN_SLAVE_FROM_PAD,
  43. ETDM_IN_SLAVE_FROM_ETDM_OUT1,
  44. ETDM_IN_SLAVE_FROM_ETDM_OUT2,
  45. };
  46. enum {
  47. ETDM_OUT_SLAVE_FROM_PAD,
  48. ETDM_OUT_SLAVE_FROM_ETDM_IN1,
  49. ETDM_OUT_SLAVE_FROM_ETDM_IN2,
  50. };
  51. enum {
  52. COWORK_ETDM_NONE = 0,
  53. COWORK_ETDM_IN1_M = 2,
  54. COWORK_ETDM_IN1_S = 3,
  55. COWORK_ETDM_IN2_M = 4,
  56. COWORK_ETDM_IN2_S = 5,
  57. COWORK_ETDM_OUT1_M = 10,
  58. COWORK_ETDM_OUT1_S = 11,
  59. COWORK_ETDM_OUT2_M = 12,
  60. COWORK_ETDM_OUT2_S = 13,
  61. COWORK_ETDM_OUT3_M = 14,
  62. COWORK_ETDM_OUT3_S = 15,
  63. };
  64. enum {
  65. ETDM_RELATCH_TIMING_A1A2SYS,
  66. ETDM_RELATCH_TIMING_A3SYS,
  67. ETDM_RELATCH_TIMING_A4SYS,
  68. };
  69. enum {
  70. ETDM_SYNC_NONE,
  71. ETDM_SYNC_FROM_IN1,
  72. ETDM_SYNC_FROM_IN2,
  73. ETDM_SYNC_FROM_OUT1,
  74. ETDM_SYNC_FROM_OUT2,
  75. ETDM_SYNC_FROM_OUT3,
  76. };
  77. struct etdm_con_reg {
  78. unsigned int con0;
  79. unsigned int con1;
  80. unsigned int con2;
  81. unsigned int con3;
  82. unsigned int con4;
  83. unsigned int con5;
  84. };
  85. struct mtk_dai_etdm_rate {
  86. unsigned int rate;
  87. unsigned int reg_value;
  88. };
  89. struct mtk_dai_etdm_priv {
  90. unsigned int clock_mode;
  91. unsigned int data_mode;
  92. bool slave_mode;
  93. bool lrck_inv;
  94. bool bck_inv;
  95. unsigned int format;
  96. unsigned int slots;
  97. unsigned int lrck_width;
  98. unsigned int mclk_freq;
  99. unsigned int mclk_apll;
  100. unsigned int mclk_dir;
  101. int cowork_source_id; //dai id
  102. unsigned int cowork_slv_count;
  103. int cowork_slv_id[MT8195_AFE_IO_ETDM_NUM - 1]; //dai_id
  104. bool in_disable_ch[MT8195_ETDM_MAX_CHANNELS];
  105. unsigned int en_ref_cnt;
  106. };
  107. static const struct mtk_dai_etdm_rate mt8195_etdm_rates[] = {
  108. { .rate = 8000, .reg_value = 0, },
  109. { .rate = 12000, .reg_value = 1, },
  110. { .rate = 16000, .reg_value = 2, },
  111. { .rate = 24000, .reg_value = 3, },
  112. { .rate = 32000, .reg_value = 4, },
  113. { .rate = 48000, .reg_value = 5, },
  114. { .rate = 96000, .reg_value = 7, },
  115. { .rate = 192000, .reg_value = 9, },
  116. { .rate = 384000, .reg_value = 11, },
  117. { .rate = 11025, .reg_value = 16, },
  118. { .rate = 22050, .reg_value = 17, },
  119. { .rate = 44100, .reg_value = 18, },
  120. { .rate = 88200, .reg_value = 19, },
  121. { .rate = 176400, .reg_value = 20, },
  122. { .rate = 352800, .reg_value = 21, },
  123. };
  124. static int get_etdm_fs_timing(unsigned int rate)
  125. {
  126. int i;
  127. for (i = 0; i < ARRAY_SIZE(mt8195_etdm_rates); i++)
  128. if (mt8195_etdm_rates[i].rate == rate)
  129. return mt8195_etdm_rates[i].reg_value;
  130. return -EINVAL;
  131. }
  132. static unsigned int get_etdm_ch_fixup(unsigned int channels)
  133. {
  134. if (channels > 16)
  135. return 24;
  136. else if (channels > 8)
  137. return 16;
  138. else if (channels > 4)
  139. return 8;
  140. else if (channels > 2)
  141. return 4;
  142. else
  143. return 2;
  144. }
  145. static int get_etdm_reg(unsigned int dai_id, struct etdm_con_reg *etdm_reg)
  146. {
  147. switch (dai_id) {
  148. case MT8195_AFE_IO_ETDM1_IN:
  149. etdm_reg->con0 = ETDM_IN1_CON0;
  150. etdm_reg->con1 = ETDM_IN1_CON1;
  151. etdm_reg->con2 = ETDM_IN1_CON2;
  152. etdm_reg->con3 = ETDM_IN1_CON3;
  153. etdm_reg->con4 = ETDM_IN1_CON4;
  154. etdm_reg->con5 = ETDM_IN1_CON5;
  155. break;
  156. case MT8195_AFE_IO_ETDM2_IN:
  157. etdm_reg->con0 = ETDM_IN2_CON0;
  158. etdm_reg->con1 = ETDM_IN2_CON1;
  159. etdm_reg->con2 = ETDM_IN2_CON2;
  160. etdm_reg->con3 = ETDM_IN2_CON3;
  161. etdm_reg->con4 = ETDM_IN2_CON4;
  162. etdm_reg->con5 = ETDM_IN2_CON5;
  163. break;
  164. case MT8195_AFE_IO_ETDM1_OUT:
  165. etdm_reg->con0 = ETDM_OUT1_CON0;
  166. etdm_reg->con1 = ETDM_OUT1_CON1;
  167. etdm_reg->con2 = ETDM_OUT1_CON2;
  168. etdm_reg->con3 = ETDM_OUT1_CON3;
  169. etdm_reg->con4 = ETDM_OUT1_CON4;
  170. etdm_reg->con5 = ETDM_OUT1_CON5;
  171. break;
  172. case MT8195_AFE_IO_ETDM2_OUT:
  173. etdm_reg->con0 = ETDM_OUT2_CON0;
  174. etdm_reg->con1 = ETDM_OUT2_CON1;
  175. etdm_reg->con2 = ETDM_OUT2_CON2;
  176. etdm_reg->con3 = ETDM_OUT2_CON3;
  177. etdm_reg->con4 = ETDM_OUT2_CON4;
  178. etdm_reg->con5 = ETDM_OUT2_CON5;
  179. break;
  180. case MT8195_AFE_IO_ETDM3_OUT:
  181. case MT8195_AFE_IO_DPTX:
  182. etdm_reg->con0 = ETDM_OUT3_CON0;
  183. etdm_reg->con1 = ETDM_OUT3_CON1;
  184. etdm_reg->con2 = ETDM_OUT3_CON2;
  185. etdm_reg->con3 = ETDM_OUT3_CON3;
  186. etdm_reg->con4 = ETDM_OUT3_CON4;
  187. etdm_reg->con5 = ETDM_OUT3_CON5;
  188. break;
  189. default:
  190. return -EINVAL;
  191. }
  192. return 0;
  193. }
  194. static int get_etdm_dir(unsigned int dai_id)
  195. {
  196. switch (dai_id) {
  197. case MT8195_AFE_IO_ETDM1_IN:
  198. case MT8195_AFE_IO_ETDM2_IN:
  199. return ETDM_IN;
  200. case MT8195_AFE_IO_ETDM1_OUT:
  201. case MT8195_AFE_IO_ETDM2_OUT:
  202. case MT8195_AFE_IO_ETDM3_OUT:
  203. return ETDM_OUT;
  204. default:
  205. return -EINVAL;
  206. }
  207. }
  208. static int get_etdm_wlen(unsigned int bitwidth)
  209. {
  210. return bitwidth <= 16 ? 16 : 32;
  211. }
  212. static int is_cowork_mode(struct snd_soc_dai *dai)
  213. {
  214. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  215. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  216. struct mtk_dai_etdm_priv *etdm_data = afe_priv->dai_priv[dai->id];
  217. return (etdm_data->cowork_slv_count > 0 ||
  218. etdm_data->cowork_source_id != COWORK_ETDM_NONE);
  219. }
  220. static int sync_to_dai_id(int source_sel)
  221. {
  222. switch (source_sel) {
  223. case ETDM_SYNC_FROM_IN1:
  224. return MT8195_AFE_IO_ETDM1_IN;
  225. case ETDM_SYNC_FROM_IN2:
  226. return MT8195_AFE_IO_ETDM2_IN;
  227. case ETDM_SYNC_FROM_OUT1:
  228. return MT8195_AFE_IO_ETDM1_OUT;
  229. case ETDM_SYNC_FROM_OUT2:
  230. return MT8195_AFE_IO_ETDM2_OUT;
  231. case ETDM_SYNC_FROM_OUT3:
  232. return MT8195_AFE_IO_ETDM3_OUT;
  233. default:
  234. return 0;
  235. }
  236. }
  237. static int get_etdm_cowork_master_id(struct snd_soc_dai *dai)
  238. {
  239. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  240. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  241. struct mtk_dai_etdm_priv *etdm_data = afe_priv->dai_priv[dai->id];
  242. int dai_id = etdm_data->cowork_source_id;
  243. if (dai_id == COWORK_ETDM_NONE)
  244. dai_id = dai->id;
  245. return dai_id;
  246. }
  247. static const struct snd_kcontrol_new mtk_dai_etdm_o048_mix[] = {
  248. SOC_DAPM_SINGLE_AUTODISABLE("I020 Switch", AFE_CONN48, 20, 1, 0),
  249. SOC_DAPM_SINGLE_AUTODISABLE("I022 Switch", AFE_CONN48, 22, 1, 0),
  250. SOC_DAPM_SINGLE_AUTODISABLE("I046 Switch", AFE_CONN48_1, 14, 1, 0),
  251. SOC_DAPM_SINGLE_AUTODISABLE("I070 Switch", AFE_CONN48_2, 6, 1, 0),
  252. };
  253. static const struct snd_kcontrol_new mtk_dai_etdm_o049_mix[] = {
  254. SOC_DAPM_SINGLE_AUTODISABLE("I021 Switch", AFE_CONN49, 21, 1, 0),
  255. SOC_DAPM_SINGLE_AUTODISABLE("I023 Switch", AFE_CONN49, 23, 1, 0),
  256. SOC_DAPM_SINGLE_AUTODISABLE("I047 Switch", AFE_CONN49_1, 15, 1, 0),
  257. SOC_DAPM_SINGLE_AUTODISABLE("I071 Switch", AFE_CONN49_2, 7, 1, 0),
  258. };
  259. static const struct snd_kcontrol_new mtk_dai_etdm_o050_mix[] = {
  260. SOC_DAPM_SINGLE_AUTODISABLE("I024 Switch", AFE_CONN50, 24, 1, 0),
  261. SOC_DAPM_SINGLE_AUTODISABLE("I048 Switch", AFE_CONN50_1, 16, 1, 0),
  262. };
  263. static const struct snd_kcontrol_new mtk_dai_etdm_o051_mix[] = {
  264. SOC_DAPM_SINGLE_AUTODISABLE("I025 Switch", AFE_CONN51, 25, 1, 0),
  265. SOC_DAPM_SINGLE_AUTODISABLE("I049 Switch", AFE_CONN51_1, 17, 1, 0),
  266. };
  267. static const struct snd_kcontrol_new mtk_dai_etdm_o052_mix[] = {
  268. SOC_DAPM_SINGLE_AUTODISABLE("I026 Switch", AFE_CONN52, 26, 1, 0),
  269. SOC_DAPM_SINGLE_AUTODISABLE("I050 Switch", AFE_CONN52_1, 18, 1, 0),
  270. };
  271. static const struct snd_kcontrol_new mtk_dai_etdm_o053_mix[] = {
  272. SOC_DAPM_SINGLE_AUTODISABLE("I027 Switch", AFE_CONN53, 27, 1, 0),
  273. SOC_DAPM_SINGLE_AUTODISABLE("I051 Switch", AFE_CONN53_1, 19, 1, 0),
  274. };
  275. static const struct snd_kcontrol_new mtk_dai_etdm_o054_mix[] = {
  276. SOC_DAPM_SINGLE_AUTODISABLE("I028 Switch", AFE_CONN54, 28, 1, 0),
  277. SOC_DAPM_SINGLE_AUTODISABLE("I052 Switch", AFE_CONN54_1, 20, 1, 0),
  278. };
  279. static const struct snd_kcontrol_new mtk_dai_etdm_o055_mix[] = {
  280. SOC_DAPM_SINGLE_AUTODISABLE("I029 Switch", AFE_CONN55, 29, 1, 0),
  281. SOC_DAPM_SINGLE_AUTODISABLE("I053 Switch", AFE_CONN55_1, 21, 1, 0),
  282. };
  283. static const struct snd_kcontrol_new mtk_dai_etdm_o056_mix[] = {
  284. SOC_DAPM_SINGLE_AUTODISABLE("I030 Switch", AFE_CONN56, 30, 1, 0),
  285. SOC_DAPM_SINGLE_AUTODISABLE("I054 Switch", AFE_CONN56_1, 22, 1, 0),
  286. };
  287. static const struct snd_kcontrol_new mtk_dai_etdm_o057_mix[] = {
  288. SOC_DAPM_SINGLE_AUTODISABLE("I031 Switch", AFE_CONN57, 31, 1, 0),
  289. SOC_DAPM_SINGLE_AUTODISABLE("I055 Switch", AFE_CONN57_1, 23, 1, 0),
  290. };
  291. static const struct snd_kcontrol_new mtk_dai_etdm_o058_mix[] = {
  292. SOC_DAPM_SINGLE_AUTODISABLE("I032 Switch", AFE_CONN58_1, 0, 1, 0),
  293. SOC_DAPM_SINGLE_AUTODISABLE("I056 Switch", AFE_CONN58_1, 24, 1, 0),
  294. };
  295. static const struct snd_kcontrol_new mtk_dai_etdm_o059_mix[] = {
  296. SOC_DAPM_SINGLE_AUTODISABLE("I033 Switch", AFE_CONN59_1, 1, 1, 0),
  297. SOC_DAPM_SINGLE_AUTODISABLE("I057 Switch", AFE_CONN59_1, 25, 1, 0),
  298. };
  299. static const struct snd_kcontrol_new mtk_dai_etdm_o060_mix[] = {
  300. SOC_DAPM_SINGLE_AUTODISABLE("I034 Switch", AFE_CONN60_1, 2, 1, 0),
  301. SOC_DAPM_SINGLE_AUTODISABLE("I058 Switch", AFE_CONN60_1, 26, 1, 0),
  302. };
  303. static const struct snd_kcontrol_new mtk_dai_etdm_o061_mix[] = {
  304. SOC_DAPM_SINGLE_AUTODISABLE("I035 Switch", AFE_CONN61_1, 3, 1, 0),
  305. SOC_DAPM_SINGLE_AUTODISABLE("I059 Switch", AFE_CONN61_1, 27, 1, 0),
  306. };
  307. static const struct snd_kcontrol_new mtk_dai_etdm_o062_mix[] = {
  308. SOC_DAPM_SINGLE_AUTODISABLE("I036 Switch", AFE_CONN62_1, 4, 1, 0),
  309. SOC_DAPM_SINGLE_AUTODISABLE("I060 Switch", AFE_CONN62_1, 28, 1, 0),
  310. };
  311. static const struct snd_kcontrol_new mtk_dai_etdm_o063_mix[] = {
  312. SOC_DAPM_SINGLE_AUTODISABLE("I037 Switch", AFE_CONN63_1, 5, 1, 0),
  313. SOC_DAPM_SINGLE_AUTODISABLE("I061 Switch", AFE_CONN63_1, 29, 1, 0),
  314. };
  315. static const struct snd_kcontrol_new mtk_dai_etdm_o064_mix[] = {
  316. SOC_DAPM_SINGLE_AUTODISABLE("I038 Switch", AFE_CONN64_1, 6, 1, 0),
  317. SOC_DAPM_SINGLE_AUTODISABLE("I062 Switch", AFE_CONN64_1, 30, 1, 0),
  318. };
  319. static const struct snd_kcontrol_new mtk_dai_etdm_o065_mix[] = {
  320. SOC_DAPM_SINGLE_AUTODISABLE("I039 Switch", AFE_CONN65_1, 7, 1, 0),
  321. SOC_DAPM_SINGLE_AUTODISABLE("I063 Switch", AFE_CONN65_1, 31, 1, 0),
  322. };
  323. static const struct snd_kcontrol_new mtk_dai_etdm_o066_mix[] = {
  324. SOC_DAPM_SINGLE_AUTODISABLE("I040 Switch", AFE_CONN66_1, 8, 1, 0),
  325. SOC_DAPM_SINGLE_AUTODISABLE("I064 Switch", AFE_CONN66_2, 0, 1, 0),
  326. };
  327. static const struct snd_kcontrol_new mtk_dai_etdm_o067_mix[] = {
  328. SOC_DAPM_SINGLE_AUTODISABLE("I041 Switch", AFE_CONN67_1, 9, 1, 0),
  329. SOC_DAPM_SINGLE_AUTODISABLE("I065 Switch", AFE_CONN67_2, 1, 1, 0),
  330. };
  331. static const struct snd_kcontrol_new mtk_dai_etdm_o068_mix[] = {
  332. SOC_DAPM_SINGLE_AUTODISABLE("I042 Switch", AFE_CONN68_1, 10, 1, 0),
  333. SOC_DAPM_SINGLE_AUTODISABLE("I066 Switch", AFE_CONN68_2, 2, 1, 0),
  334. };
  335. static const struct snd_kcontrol_new mtk_dai_etdm_o069_mix[] = {
  336. SOC_DAPM_SINGLE_AUTODISABLE("I043 Switch", AFE_CONN69_1, 11, 1, 0),
  337. SOC_DAPM_SINGLE_AUTODISABLE("I067 Switch", AFE_CONN69_2, 3, 1, 0),
  338. };
  339. static const struct snd_kcontrol_new mtk_dai_etdm_o070_mix[] = {
  340. SOC_DAPM_SINGLE_AUTODISABLE("I044 Switch", AFE_CONN70_1, 12, 1, 0),
  341. SOC_DAPM_SINGLE_AUTODISABLE("I068 Switch", AFE_CONN70_2, 4, 1, 0),
  342. };
  343. static const struct snd_kcontrol_new mtk_dai_etdm_o071_mix[] = {
  344. SOC_DAPM_SINGLE_AUTODISABLE("I045 Switch", AFE_CONN71_1, 13, 1, 0),
  345. SOC_DAPM_SINGLE_AUTODISABLE("I069 Switch", AFE_CONN71_2, 5, 1, 0),
  346. };
  347. static const struct snd_kcontrol_new mtk_dai_etdm_o072_mix[] = {
  348. SOC_DAPM_SINGLE_AUTODISABLE("I020 Switch", AFE_CONN72, 20, 1, 0),
  349. SOC_DAPM_SINGLE_AUTODISABLE("I022 Switch", AFE_CONN72, 22, 1, 0),
  350. SOC_DAPM_SINGLE_AUTODISABLE("I046 Switch", AFE_CONN72_1, 14, 1, 0),
  351. SOC_DAPM_SINGLE_AUTODISABLE("I070 Switch", AFE_CONN72_2, 6, 1, 0),
  352. };
  353. static const struct snd_kcontrol_new mtk_dai_etdm_o073_mix[] = {
  354. SOC_DAPM_SINGLE_AUTODISABLE("I021 Switch", AFE_CONN73, 21, 1, 0),
  355. SOC_DAPM_SINGLE_AUTODISABLE("I023 Switch", AFE_CONN73, 23, 1, 0),
  356. SOC_DAPM_SINGLE_AUTODISABLE("I047 Switch", AFE_CONN73_1, 15, 1, 0),
  357. SOC_DAPM_SINGLE_AUTODISABLE("I071 Switch", AFE_CONN73_2, 7, 1, 0),
  358. };
  359. static const struct snd_kcontrol_new mtk_dai_etdm_o074_mix[] = {
  360. SOC_DAPM_SINGLE_AUTODISABLE("I024 Switch", AFE_CONN74, 24, 1, 0),
  361. SOC_DAPM_SINGLE_AUTODISABLE("I048 Switch", AFE_CONN74_1, 16, 1, 0),
  362. };
  363. static const struct snd_kcontrol_new mtk_dai_etdm_o075_mix[] = {
  364. SOC_DAPM_SINGLE_AUTODISABLE("I025 Switch", AFE_CONN75, 25, 1, 0),
  365. SOC_DAPM_SINGLE_AUTODISABLE("I049 Switch", AFE_CONN75_1, 17, 1, 0),
  366. };
  367. static const struct snd_kcontrol_new mtk_dai_etdm_o076_mix[] = {
  368. SOC_DAPM_SINGLE_AUTODISABLE("I026 Switch", AFE_CONN76, 26, 1, 0),
  369. SOC_DAPM_SINGLE_AUTODISABLE("I050 Switch", AFE_CONN76_1, 18, 1, 0),
  370. };
  371. static const struct snd_kcontrol_new mtk_dai_etdm_o077_mix[] = {
  372. SOC_DAPM_SINGLE_AUTODISABLE("I027 Switch", AFE_CONN77, 27, 1, 0),
  373. SOC_DAPM_SINGLE_AUTODISABLE("I051 Switch", AFE_CONN77_1, 19, 1, 0),
  374. };
  375. static const struct snd_kcontrol_new mtk_dai_etdm_o078_mix[] = {
  376. SOC_DAPM_SINGLE_AUTODISABLE("I028 Switch", AFE_CONN78, 28, 1, 0),
  377. SOC_DAPM_SINGLE_AUTODISABLE("I052 Switch", AFE_CONN78_1, 20, 1, 0),
  378. };
  379. static const struct snd_kcontrol_new mtk_dai_etdm_o079_mix[] = {
  380. SOC_DAPM_SINGLE_AUTODISABLE("I029 Switch", AFE_CONN79, 29, 1, 0),
  381. SOC_DAPM_SINGLE_AUTODISABLE("I053 Switch", AFE_CONN79_1, 21, 1, 0),
  382. };
  383. static const struct snd_kcontrol_new mtk_dai_etdm_o080_mix[] = {
  384. SOC_DAPM_SINGLE_AUTODISABLE("I030 Switch", AFE_CONN80, 30, 1, 0),
  385. SOC_DAPM_SINGLE_AUTODISABLE("I054 Switch", AFE_CONN80_1, 22, 1, 0),
  386. };
  387. static const struct snd_kcontrol_new mtk_dai_etdm_o081_mix[] = {
  388. SOC_DAPM_SINGLE_AUTODISABLE("I031 Switch", AFE_CONN81, 31, 1, 0),
  389. SOC_DAPM_SINGLE_AUTODISABLE("I055 Switch", AFE_CONN81_1, 23, 1, 0),
  390. };
  391. static const struct snd_kcontrol_new mtk_dai_etdm_o082_mix[] = {
  392. SOC_DAPM_SINGLE_AUTODISABLE("I032 Switch", AFE_CONN82_1, 0, 1, 0),
  393. SOC_DAPM_SINGLE_AUTODISABLE("I056 Switch", AFE_CONN82_1, 24, 1, 0),
  394. };
  395. static const struct snd_kcontrol_new mtk_dai_etdm_o083_mix[] = {
  396. SOC_DAPM_SINGLE_AUTODISABLE("I033 Switch", AFE_CONN83_1, 1, 1, 0),
  397. SOC_DAPM_SINGLE_AUTODISABLE("I057 Switch", AFE_CONN83_1, 25, 1, 0),
  398. };
  399. static const struct snd_kcontrol_new mtk_dai_etdm_o084_mix[] = {
  400. SOC_DAPM_SINGLE_AUTODISABLE("I034 Switch", AFE_CONN84_1, 2, 1, 0),
  401. SOC_DAPM_SINGLE_AUTODISABLE("I058 Switch", AFE_CONN84_1, 26, 1, 0),
  402. };
  403. static const struct snd_kcontrol_new mtk_dai_etdm_o085_mix[] = {
  404. SOC_DAPM_SINGLE_AUTODISABLE("I035 Switch", AFE_CONN85_1, 3, 1, 0),
  405. SOC_DAPM_SINGLE_AUTODISABLE("I059 Switch", AFE_CONN85_1, 27, 1, 0),
  406. };
  407. static const struct snd_kcontrol_new mtk_dai_etdm_o086_mix[] = {
  408. SOC_DAPM_SINGLE_AUTODISABLE("I036 Switch", AFE_CONN86_1, 4, 1, 0),
  409. SOC_DAPM_SINGLE_AUTODISABLE("I060 Switch", AFE_CONN86_1, 28, 1, 0),
  410. };
  411. static const struct snd_kcontrol_new mtk_dai_etdm_o087_mix[] = {
  412. SOC_DAPM_SINGLE_AUTODISABLE("I037 Switch", AFE_CONN87_1, 5, 1, 0),
  413. SOC_DAPM_SINGLE_AUTODISABLE("I061 Switch", AFE_CONN87_1, 29, 1, 0),
  414. };
  415. static const struct snd_kcontrol_new mtk_dai_etdm_o088_mix[] = {
  416. SOC_DAPM_SINGLE_AUTODISABLE("I038 Switch", AFE_CONN88_1, 6, 1, 0),
  417. SOC_DAPM_SINGLE_AUTODISABLE("I062 Switch", AFE_CONN88_1, 30, 1, 0),
  418. };
  419. static const struct snd_kcontrol_new mtk_dai_etdm_o089_mix[] = {
  420. SOC_DAPM_SINGLE_AUTODISABLE("I039 Switch", AFE_CONN89_1, 7, 1, 0),
  421. SOC_DAPM_SINGLE_AUTODISABLE("I063 Switch", AFE_CONN89_1, 31, 1, 0),
  422. };
  423. static const struct snd_kcontrol_new mtk_dai_etdm_o090_mix[] = {
  424. SOC_DAPM_SINGLE_AUTODISABLE("I040 Switch", AFE_CONN90_1, 8, 1, 0),
  425. SOC_DAPM_SINGLE_AUTODISABLE("I064 Switch", AFE_CONN90_2, 0, 1, 0),
  426. };
  427. static const struct snd_kcontrol_new mtk_dai_etdm_o091_mix[] = {
  428. SOC_DAPM_SINGLE_AUTODISABLE("I041 Switch", AFE_CONN91_1, 9, 1, 0),
  429. SOC_DAPM_SINGLE_AUTODISABLE("I065 Switch", AFE_CONN91_2, 1, 1, 0),
  430. };
  431. static const struct snd_kcontrol_new mtk_dai_etdm_o092_mix[] = {
  432. SOC_DAPM_SINGLE_AUTODISABLE("I042 Switch", AFE_CONN92_1, 10, 1, 0),
  433. SOC_DAPM_SINGLE_AUTODISABLE("I066 Switch", AFE_CONN92_2, 2, 1, 0),
  434. };
  435. static const struct snd_kcontrol_new mtk_dai_etdm_o093_mix[] = {
  436. SOC_DAPM_SINGLE_AUTODISABLE("I043 Switch", AFE_CONN93_1, 11, 1, 0),
  437. SOC_DAPM_SINGLE_AUTODISABLE("I067 Switch", AFE_CONN93_2, 3, 1, 0),
  438. };
  439. static const struct snd_kcontrol_new mtk_dai_etdm_o094_mix[] = {
  440. SOC_DAPM_SINGLE_AUTODISABLE("I044 Switch", AFE_CONN94_1, 12, 1, 0),
  441. SOC_DAPM_SINGLE_AUTODISABLE("I068 Switch", AFE_CONN94_2, 4, 1, 0),
  442. };
  443. static const struct snd_kcontrol_new mtk_dai_etdm_o095_mix[] = {
  444. SOC_DAPM_SINGLE_AUTODISABLE("I045 Switch", AFE_CONN95_1, 13, 1, 0),
  445. SOC_DAPM_SINGLE_AUTODISABLE("I069 Switch", AFE_CONN95_2, 5, 1, 0),
  446. };
  447. static const char * const mt8195_etdm_clk_src_sel_text[] = {
  448. "26m",
  449. "a1sys_a2sys",
  450. "a3sys",
  451. "a4sys",
  452. };
  453. static SOC_ENUM_SINGLE_EXT_DECL(etdmout_clk_src_enum,
  454. mt8195_etdm_clk_src_sel_text);
  455. static const char * const hdmitx_dptx_mux_map[] = {
  456. "Disconnect", "Connect",
  457. };
  458. static int hdmitx_dptx_mux_map_value[] = {
  459. 0, 1,
  460. };
  461. /* HDMI_OUT_MUX */
  462. static SOC_VALUE_ENUM_SINGLE_AUTODISABLE_DECL(hdmi_out_mux_map_enum,
  463. SND_SOC_NOPM,
  464. 0,
  465. 1,
  466. hdmitx_dptx_mux_map,
  467. hdmitx_dptx_mux_map_value);
  468. static const struct snd_kcontrol_new hdmi_out_mux_control =
  469. SOC_DAPM_ENUM("HDMI_OUT_MUX", hdmi_out_mux_map_enum);
  470. /* DPTX_OUT_MUX */
  471. static SOC_VALUE_ENUM_SINGLE_AUTODISABLE_DECL(dptx_out_mux_map_enum,
  472. SND_SOC_NOPM,
  473. 0,
  474. 1,
  475. hdmitx_dptx_mux_map,
  476. hdmitx_dptx_mux_map_value);
  477. static const struct snd_kcontrol_new dptx_out_mux_control =
  478. SOC_DAPM_ENUM("DPTX_OUT_MUX", dptx_out_mux_map_enum);
  479. /* HDMI_CH0_MUX ~ HDMI_CH7_MUX */
  480. static const char *const afe_conn_hdmi_mux_map[] = {
  481. "CH0", "CH1", "CH2", "CH3", "CH4", "CH5", "CH6", "CH7",
  482. };
  483. static int afe_conn_hdmi_mux_map_value[] = {
  484. 0, 1, 2, 3, 4, 5, 6, 7,
  485. };
  486. static SOC_VALUE_ENUM_SINGLE_DECL(hdmi_ch0_mux_map_enum,
  487. AFE_TDMOUT_CONN0,
  488. 0,
  489. 0xf,
  490. afe_conn_hdmi_mux_map,
  491. afe_conn_hdmi_mux_map_value);
  492. static const struct snd_kcontrol_new hdmi_ch0_mux_control =
  493. SOC_DAPM_ENUM("HDMI_CH0_MUX", hdmi_ch0_mux_map_enum);
  494. static SOC_VALUE_ENUM_SINGLE_DECL(hdmi_ch1_mux_map_enum,
  495. AFE_TDMOUT_CONN0,
  496. 4,
  497. 0xf,
  498. afe_conn_hdmi_mux_map,
  499. afe_conn_hdmi_mux_map_value);
  500. static const struct snd_kcontrol_new hdmi_ch1_mux_control =
  501. SOC_DAPM_ENUM("HDMI_CH1_MUX", hdmi_ch1_mux_map_enum);
  502. static SOC_VALUE_ENUM_SINGLE_DECL(hdmi_ch2_mux_map_enum,
  503. AFE_TDMOUT_CONN0,
  504. 8,
  505. 0xf,
  506. afe_conn_hdmi_mux_map,
  507. afe_conn_hdmi_mux_map_value);
  508. static const struct snd_kcontrol_new hdmi_ch2_mux_control =
  509. SOC_DAPM_ENUM("HDMI_CH2_MUX", hdmi_ch2_mux_map_enum);
  510. static SOC_VALUE_ENUM_SINGLE_DECL(hdmi_ch3_mux_map_enum,
  511. AFE_TDMOUT_CONN0,
  512. 12,
  513. 0xf,
  514. afe_conn_hdmi_mux_map,
  515. afe_conn_hdmi_mux_map_value);
  516. static const struct snd_kcontrol_new hdmi_ch3_mux_control =
  517. SOC_DAPM_ENUM("HDMI_CH3_MUX", hdmi_ch3_mux_map_enum);
  518. static SOC_VALUE_ENUM_SINGLE_DECL(hdmi_ch4_mux_map_enum,
  519. AFE_TDMOUT_CONN0,
  520. 16,
  521. 0xf,
  522. afe_conn_hdmi_mux_map,
  523. afe_conn_hdmi_mux_map_value);
  524. static const struct snd_kcontrol_new hdmi_ch4_mux_control =
  525. SOC_DAPM_ENUM("HDMI_CH4_MUX", hdmi_ch4_mux_map_enum);
  526. static SOC_VALUE_ENUM_SINGLE_DECL(hdmi_ch5_mux_map_enum,
  527. AFE_TDMOUT_CONN0,
  528. 20,
  529. 0xf,
  530. afe_conn_hdmi_mux_map,
  531. afe_conn_hdmi_mux_map_value);
  532. static const struct snd_kcontrol_new hdmi_ch5_mux_control =
  533. SOC_DAPM_ENUM("HDMI_CH5_MUX", hdmi_ch5_mux_map_enum);
  534. static SOC_VALUE_ENUM_SINGLE_DECL(hdmi_ch6_mux_map_enum,
  535. AFE_TDMOUT_CONN0,
  536. 24,
  537. 0xf,
  538. afe_conn_hdmi_mux_map,
  539. afe_conn_hdmi_mux_map_value);
  540. static const struct snd_kcontrol_new hdmi_ch6_mux_control =
  541. SOC_DAPM_ENUM("HDMI_CH6_MUX", hdmi_ch6_mux_map_enum);
  542. static SOC_VALUE_ENUM_SINGLE_DECL(hdmi_ch7_mux_map_enum,
  543. AFE_TDMOUT_CONN0,
  544. 28,
  545. 0xf,
  546. afe_conn_hdmi_mux_map,
  547. afe_conn_hdmi_mux_map_value);
  548. static const struct snd_kcontrol_new hdmi_ch7_mux_control =
  549. SOC_DAPM_ENUM("HDMI_CH7_MUX", hdmi_ch7_mux_map_enum);
  550. static int mt8195_etdm_clk_src_sel_put(struct snd_kcontrol *kcontrol,
  551. struct snd_ctl_elem_value *ucontrol)
  552. {
  553. struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
  554. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  555. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
  556. unsigned int source = ucontrol->value.enumerated.item[0];
  557. unsigned int val;
  558. unsigned int mask;
  559. unsigned int reg;
  560. if (source >= e->items)
  561. return -EINVAL;
  562. reg = 0;
  563. if (!strcmp(kcontrol->id.name, "ETDM_OUT1_Clock_Source")) {
  564. reg = ETDM_OUT1_CON4;
  565. mask = ETDM_OUT_CON4_CLOCK_MASK;
  566. val = ETDM_OUT_CON4_CLOCK(source);
  567. } else if (!strcmp(kcontrol->id.name, "ETDM_OUT2_Clock_Source")) {
  568. reg = ETDM_OUT2_CON4;
  569. mask = ETDM_OUT_CON4_CLOCK_MASK;
  570. val = ETDM_OUT_CON4_CLOCK(source);
  571. } else if (!strcmp(kcontrol->id.name, "ETDM_OUT3_Clock_Source")) {
  572. reg = ETDM_OUT3_CON4;
  573. mask = ETDM_OUT_CON4_CLOCK_MASK;
  574. val = ETDM_OUT_CON4_CLOCK(source);
  575. } else if (!strcmp(kcontrol->id.name, "ETDM_IN1_Clock_Source")) {
  576. reg = ETDM_IN1_CON2;
  577. mask = ETDM_IN_CON2_CLOCK_MASK;
  578. val = ETDM_IN_CON2_CLOCK(source);
  579. } else if (!strcmp(kcontrol->id.name, "ETDM_IN2_Clock_Source")) {
  580. reg = ETDM_IN2_CON2;
  581. mask = ETDM_IN_CON2_CLOCK_MASK;
  582. val = ETDM_IN_CON2_CLOCK(source);
  583. }
  584. if (reg)
  585. regmap_update_bits(afe->regmap, reg, mask, val);
  586. return 0;
  587. }
  588. static int mt8195_etdm_clk_src_sel_get(struct snd_kcontrol *kcontrol,
  589. struct snd_ctl_elem_value *ucontrol)
  590. {
  591. struct snd_soc_component *component =
  592. snd_soc_kcontrol_component(kcontrol);
  593. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
  594. unsigned int value = 0;
  595. unsigned int reg = 0;
  596. unsigned int mask = 0;
  597. unsigned int shift = 0;
  598. if (!strcmp(kcontrol->id.name, "ETDM_OUT1_Clock_Source")) {
  599. reg = ETDM_OUT1_CON4;
  600. mask = ETDM_OUT_CON4_CLOCK_MASK;
  601. shift = ETDM_OUT_CON4_CLOCK_SHIFT;
  602. } else if (!strcmp(kcontrol->id.name, "ETDM_OUT2_Clock_Source")) {
  603. reg = ETDM_OUT2_CON4;
  604. mask = ETDM_OUT_CON4_CLOCK_MASK;
  605. shift = ETDM_OUT_CON4_CLOCK_SHIFT;
  606. } else if (!strcmp(kcontrol->id.name, "ETDM_OUT3_Clock_Source")) {
  607. reg = ETDM_OUT3_CON4;
  608. mask = ETDM_OUT_CON4_CLOCK_MASK;
  609. shift = ETDM_OUT_CON4_CLOCK_SHIFT;
  610. } else if (!strcmp(kcontrol->id.name, "ETDM_IN1_Clock_Source")) {
  611. reg = ETDM_IN1_CON2;
  612. mask = ETDM_IN_CON2_CLOCK_MASK;
  613. shift = ETDM_IN_CON2_CLOCK_SHIFT;
  614. } else if (!strcmp(kcontrol->id.name, "ETDM_IN2_Clock_Source")) {
  615. reg = ETDM_IN2_CON2;
  616. mask = ETDM_IN_CON2_CLOCK_MASK;
  617. shift = ETDM_IN_CON2_CLOCK_SHIFT;
  618. }
  619. if (reg)
  620. regmap_read(afe->regmap, reg, &value);
  621. value &= mask;
  622. value >>= shift;
  623. ucontrol->value.enumerated.item[0] = value;
  624. return 0;
  625. }
  626. static const struct snd_kcontrol_new mtk_dai_etdm_controls[] = {
  627. SOC_ENUM_EXT("ETDM_OUT1_Clock_Source",
  628. etdmout_clk_src_enum,
  629. mt8195_etdm_clk_src_sel_get,
  630. mt8195_etdm_clk_src_sel_put),
  631. SOC_ENUM_EXT("ETDM_OUT2_Clock_Source",
  632. etdmout_clk_src_enum,
  633. mt8195_etdm_clk_src_sel_get,
  634. mt8195_etdm_clk_src_sel_put),
  635. SOC_ENUM_EXT("ETDM_OUT3_Clock_Source",
  636. etdmout_clk_src_enum,
  637. mt8195_etdm_clk_src_sel_get,
  638. mt8195_etdm_clk_src_sel_put),
  639. SOC_ENUM_EXT("ETDM_IN1_Clock_Source",
  640. etdmout_clk_src_enum,
  641. mt8195_etdm_clk_src_sel_get,
  642. mt8195_etdm_clk_src_sel_put),
  643. SOC_ENUM_EXT("ETDM_IN2_Clock_Source",
  644. etdmout_clk_src_enum,
  645. mt8195_etdm_clk_src_sel_get,
  646. mt8195_etdm_clk_src_sel_put),
  647. };
  648. static const struct snd_soc_dapm_widget mtk_dai_etdm_widgets[] = {
  649. /* eTDM_IN2 */
  650. SND_SOC_DAPM_MIXER("I012", SND_SOC_NOPM, 0, 0, NULL, 0),
  651. SND_SOC_DAPM_MIXER("I013", SND_SOC_NOPM, 0, 0, NULL, 0),
  652. SND_SOC_DAPM_MIXER("I014", SND_SOC_NOPM, 0, 0, NULL, 0),
  653. SND_SOC_DAPM_MIXER("I015", SND_SOC_NOPM, 0, 0, NULL, 0),
  654. SND_SOC_DAPM_MIXER("I016", SND_SOC_NOPM, 0, 0, NULL, 0),
  655. SND_SOC_DAPM_MIXER("I017", SND_SOC_NOPM, 0, 0, NULL, 0),
  656. SND_SOC_DAPM_MIXER("I018", SND_SOC_NOPM, 0, 0, NULL, 0),
  657. SND_SOC_DAPM_MIXER("I019", SND_SOC_NOPM, 0, 0, NULL, 0),
  658. /* eTDM_IN1 */
  659. SND_SOC_DAPM_MIXER("I072", SND_SOC_NOPM, 0, 0, NULL, 0),
  660. SND_SOC_DAPM_MIXER("I073", SND_SOC_NOPM, 0, 0, NULL, 0),
  661. SND_SOC_DAPM_MIXER("I074", SND_SOC_NOPM, 0, 0, NULL, 0),
  662. SND_SOC_DAPM_MIXER("I075", SND_SOC_NOPM, 0, 0, NULL, 0),
  663. SND_SOC_DAPM_MIXER("I076", SND_SOC_NOPM, 0, 0, NULL, 0),
  664. SND_SOC_DAPM_MIXER("I077", SND_SOC_NOPM, 0, 0, NULL, 0),
  665. SND_SOC_DAPM_MIXER("I078", SND_SOC_NOPM, 0, 0, NULL, 0),
  666. SND_SOC_DAPM_MIXER("I079", SND_SOC_NOPM, 0, 0, NULL, 0),
  667. SND_SOC_DAPM_MIXER("I080", SND_SOC_NOPM, 0, 0, NULL, 0),
  668. SND_SOC_DAPM_MIXER("I081", SND_SOC_NOPM, 0, 0, NULL, 0),
  669. SND_SOC_DAPM_MIXER("I082", SND_SOC_NOPM, 0, 0, NULL, 0),
  670. SND_SOC_DAPM_MIXER("I083", SND_SOC_NOPM, 0, 0, NULL, 0),
  671. SND_SOC_DAPM_MIXER("I084", SND_SOC_NOPM, 0, 0, NULL, 0),
  672. SND_SOC_DAPM_MIXER("I085", SND_SOC_NOPM, 0, 0, NULL, 0),
  673. SND_SOC_DAPM_MIXER("I086", SND_SOC_NOPM, 0, 0, NULL, 0),
  674. SND_SOC_DAPM_MIXER("I087", SND_SOC_NOPM, 0, 0, NULL, 0),
  675. SND_SOC_DAPM_MIXER("I088", SND_SOC_NOPM, 0, 0, NULL, 0),
  676. SND_SOC_DAPM_MIXER("I089", SND_SOC_NOPM, 0, 0, NULL, 0),
  677. SND_SOC_DAPM_MIXER("I090", SND_SOC_NOPM, 0, 0, NULL, 0),
  678. SND_SOC_DAPM_MIXER("I091", SND_SOC_NOPM, 0, 0, NULL, 0),
  679. SND_SOC_DAPM_MIXER("I092", SND_SOC_NOPM, 0, 0, NULL, 0),
  680. SND_SOC_DAPM_MIXER("I093", SND_SOC_NOPM, 0, 0, NULL, 0),
  681. SND_SOC_DAPM_MIXER("I094", SND_SOC_NOPM, 0, 0, NULL, 0),
  682. SND_SOC_DAPM_MIXER("I095", SND_SOC_NOPM, 0, 0, NULL, 0),
  683. /* eTDM_OUT2 */
  684. SND_SOC_DAPM_MIXER("O048", SND_SOC_NOPM, 0, 0,
  685. mtk_dai_etdm_o048_mix,
  686. ARRAY_SIZE(mtk_dai_etdm_o048_mix)),
  687. SND_SOC_DAPM_MIXER("O049", SND_SOC_NOPM, 0, 0,
  688. mtk_dai_etdm_o049_mix,
  689. ARRAY_SIZE(mtk_dai_etdm_o049_mix)),
  690. SND_SOC_DAPM_MIXER("O050", SND_SOC_NOPM, 0, 0,
  691. mtk_dai_etdm_o050_mix,
  692. ARRAY_SIZE(mtk_dai_etdm_o050_mix)),
  693. SND_SOC_DAPM_MIXER("O051", SND_SOC_NOPM, 0, 0,
  694. mtk_dai_etdm_o051_mix,
  695. ARRAY_SIZE(mtk_dai_etdm_o051_mix)),
  696. SND_SOC_DAPM_MIXER("O052", SND_SOC_NOPM, 0, 0,
  697. mtk_dai_etdm_o052_mix,
  698. ARRAY_SIZE(mtk_dai_etdm_o052_mix)),
  699. SND_SOC_DAPM_MIXER("O053", SND_SOC_NOPM, 0, 0,
  700. mtk_dai_etdm_o053_mix,
  701. ARRAY_SIZE(mtk_dai_etdm_o053_mix)),
  702. SND_SOC_DAPM_MIXER("O054", SND_SOC_NOPM, 0, 0,
  703. mtk_dai_etdm_o054_mix,
  704. ARRAY_SIZE(mtk_dai_etdm_o054_mix)),
  705. SND_SOC_DAPM_MIXER("O055", SND_SOC_NOPM, 0, 0,
  706. mtk_dai_etdm_o055_mix,
  707. ARRAY_SIZE(mtk_dai_etdm_o055_mix)),
  708. SND_SOC_DAPM_MIXER("O056", SND_SOC_NOPM, 0, 0,
  709. mtk_dai_etdm_o056_mix,
  710. ARRAY_SIZE(mtk_dai_etdm_o056_mix)),
  711. SND_SOC_DAPM_MIXER("O057", SND_SOC_NOPM, 0, 0,
  712. mtk_dai_etdm_o057_mix,
  713. ARRAY_SIZE(mtk_dai_etdm_o057_mix)),
  714. SND_SOC_DAPM_MIXER("O058", SND_SOC_NOPM, 0, 0,
  715. mtk_dai_etdm_o058_mix,
  716. ARRAY_SIZE(mtk_dai_etdm_o058_mix)),
  717. SND_SOC_DAPM_MIXER("O059", SND_SOC_NOPM, 0, 0,
  718. mtk_dai_etdm_o059_mix,
  719. ARRAY_SIZE(mtk_dai_etdm_o059_mix)),
  720. SND_SOC_DAPM_MIXER("O060", SND_SOC_NOPM, 0, 0,
  721. mtk_dai_etdm_o060_mix,
  722. ARRAY_SIZE(mtk_dai_etdm_o060_mix)),
  723. SND_SOC_DAPM_MIXER("O061", SND_SOC_NOPM, 0, 0,
  724. mtk_dai_etdm_o061_mix,
  725. ARRAY_SIZE(mtk_dai_etdm_o061_mix)),
  726. SND_SOC_DAPM_MIXER("O062", SND_SOC_NOPM, 0, 0,
  727. mtk_dai_etdm_o062_mix,
  728. ARRAY_SIZE(mtk_dai_etdm_o062_mix)),
  729. SND_SOC_DAPM_MIXER("O063", SND_SOC_NOPM, 0, 0,
  730. mtk_dai_etdm_o063_mix,
  731. ARRAY_SIZE(mtk_dai_etdm_o063_mix)),
  732. SND_SOC_DAPM_MIXER("O064", SND_SOC_NOPM, 0, 0,
  733. mtk_dai_etdm_o064_mix,
  734. ARRAY_SIZE(mtk_dai_etdm_o064_mix)),
  735. SND_SOC_DAPM_MIXER("O065", SND_SOC_NOPM, 0, 0,
  736. mtk_dai_etdm_o065_mix,
  737. ARRAY_SIZE(mtk_dai_etdm_o065_mix)),
  738. SND_SOC_DAPM_MIXER("O066", SND_SOC_NOPM, 0, 0,
  739. mtk_dai_etdm_o066_mix,
  740. ARRAY_SIZE(mtk_dai_etdm_o066_mix)),
  741. SND_SOC_DAPM_MIXER("O067", SND_SOC_NOPM, 0, 0,
  742. mtk_dai_etdm_o067_mix,
  743. ARRAY_SIZE(mtk_dai_etdm_o067_mix)),
  744. SND_SOC_DAPM_MIXER("O068", SND_SOC_NOPM, 0, 0,
  745. mtk_dai_etdm_o068_mix,
  746. ARRAY_SIZE(mtk_dai_etdm_o068_mix)),
  747. SND_SOC_DAPM_MIXER("O069", SND_SOC_NOPM, 0, 0,
  748. mtk_dai_etdm_o069_mix,
  749. ARRAY_SIZE(mtk_dai_etdm_o069_mix)),
  750. SND_SOC_DAPM_MIXER("O070", SND_SOC_NOPM, 0, 0,
  751. mtk_dai_etdm_o070_mix,
  752. ARRAY_SIZE(mtk_dai_etdm_o070_mix)),
  753. SND_SOC_DAPM_MIXER("O071", SND_SOC_NOPM, 0, 0,
  754. mtk_dai_etdm_o071_mix,
  755. ARRAY_SIZE(mtk_dai_etdm_o071_mix)),
  756. /* eTDM_OUT1 */
  757. SND_SOC_DAPM_MIXER("O072", SND_SOC_NOPM, 0, 0,
  758. mtk_dai_etdm_o072_mix,
  759. ARRAY_SIZE(mtk_dai_etdm_o072_mix)),
  760. SND_SOC_DAPM_MIXER("O073", SND_SOC_NOPM, 0, 0,
  761. mtk_dai_etdm_o073_mix,
  762. ARRAY_SIZE(mtk_dai_etdm_o073_mix)),
  763. SND_SOC_DAPM_MIXER("O074", SND_SOC_NOPM, 0, 0,
  764. mtk_dai_etdm_o074_mix,
  765. ARRAY_SIZE(mtk_dai_etdm_o074_mix)),
  766. SND_SOC_DAPM_MIXER("O075", SND_SOC_NOPM, 0, 0,
  767. mtk_dai_etdm_o075_mix,
  768. ARRAY_SIZE(mtk_dai_etdm_o075_mix)),
  769. SND_SOC_DAPM_MIXER("O076", SND_SOC_NOPM, 0, 0,
  770. mtk_dai_etdm_o076_mix,
  771. ARRAY_SIZE(mtk_dai_etdm_o076_mix)),
  772. SND_SOC_DAPM_MIXER("O077", SND_SOC_NOPM, 0, 0,
  773. mtk_dai_etdm_o077_mix,
  774. ARRAY_SIZE(mtk_dai_etdm_o077_mix)),
  775. SND_SOC_DAPM_MIXER("O078", SND_SOC_NOPM, 0, 0,
  776. mtk_dai_etdm_o078_mix,
  777. ARRAY_SIZE(mtk_dai_etdm_o078_mix)),
  778. SND_SOC_DAPM_MIXER("O079", SND_SOC_NOPM, 0, 0,
  779. mtk_dai_etdm_o079_mix,
  780. ARRAY_SIZE(mtk_dai_etdm_o079_mix)),
  781. SND_SOC_DAPM_MIXER("O080", SND_SOC_NOPM, 0, 0,
  782. mtk_dai_etdm_o080_mix,
  783. ARRAY_SIZE(mtk_dai_etdm_o080_mix)),
  784. SND_SOC_DAPM_MIXER("O081", SND_SOC_NOPM, 0, 0,
  785. mtk_dai_etdm_o081_mix,
  786. ARRAY_SIZE(mtk_dai_etdm_o081_mix)),
  787. SND_SOC_DAPM_MIXER("O082", SND_SOC_NOPM, 0, 0,
  788. mtk_dai_etdm_o082_mix,
  789. ARRAY_SIZE(mtk_dai_etdm_o082_mix)),
  790. SND_SOC_DAPM_MIXER("O083", SND_SOC_NOPM, 0, 0,
  791. mtk_dai_etdm_o083_mix,
  792. ARRAY_SIZE(mtk_dai_etdm_o083_mix)),
  793. SND_SOC_DAPM_MIXER("O084", SND_SOC_NOPM, 0, 0,
  794. mtk_dai_etdm_o084_mix,
  795. ARRAY_SIZE(mtk_dai_etdm_o084_mix)),
  796. SND_SOC_DAPM_MIXER("O085", SND_SOC_NOPM, 0, 0,
  797. mtk_dai_etdm_o085_mix,
  798. ARRAY_SIZE(mtk_dai_etdm_o085_mix)),
  799. SND_SOC_DAPM_MIXER("O086", SND_SOC_NOPM, 0, 0,
  800. mtk_dai_etdm_o086_mix,
  801. ARRAY_SIZE(mtk_dai_etdm_o086_mix)),
  802. SND_SOC_DAPM_MIXER("O087", SND_SOC_NOPM, 0, 0,
  803. mtk_dai_etdm_o087_mix,
  804. ARRAY_SIZE(mtk_dai_etdm_o087_mix)),
  805. SND_SOC_DAPM_MIXER("O088", SND_SOC_NOPM, 0, 0,
  806. mtk_dai_etdm_o088_mix,
  807. ARRAY_SIZE(mtk_dai_etdm_o088_mix)),
  808. SND_SOC_DAPM_MIXER("O089", SND_SOC_NOPM, 0, 0,
  809. mtk_dai_etdm_o089_mix,
  810. ARRAY_SIZE(mtk_dai_etdm_o089_mix)),
  811. SND_SOC_DAPM_MIXER("O090", SND_SOC_NOPM, 0, 0,
  812. mtk_dai_etdm_o090_mix,
  813. ARRAY_SIZE(mtk_dai_etdm_o090_mix)),
  814. SND_SOC_DAPM_MIXER("O091", SND_SOC_NOPM, 0, 0,
  815. mtk_dai_etdm_o091_mix,
  816. ARRAY_SIZE(mtk_dai_etdm_o091_mix)),
  817. SND_SOC_DAPM_MIXER("O092", SND_SOC_NOPM, 0, 0,
  818. mtk_dai_etdm_o092_mix,
  819. ARRAY_SIZE(mtk_dai_etdm_o092_mix)),
  820. SND_SOC_DAPM_MIXER("O093", SND_SOC_NOPM, 0, 0,
  821. mtk_dai_etdm_o093_mix,
  822. ARRAY_SIZE(mtk_dai_etdm_o093_mix)),
  823. SND_SOC_DAPM_MIXER("O094", SND_SOC_NOPM, 0, 0,
  824. mtk_dai_etdm_o094_mix,
  825. ARRAY_SIZE(mtk_dai_etdm_o094_mix)),
  826. SND_SOC_DAPM_MIXER("O095", SND_SOC_NOPM, 0, 0,
  827. mtk_dai_etdm_o095_mix,
  828. ARRAY_SIZE(mtk_dai_etdm_o095_mix)),
  829. /* eTDM_OUT3 */
  830. SND_SOC_DAPM_MUX("HDMI_OUT_MUX", SND_SOC_NOPM, 0, 0,
  831. &hdmi_out_mux_control),
  832. SND_SOC_DAPM_MUX("DPTX_OUT_MUX", SND_SOC_NOPM, 0, 0,
  833. &dptx_out_mux_control),
  834. SND_SOC_DAPM_MUX("HDMI_CH0_MUX", SND_SOC_NOPM, 0, 0,
  835. &hdmi_ch0_mux_control),
  836. SND_SOC_DAPM_MUX("HDMI_CH1_MUX", SND_SOC_NOPM, 0, 0,
  837. &hdmi_ch1_mux_control),
  838. SND_SOC_DAPM_MUX("HDMI_CH2_MUX", SND_SOC_NOPM, 0, 0,
  839. &hdmi_ch2_mux_control),
  840. SND_SOC_DAPM_MUX("HDMI_CH3_MUX", SND_SOC_NOPM, 0, 0,
  841. &hdmi_ch3_mux_control),
  842. SND_SOC_DAPM_MUX("HDMI_CH4_MUX", SND_SOC_NOPM, 0, 0,
  843. &hdmi_ch4_mux_control),
  844. SND_SOC_DAPM_MUX("HDMI_CH5_MUX", SND_SOC_NOPM, 0, 0,
  845. &hdmi_ch5_mux_control),
  846. SND_SOC_DAPM_MUX("HDMI_CH6_MUX", SND_SOC_NOPM, 0, 0,
  847. &hdmi_ch6_mux_control),
  848. SND_SOC_DAPM_MUX("HDMI_CH7_MUX", SND_SOC_NOPM, 0, 0,
  849. &hdmi_ch7_mux_control),
  850. SND_SOC_DAPM_INPUT("ETDM_INPUT"),
  851. SND_SOC_DAPM_OUTPUT("ETDM_OUTPUT"),
  852. };
  853. static const struct snd_soc_dapm_route mtk_dai_etdm_routes[] = {
  854. {"I012", NULL, "ETDM2 Capture"},
  855. {"I013", NULL, "ETDM2 Capture"},
  856. {"I014", NULL, "ETDM2 Capture"},
  857. {"I015", NULL, "ETDM2 Capture"},
  858. {"I016", NULL, "ETDM2 Capture"},
  859. {"I017", NULL, "ETDM2 Capture"},
  860. {"I018", NULL, "ETDM2 Capture"},
  861. {"I019", NULL, "ETDM2 Capture"},
  862. {"I072", NULL, "ETDM1 Capture"},
  863. {"I073", NULL, "ETDM1 Capture"},
  864. {"I074", NULL, "ETDM1 Capture"},
  865. {"I075", NULL, "ETDM1 Capture"},
  866. {"I076", NULL, "ETDM1 Capture"},
  867. {"I077", NULL, "ETDM1 Capture"},
  868. {"I078", NULL, "ETDM1 Capture"},
  869. {"I079", NULL, "ETDM1 Capture"},
  870. {"I080", NULL, "ETDM1 Capture"},
  871. {"I081", NULL, "ETDM1 Capture"},
  872. {"I082", NULL, "ETDM1 Capture"},
  873. {"I083", NULL, "ETDM1 Capture"},
  874. {"I084", NULL, "ETDM1 Capture"},
  875. {"I085", NULL, "ETDM1 Capture"},
  876. {"I086", NULL, "ETDM1 Capture"},
  877. {"I087", NULL, "ETDM1 Capture"},
  878. {"I088", NULL, "ETDM1 Capture"},
  879. {"I089", NULL, "ETDM1 Capture"},
  880. {"I090", NULL, "ETDM1 Capture"},
  881. {"I091", NULL, "ETDM1 Capture"},
  882. {"I092", NULL, "ETDM1 Capture"},
  883. {"I093", NULL, "ETDM1 Capture"},
  884. {"I094", NULL, "ETDM1 Capture"},
  885. {"I095", NULL, "ETDM1 Capture"},
  886. {"UL8", NULL, "ETDM1 Capture"},
  887. {"UL3", NULL, "ETDM2 Capture"},
  888. {"ETDM2 Playback", NULL, "O048"},
  889. {"ETDM2 Playback", NULL, "O049"},
  890. {"ETDM2 Playback", NULL, "O050"},
  891. {"ETDM2 Playback", NULL, "O051"},
  892. {"ETDM2 Playback", NULL, "O052"},
  893. {"ETDM2 Playback", NULL, "O053"},
  894. {"ETDM2 Playback", NULL, "O054"},
  895. {"ETDM2 Playback", NULL, "O055"},
  896. {"ETDM2 Playback", NULL, "O056"},
  897. {"ETDM2 Playback", NULL, "O057"},
  898. {"ETDM2 Playback", NULL, "O058"},
  899. {"ETDM2 Playback", NULL, "O059"},
  900. {"ETDM2 Playback", NULL, "O060"},
  901. {"ETDM2 Playback", NULL, "O061"},
  902. {"ETDM2 Playback", NULL, "O062"},
  903. {"ETDM2 Playback", NULL, "O063"},
  904. {"ETDM2 Playback", NULL, "O064"},
  905. {"ETDM2 Playback", NULL, "O065"},
  906. {"ETDM2 Playback", NULL, "O066"},
  907. {"ETDM2 Playback", NULL, "O067"},
  908. {"ETDM2 Playback", NULL, "O068"},
  909. {"ETDM2 Playback", NULL, "O069"},
  910. {"ETDM2 Playback", NULL, "O070"},
  911. {"ETDM2 Playback", NULL, "O071"},
  912. {"ETDM1 Playback", NULL, "O072"},
  913. {"ETDM1 Playback", NULL, "O073"},
  914. {"ETDM1 Playback", NULL, "O074"},
  915. {"ETDM1 Playback", NULL, "O075"},
  916. {"ETDM1 Playback", NULL, "O076"},
  917. {"ETDM1 Playback", NULL, "O077"},
  918. {"ETDM1 Playback", NULL, "O078"},
  919. {"ETDM1 Playback", NULL, "O079"},
  920. {"ETDM1 Playback", NULL, "O080"},
  921. {"ETDM1 Playback", NULL, "O081"},
  922. {"ETDM1 Playback", NULL, "O082"},
  923. {"ETDM1 Playback", NULL, "O083"},
  924. {"ETDM1 Playback", NULL, "O084"},
  925. {"ETDM1 Playback", NULL, "O085"},
  926. {"ETDM1 Playback", NULL, "O086"},
  927. {"ETDM1 Playback", NULL, "O087"},
  928. {"ETDM1 Playback", NULL, "O088"},
  929. {"ETDM1 Playback", NULL, "O089"},
  930. {"ETDM1 Playback", NULL, "O090"},
  931. {"ETDM1 Playback", NULL, "O091"},
  932. {"ETDM1 Playback", NULL, "O092"},
  933. {"ETDM1 Playback", NULL, "O093"},
  934. {"ETDM1 Playback", NULL, "O094"},
  935. {"ETDM1 Playback", NULL, "O095"},
  936. {"O048", "I020 Switch", "I020"},
  937. {"O049", "I021 Switch", "I021"},
  938. {"O048", "I022 Switch", "I022"},
  939. {"O049", "I023 Switch", "I023"},
  940. {"O050", "I024 Switch", "I024"},
  941. {"O051", "I025 Switch", "I025"},
  942. {"O052", "I026 Switch", "I026"},
  943. {"O053", "I027 Switch", "I027"},
  944. {"O054", "I028 Switch", "I028"},
  945. {"O055", "I029 Switch", "I029"},
  946. {"O056", "I030 Switch", "I030"},
  947. {"O057", "I031 Switch", "I031"},
  948. {"O058", "I032 Switch", "I032"},
  949. {"O059", "I033 Switch", "I033"},
  950. {"O060", "I034 Switch", "I034"},
  951. {"O061", "I035 Switch", "I035"},
  952. {"O062", "I036 Switch", "I036"},
  953. {"O063", "I037 Switch", "I037"},
  954. {"O064", "I038 Switch", "I038"},
  955. {"O065", "I039 Switch", "I039"},
  956. {"O066", "I040 Switch", "I040"},
  957. {"O067", "I041 Switch", "I041"},
  958. {"O068", "I042 Switch", "I042"},
  959. {"O069", "I043 Switch", "I043"},
  960. {"O070", "I044 Switch", "I044"},
  961. {"O071", "I045 Switch", "I045"},
  962. {"O048", "I046 Switch", "I046"},
  963. {"O049", "I047 Switch", "I047"},
  964. {"O050", "I048 Switch", "I048"},
  965. {"O051", "I049 Switch", "I049"},
  966. {"O052", "I050 Switch", "I050"},
  967. {"O053", "I051 Switch", "I051"},
  968. {"O054", "I052 Switch", "I052"},
  969. {"O055", "I053 Switch", "I053"},
  970. {"O056", "I054 Switch", "I054"},
  971. {"O057", "I055 Switch", "I055"},
  972. {"O058", "I056 Switch", "I056"},
  973. {"O059", "I057 Switch", "I057"},
  974. {"O060", "I058 Switch", "I058"},
  975. {"O061", "I059 Switch", "I059"},
  976. {"O062", "I060 Switch", "I060"},
  977. {"O063", "I061 Switch", "I061"},
  978. {"O064", "I062 Switch", "I062"},
  979. {"O065", "I063 Switch", "I063"},
  980. {"O066", "I064 Switch", "I064"},
  981. {"O067", "I065 Switch", "I065"},
  982. {"O068", "I066 Switch", "I066"},
  983. {"O069", "I067 Switch", "I067"},
  984. {"O070", "I068 Switch", "I068"},
  985. {"O071", "I069 Switch", "I069"},
  986. {"O048", "I070 Switch", "I070"},
  987. {"O049", "I071 Switch", "I071"},
  988. {"O072", "I020 Switch", "I020"},
  989. {"O073", "I021 Switch", "I021"},
  990. {"O072", "I022 Switch", "I022"},
  991. {"O073", "I023 Switch", "I023"},
  992. {"O074", "I024 Switch", "I024"},
  993. {"O075", "I025 Switch", "I025"},
  994. {"O076", "I026 Switch", "I026"},
  995. {"O077", "I027 Switch", "I027"},
  996. {"O078", "I028 Switch", "I028"},
  997. {"O079", "I029 Switch", "I029"},
  998. {"O080", "I030 Switch", "I030"},
  999. {"O081", "I031 Switch", "I031"},
  1000. {"O082", "I032 Switch", "I032"},
  1001. {"O083", "I033 Switch", "I033"},
  1002. {"O084", "I034 Switch", "I034"},
  1003. {"O085", "I035 Switch", "I035"},
  1004. {"O086", "I036 Switch", "I036"},
  1005. {"O087", "I037 Switch", "I037"},
  1006. {"O088", "I038 Switch", "I038"},
  1007. {"O089", "I039 Switch", "I039"},
  1008. {"O090", "I040 Switch", "I040"},
  1009. {"O091", "I041 Switch", "I041"},
  1010. {"O092", "I042 Switch", "I042"},
  1011. {"O093", "I043 Switch", "I043"},
  1012. {"O094", "I044 Switch", "I044"},
  1013. {"O095", "I045 Switch", "I045"},
  1014. {"O072", "I046 Switch", "I046"},
  1015. {"O073", "I047 Switch", "I047"},
  1016. {"O074", "I048 Switch", "I048"},
  1017. {"O075", "I049 Switch", "I049"},
  1018. {"O076", "I050 Switch", "I050"},
  1019. {"O077", "I051 Switch", "I051"},
  1020. {"O078", "I052 Switch", "I052"},
  1021. {"O079", "I053 Switch", "I053"},
  1022. {"O080", "I054 Switch", "I054"},
  1023. {"O081", "I055 Switch", "I055"},
  1024. {"O082", "I056 Switch", "I056"},
  1025. {"O083", "I057 Switch", "I057"},
  1026. {"O084", "I058 Switch", "I058"},
  1027. {"O085", "I059 Switch", "I059"},
  1028. {"O086", "I060 Switch", "I060"},
  1029. {"O087", "I061 Switch", "I061"},
  1030. {"O088", "I062 Switch", "I062"},
  1031. {"O089", "I063 Switch", "I063"},
  1032. {"O090", "I064 Switch", "I064"},
  1033. {"O091", "I065 Switch", "I065"},
  1034. {"O092", "I066 Switch", "I066"},
  1035. {"O093", "I067 Switch", "I067"},
  1036. {"O094", "I068 Switch", "I068"},
  1037. {"O095", "I069 Switch", "I069"},
  1038. {"O072", "I070 Switch", "I070"},
  1039. {"O073", "I071 Switch", "I071"},
  1040. {"HDMI_CH0_MUX", "CH0", "DL10"},
  1041. {"HDMI_CH0_MUX", "CH1", "DL10"},
  1042. {"HDMI_CH0_MUX", "CH2", "DL10"},
  1043. {"HDMI_CH0_MUX", "CH3", "DL10"},
  1044. {"HDMI_CH0_MUX", "CH4", "DL10"},
  1045. {"HDMI_CH0_MUX", "CH5", "DL10"},
  1046. {"HDMI_CH0_MUX", "CH6", "DL10"},
  1047. {"HDMI_CH0_MUX", "CH7", "DL10"},
  1048. {"HDMI_CH1_MUX", "CH0", "DL10"},
  1049. {"HDMI_CH1_MUX", "CH1", "DL10"},
  1050. {"HDMI_CH1_MUX", "CH2", "DL10"},
  1051. {"HDMI_CH1_MUX", "CH3", "DL10"},
  1052. {"HDMI_CH1_MUX", "CH4", "DL10"},
  1053. {"HDMI_CH1_MUX", "CH5", "DL10"},
  1054. {"HDMI_CH1_MUX", "CH6", "DL10"},
  1055. {"HDMI_CH1_MUX", "CH7", "DL10"},
  1056. {"HDMI_CH2_MUX", "CH0", "DL10"},
  1057. {"HDMI_CH2_MUX", "CH1", "DL10"},
  1058. {"HDMI_CH2_MUX", "CH2", "DL10"},
  1059. {"HDMI_CH2_MUX", "CH3", "DL10"},
  1060. {"HDMI_CH2_MUX", "CH4", "DL10"},
  1061. {"HDMI_CH2_MUX", "CH5", "DL10"},
  1062. {"HDMI_CH2_MUX", "CH6", "DL10"},
  1063. {"HDMI_CH2_MUX", "CH7", "DL10"},
  1064. {"HDMI_CH3_MUX", "CH0", "DL10"},
  1065. {"HDMI_CH3_MUX", "CH1", "DL10"},
  1066. {"HDMI_CH3_MUX", "CH2", "DL10"},
  1067. {"HDMI_CH3_MUX", "CH3", "DL10"},
  1068. {"HDMI_CH3_MUX", "CH4", "DL10"},
  1069. {"HDMI_CH3_MUX", "CH5", "DL10"},
  1070. {"HDMI_CH3_MUX", "CH6", "DL10"},
  1071. {"HDMI_CH3_MUX", "CH7", "DL10"},
  1072. {"HDMI_CH4_MUX", "CH0", "DL10"},
  1073. {"HDMI_CH4_MUX", "CH1", "DL10"},
  1074. {"HDMI_CH4_MUX", "CH2", "DL10"},
  1075. {"HDMI_CH4_MUX", "CH3", "DL10"},
  1076. {"HDMI_CH4_MUX", "CH4", "DL10"},
  1077. {"HDMI_CH4_MUX", "CH5", "DL10"},
  1078. {"HDMI_CH4_MUX", "CH6", "DL10"},
  1079. {"HDMI_CH4_MUX", "CH7", "DL10"},
  1080. {"HDMI_CH5_MUX", "CH0", "DL10"},
  1081. {"HDMI_CH5_MUX", "CH1", "DL10"},
  1082. {"HDMI_CH5_MUX", "CH2", "DL10"},
  1083. {"HDMI_CH5_MUX", "CH3", "DL10"},
  1084. {"HDMI_CH5_MUX", "CH4", "DL10"},
  1085. {"HDMI_CH5_MUX", "CH5", "DL10"},
  1086. {"HDMI_CH5_MUX", "CH6", "DL10"},
  1087. {"HDMI_CH5_MUX", "CH7", "DL10"},
  1088. {"HDMI_CH6_MUX", "CH0", "DL10"},
  1089. {"HDMI_CH6_MUX", "CH1", "DL10"},
  1090. {"HDMI_CH6_MUX", "CH2", "DL10"},
  1091. {"HDMI_CH6_MUX", "CH3", "DL10"},
  1092. {"HDMI_CH6_MUX", "CH4", "DL10"},
  1093. {"HDMI_CH6_MUX", "CH5", "DL10"},
  1094. {"HDMI_CH6_MUX", "CH6", "DL10"},
  1095. {"HDMI_CH6_MUX", "CH7", "DL10"},
  1096. {"HDMI_CH7_MUX", "CH0", "DL10"},
  1097. {"HDMI_CH7_MUX", "CH1", "DL10"},
  1098. {"HDMI_CH7_MUX", "CH2", "DL10"},
  1099. {"HDMI_CH7_MUX", "CH3", "DL10"},
  1100. {"HDMI_CH7_MUX", "CH4", "DL10"},
  1101. {"HDMI_CH7_MUX", "CH5", "DL10"},
  1102. {"HDMI_CH7_MUX", "CH6", "DL10"},
  1103. {"HDMI_CH7_MUX", "CH7", "DL10"},
  1104. {"HDMI_OUT_MUX", "Connect", "HDMI_CH0_MUX"},
  1105. {"HDMI_OUT_MUX", "Connect", "HDMI_CH1_MUX"},
  1106. {"HDMI_OUT_MUX", "Connect", "HDMI_CH2_MUX"},
  1107. {"HDMI_OUT_MUX", "Connect", "HDMI_CH3_MUX"},
  1108. {"HDMI_OUT_MUX", "Connect", "HDMI_CH4_MUX"},
  1109. {"HDMI_OUT_MUX", "Connect", "HDMI_CH5_MUX"},
  1110. {"HDMI_OUT_MUX", "Connect", "HDMI_CH6_MUX"},
  1111. {"HDMI_OUT_MUX", "Connect", "HDMI_CH7_MUX"},
  1112. {"DPTX_OUT_MUX", "Connect", "HDMI_CH0_MUX"},
  1113. {"DPTX_OUT_MUX", "Connect", "HDMI_CH1_MUX"},
  1114. {"DPTX_OUT_MUX", "Connect", "HDMI_CH2_MUX"},
  1115. {"DPTX_OUT_MUX", "Connect", "HDMI_CH3_MUX"},
  1116. {"DPTX_OUT_MUX", "Connect", "HDMI_CH4_MUX"},
  1117. {"DPTX_OUT_MUX", "Connect", "HDMI_CH5_MUX"},
  1118. {"DPTX_OUT_MUX", "Connect", "HDMI_CH6_MUX"},
  1119. {"DPTX_OUT_MUX", "Connect", "HDMI_CH7_MUX"},
  1120. {"ETDM3 Playback", NULL, "HDMI_OUT_MUX"},
  1121. {"DPTX Playback", NULL, "DPTX_OUT_MUX"},
  1122. {"ETDM_OUTPUT", NULL, "DPTX Playback"},
  1123. {"ETDM_OUTPUT", NULL, "ETDM1 Playback"},
  1124. {"ETDM_OUTPUT", NULL, "ETDM2 Playback"},
  1125. {"ETDM_OUTPUT", NULL, "ETDM3 Playback"},
  1126. {"ETDM1 Capture", NULL, "ETDM_INPUT"},
  1127. {"ETDM2 Capture", NULL, "ETDM_INPUT"},
  1128. };
  1129. static int mt8195_afe_enable_etdm(struct mtk_base_afe *afe, int dai_id)
  1130. {
  1131. int ret = 0;
  1132. struct etdm_con_reg etdm_reg;
  1133. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1134. struct mtk_dai_etdm_priv *etdm_data = afe_priv->dai_priv[dai_id];
  1135. unsigned long flags;
  1136. spin_lock_irqsave(&afe_priv->afe_ctrl_lock, flags);
  1137. etdm_data->en_ref_cnt++;
  1138. if (etdm_data->en_ref_cnt == 1) {
  1139. ret = get_etdm_reg(dai_id, &etdm_reg);
  1140. if (ret < 0)
  1141. goto out;
  1142. regmap_update_bits(afe->regmap, etdm_reg.con0,
  1143. ETDM_CON0_EN, ETDM_CON0_EN);
  1144. }
  1145. out:
  1146. spin_unlock_irqrestore(&afe_priv->afe_ctrl_lock, flags);
  1147. return ret;
  1148. }
  1149. static int mt8195_afe_disable_etdm(struct mtk_base_afe *afe, int dai_id)
  1150. {
  1151. int ret = 0;
  1152. struct etdm_con_reg etdm_reg;
  1153. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1154. struct mtk_dai_etdm_priv *etdm_data = afe_priv->dai_priv[dai_id];
  1155. unsigned long flags;
  1156. spin_lock_irqsave(&afe_priv->afe_ctrl_lock, flags);
  1157. if (etdm_data->en_ref_cnt > 0) {
  1158. etdm_data->en_ref_cnt--;
  1159. if (etdm_data->en_ref_cnt == 0) {
  1160. ret = get_etdm_reg(dai_id, &etdm_reg);
  1161. if (ret < 0)
  1162. goto out;
  1163. regmap_update_bits(afe->regmap, etdm_reg.con0,
  1164. ETDM_CON0_EN, 0);
  1165. }
  1166. }
  1167. out:
  1168. spin_unlock_irqrestore(&afe_priv->afe_ctrl_lock, flags);
  1169. return ret;
  1170. }
  1171. static int etdm_cowork_slv_sel(int id, int slave_mode)
  1172. {
  1173. if (slave_mode) {
  1174. switch (id) {
  1175. case MT8195_AFE_IO_ETDM1_IN:
  1176. return COWORK_ETDM_IN1_S;
  1177. case MT8195_AFE_IO_ETDM2_IN:
  1178. return COWORK_ETDM_IN2_S;
  1179. case MT8195_AFE_IO_ETDM1_OUT:
  1180. return COWORK_ETDM_OUT1_S;
  1181. case MT8195_AFE_IO_ETDM2_OUT:
  1182. return COWORK_ETDM_OUT2_S;
  1183. case MT8195_AFE_IO_ETDM3_OUT:
  1184. return COWORK_ETDM_OUT3_S;
  1185. default:
  1186. return -EINVAL;
  1187. }
  1188. } else {
  1189. switch (id) {
  1190. case MT8195_AFE_IO_ETDM1_IN:
  1191. return COWORK_ETDM_IN1_M;
  1192. case MT8195_AFE_IO_ETDM2_IN:
  1193. return COWORK_ETDM_IN2_M;
  1194. case MT8195_AFE_IO_ETDM1_OUT:
  1195. return COWORK_ETDM_OUT1_M;
  1196. case MT8195_AFE_IO_ETDM2_OUT:
  1197. return COWORK_ETDM_OUT2_M;
  1198. case MT8195_AFE_IO_ETDM3_OUT:
  1199. return COWORK_ETDM_OUT3_M;
  1200. default:
  1201. return -EINVAL;
  1202. }
  1203. }
  1204. }
  1205. static int mt8195_etdm_sync_mode_configure(struct mtk_base_afe *afe, int dai_id)
  1206. {
  1207. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1208. struct mtk_dai_etdm_priv *etdm_data = afe_priv->dai_priv[dai_id];
  1209. unsigned int reg = 0;
  1210. unsigned int mask;
  1211. unsigned int val;
  1212. int cowork_source_sel;
  1213. if (etdm_data->cowork_source_id == COWORK_ETDM_NONE)
  1214. return 0;
  1215. cowork_source_sel = etdm_cowork_slv_sel(etdm_data->cowork_source_id,
  1216. etdm_data->slave_mode);
  1217. if (cowork_source_sel < 0)
  1218. return cowork_source_sel;
  1219. switch (dai_id) {
  1220. case MT8195_AFE_IO_ETDM1_IN:
  1221. reg = ETDM_COWORK_CON1;
  1222. mask = ETDM_IN1_SLAVE_SEL_MASK;
  1223. val = ETDM_IN1_SLAVE_SEL(cowork_source_sel);
  1224. break;
  1225. case MT8195_AFE_IO_ETDM2_IN:
  1226. reg = ETDM_COWORK_CON2;
  1227. mask = ETDM_IN2_SLAVE_SEL_MASK;
  1228. val = ETDM_IN2_SLAVE_SEL(cowork_source_sel);
  1229. break;
  1230. case MT8195_AFE_IO_ETDM1_OUT:
  1231. reg = ETDM_COWORK_CON0;
  1232. mask = ETDM_OUT1_SLAVE_SEL_MASK;
  1233. val = ETDM_OUT1_SLAVE_SEL(cowork_source_sel);
  1234. break;
  1235. case MT8195_AFE_IO_ETDM2_OUT:
  1236. reg = ETDM_COWORK_CON2;
  1237. mask = ETDM_OUT2_SLAVE_SEL_MASK;
  1238. val = ETDM_OUT2_SLAVE_SEL(cowork_source_sel);
  1239. break;
  1240. case MT8195_AFE_IO_ETDM3_OUT:
  1241. reg = ETDM_COWORK_CON2;
  1242. mask = ETDM_OUT3_SLAVE_SEL_MASK;
  1243. val = ETDM_OUT3_SLAVE_SEL(cowork_source_sel);
  1244. break;
  1245. default:
  1246. return 0;
  1247. }
  1248. regmap_update_bits(afe->regmap, reg, mask, val);
  1249. return 0;
  1250. }
  1251. static int mtk_dai_etdm_get_cg_id_by_dai_id(int dai_id)
  1252. {
  1253. int cg_id = -1;
  1254. switch (dai_id) {
  1255. case MT8195_AFE_IO_DPTX:
  1256. cg_id = MT8195_CLK_AUD_HDMI_OUT;
  1257. break;
  1258. case MT8195_AFE_IO_ETDM1_IN:
  1259. cg_id = MT8195_CLK_AUD_TDM_IN;
  1260. break;
  1261. case MT8195_AFE_IO_ETDM2_IN:
  1262. cg_id = MT8195_CLK_AUD_I2SIN;
  1263. break;
  1264. case MT8195_AFE_IO_ETDM1_OUT:
  1265. cg_id = MT8195_CLK_AUD_TDM_OUT;
  1266. break;
  1267. case MT8195_AFE_IO_ETDM2_OUT:
  1268. cg_id = MT8195_CLK_AUD_I2S_OUT;
  1269. break;
  1270. case MT8195_AFE_IO_ETDM3_OUT:
  1271. cg_id = MT8195_CLK_AUD_HDMI_OUT;
  1272. break;
  1273. default:
  1274. break;
  1275. }
  1276. return cg_id;
  1277. }
  1278. static int mtk_dai_etdm_get_clk_id_by_dai_id(int dai_id)
  1279. {
  1280. int clk_id = -1;
  1281. switch (dai_id) {
  1282. case MT8195_AFE_IO_DPTX:
  1283. clk_id = MT8195_CLK_TOP_DPTX_M_SEL;
  1284. break;
  1285. case MT8195_AFE_IO_ETDM1_IN:
  1286. clk_id = MT8195_CLK_TOP_I2SI1_M_SEL;
  1287. break;
  1288. case MT8195_AFE_IO_ETDM2_IN:
  1289. clk_id = MT8195_CLK_TOP_I2SI2_M_SEL;
  1290. break;
  1291. case MT8195_AFE_IO_ETDM1_OUT:
  1292. clk_id = MT8195_CLK_TOP_I2SO1_M_SEL;
  1293. break;
  1294. case MT8195_AFE_IO_ETDM2_OUT:
  1295. clk_id = MT8195_CLK_TOP_I2SO2_M_SEL;
  1296. break;
  1297. case MT8195_AFE_IO_ETDM3_OUT:
  1298. default:
  1299. break;
  1300. }
  1301. return clk_id;
  1302. }
  1303. static int mtk_dai_etdm_get_clkdiv_id_by_dai_id(int dai_id)
  1304. {
  1305. int clk_id = -1;
  1306. switch (dai_id) {
  1307. case MT8195_AFE_IO_DPTX:
  1308. clk_id = MT8195_CLK_TOP_APLL12_DIV9;
  1309. break;
  1310. case MT8195_AFE_IO_ETDM1_IN:
  1311. clk_id = MT8195_CLK_TOP_APLL12_DIV0;
  1312. break;
  1313. case MT8195_AFE_IO_ETDM2_IN:
  1314. clk_id = MT8195_CLK_TOP_APLL12_DIV1;
  1315. break;
  1316. case MT8195_AFE_IO_ETDM1_OUT:
  1317. clk_id = MT8195_CLK_TOP_APLL12_DIV2;
  1318. break;
  1319. case MT8195_AFE_IO_ETDM2_OUT:
  1320. clk_id = MT8195_CLK_TOP_APLL12_DIV3;
  1321. break;
  1322. case MT8195_AFE_IO_ETDM3_OUT:
  1323. default:
  1324. break;
  1325. }
  1326. return clk_id;
  1327. }
  1328. static int mtk_dai_etdm_enable_mclk(struct mtk_base_afe *afe, int dai_id)
  1329. {
  1330. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1331. int clkdiv_id = mtk_dai_etdm_get_clkdiv_id_by_dai_id(dai_id);
  1332. if (clkdiv_id < 0)
  1333. return -EINVAL;
  1334. mt8195_afe_enable_clk(afe, afe_priv->clk[clkdiv_id]);
  1335. return 0;
  1336. }
  1337. static int mtk_dai_etdm_disable_mclk(struct mtk_base_afe *afe, int dai_id)
  1338. {
  1339. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1340. int clkdiv_id = mtk_dai_etdm_get_clkdiv_id_by_dai_id(dai_id);
  1341. if (clkdiv_id < 0)
  1342. return -EINVAL;
  1343. mt8195_afe_disable_clk(afe, afe_priv->clk[clkdiv_id]);
  1344. return 0;
  1345. }
  1346. /* dai ops */
  1347. static int mtk_dai_etdm_startup(struct snd_pcm_substream *substream,
  1348. struct snd_soc_dai *dai)
  1349. {
  1350. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  1351. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1352. struct mtk_dai_etdm_priv *mst_etdm_data;
  1353. int cg_id;
  1354. int mst_dai_id;
  1355. int slv_dai_id;
  1356. int i;
  1357. if (is_cowork_mode(dai)) {
  1358. mst_dai_id = get_etdm_cowork_master_id(dai);
  1359. mtk_dai_etdm_enable_mclk(afe, mst_dai_id);
  1360. cg_id = mtk_dai_etdm_get_cg_id_by_dai_id(mst_dai_id);
  1361. if (cg_id >= 0)
  1362. mt8195_afe_enable_clk(afe, afe_priv->clk[cg_id]);
  1363. mst_etdm_data = afe_priv->dai_priv[mst_dai_id];
  1364. for (i = 0; i < mst_etdm_data->cowork_slv_count; i++) {
  1365. slv_dai_id = mst_etdm_data->cowork_slv_id[i];
  1366. cg_id = mtk_dai_etdm_get_cg_id_by_dai_id(slv_dai_id);
  1367. if (cg_id >= 0)
  1368. mt8195_afe_enable_clk(afe,
  1369. afe_priv->clk[cg_id]);
  1370. }
  1371. } else {
  1372. mtk_dai_etdm_enable_mclk(afe, dai->id);
  1373. cg_id = mtk_dai_etdm_get_cg_id_by_dai_id(dai->id);
  1374. if (cg_id >= 0)
  1375. mt8195_afe_enable_clk(afe, afe_priv->clk[cg_id]);
  1376. }
  1377. return 0;
  1378. }
  1379. static void mtk_dai_etdm_shutdown(struct snd_pcm_substream *substream,
  1380. struct snd_soc_dai *dai)
  1381. {
  1382. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  1383. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1384. struct mtk_dai_etdm_priv *mst_etdm_data;
  1385. int cg_id;
  1386. int mst_dai_id;
  1387. int slv_dai_id;
  1388. int i;
  1389. if (is_cowork_mode(dai)) {
  1390. mst_dai_id = get_etdm_cowork_master_id(dai);
  1391. cg_id = mtk_dai_etdm_get_cg_id_by_dai_id(mst_dai_id);
  1392. if (cg_id >= 0)
  1393. mt8195_afe_disable_clk(afe, afe_priv->clk[cg_id]);
  1394. mst_etdm_data = afe_priv->dai_priv[mst_dai_id];
  1395. for (i = 0; i < mst_etdm_data->cowork_slv_count; i++) {
  1396. slv_dai_id = mst_etdm_data->cowork_slv_id[i];
  1397. cg_id = mtk_dai_etdm_get_cg_id_by_dai_id(slv_dai_id);
  1398. if (cg_id >= 0)
  1399. mt8195_afe_disable_clk(afe,
  1400. afe_priv->clk[cg_id]);
  1401. }
  1402. mtk_dai_etdm_disable_mclk(afe, mst_dai_id);
  1403. } else {
  1404. cg_id = mtk_dai_etdm_get_cg_id_by_dai_id(dai->id);
  1405. if (cg_id >= 0)
  1406. mt8195_afe_disable_clk(afe, afe_priv->clk[cg_id]);
  1407. mtk_dai_etdm_disable_mclk(afe, dai->id);
  1408. }
  1409. }
  1410. static int mtk_dai_etdm_fifo_mode(struct mtk_base_afe *afe,
  1411. int dai_id, unsigned int rate)
  1412. {
  1413. unsigned int mode = 0;
  1414. unsigned int reg = 0;
  1415. unsigned int val = 0;
  1416. unsigned int mask = (ETDM_IN_AFIFO_MODE_MASK | ETDM_IN_USE_AFIFO);
  1417. if (rate != 0)
  1418. mode = mt8195_afe_fs_timing(rate);
  1419. switch (dai_id) {
  1420. case MT8195_AFE_IO_ETDM1_IN:
  1421. reg = ETDM_IN1_AFIFO_CON;
  1422. if (rate == 0)
  1423. mode = MT8195_ETDM_IN1_1X_EN;
  1424. break;
  1425. case MT8195_AFE_IO_ETDM2_IN:
  1426. reg = ETDM_IN2_AFIFO_CON;
  1427. if (rate == 0)
  1428. mode = MT8195_ETDM_IN2_1X_EN;
  1429. break;
  1430. default:
  1431. return -EINVAL;
  1432. }
  1433. val = (mode | ETDM_IN_USE_AFIFO);
  1434. regmap_update_bits(afe->regmap, reg, mask, val);
  1435. return 0;
  1436. }
  1437. static int mtk_dai_etdm_in_configure(struct mtk_base_afe *afe,
  1438. unsigned int rate,
  1439. unsigned int channels,
  1440. int dai_id)
  1441. {
  1442. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1443. struct mtk_dai_etdm_priv *etdm_data = afe_priv->dai_priv[dai_id];
  1444. struct etdm_con_reg etdm_reg;
  1445. bool slave_mode = etdm_data->slave_mode;
  1446. unsigned int data_mode = etdm_data->data_mode;
  1447. unsigned int lrck_width = etdm_data->lrck_width;
  1448. unsigned int val = 0;
  1449. unsigned int mask = 0;
  1450. int i;
  1451. int ret;
  1452. dev_dbg(afe->dev, "%s rate %u channels %u, id %d\n",
  1453. __func__, rate, channels, dai_id);
  1454. ret = get_etdm_reg(dai_id, &etdm_reg);
  1455. if (ret < 0)
  1456. return ret;
  1457. if (etdm_data->cowork_source_id != COWORK_ETDM_NONE)
  1458. slave_mode = true;
  1459. /* afifo */
  1460. if (slave_mode)
  1461. mtk_dai_etdm_fifo_mode(afe, dai_id, 0);
  1462. else
  1463. mtk_dai_etdm_fifo_mode(afe, dai_id, rate);
  1464. /* con1 */
  1465. if (lrck_width > 0) {
  1466. mask |= (ETDM_IN_CON1_LRCK_AUTO_MODE |
  1467. ETDM_IN_CON1_LRCK_WIDTH_MASK);
  1468. val |= ETDM_IN_CON1_LRCK_WIDTH(lrck_width);
  1469. }
  1470. regmap_update_bits(afe->regmap, etdm_reg.con1, mask, val);
  1471. mask = 0;
  1472. val = 0;
  1473. /* con2 */
  1474. if (!slave_mode) {
  1475. mask |= ETDM_IN_CON2_UPDATE_GAP_MASK;
  1476. if (rate == 352800 || rate == 384000)
  1477. val |= ETDM_IN_CON2_UPDATE_GAP(4);
  1478. else
  1479. val |= ETDM_IN_CON2_UPDATE_GAP(3);
  1480. }
  1481. mask |= (ETDM_IN_CON2_MULTI_IP_2CH_MODE |
  1482. ETDM_IN_CON2_MULTI_IP_TOTAL_CH_MASK);
  1483. if (data_mode == MTK_DAI_ETDM_DATA_MULTI_PIN) {
  1484. val |= ETDM_IN_CON2_MULTI_IP_2CH_MODE |
  1485. ETDM_IN_CON2_MULTI_IP_TOTAL_CH(channels);
  1486. }
  1487. regmap_update_bits(afe->regmap, etdm_reg.con2, mask, val);
  1488. mask = 0;
  1489. val = 0;
  1490. /* con3 */
  1491. mask |= ETDM_IN_CON3_DISABLE_OUT_MASK;
  1492. for (i = 0; i < channels; i += 2) {
  1493. if (etdm_data->in_disable_ch[i] &&
  1494. etdm_data->in_disable_ch[i + 1])
  1495. val |= ETDM_IN_CON3_DISABLE_OUT(i >> 1);
  1496. }
  1497. if (!slave_mode) {
  1498. mask |= ETDM_IN_CON3_FS_MASK;
  1499. val |= ETDM_IN_CON3_FS(get_etdm_fs_timing(rate));
  1500. }
  1501. regmap_update_bits(afe->regmap, etdm_reg.con3, mask, val);
  1502. mask = 0;
  1503. val = 0;
  1504. /* con4 */
  1505. mask |= (ETDM_IN_CON4_MASTER_LRCK_INV | ETDM_IN_CON4_MASTER_BCK_INV |
  1506. ETDM_IN_CON4_SLAVE_LRCK_INV | ETDM_IN_CON4_SLAVE_BCK_INV);
  1507. if (slave_mode) {
  1508. if (etdm_data->lrck_inv)
  1509. val |= ETDM_IN_CON4_SLAVE_LRCK_INV;
  1510. if (etdm_data->bck_inv)
  1511. val |= ETDM_IN_CON4_SLAVE_BCK_INV;
  1512. } else {
  1513. if (etdm_data->lrck_inv)
  1514. val |= ETDM_IN_CON4_MASTER_LRCK_INV;
  1515. if (etdm_data->bck_inv)
  1516. val |= ETDM_IN_CON4_MASTER_BCK_INV;
  1517. }
  1518. regmap_update_bits(afe->regmap, etdm_reg.con4, mask, val);
  1519. mask = 0;
  1520. val = 0;
  1521. /* con5 */
  1522. mask |= ETDM_IN_CON5_LR_SWAP_MASK;
  1523. mask |= ETDM_IN_CON5_ENABLE_ODD_MASK;
  1524. for (i = 0; i < channels; i += 2) {
  1525. if (etdm_data->in_disable_ch[i] &&
  1526. !etdm_data->in_disable_ch[i + 1]) {
  1527. if (i == (channels - 2))
  1528. val |= ETDM_IN_CON5_LR_SWAP(15);
  1529. else
  1530. val |= ETDM_IN_CON5_LR_SWAP(i >> 1);
  1531. val |= ETDM_IN_CON5_ENABLE_ODD(i >> 1);
  1532. } else if (!etdm_data->in_disable_ch[i] &&
  1533. etdm_data->in_disable_ch[i + 1]) {
  1534. val |= ETDM_IN_CON5_ENABLE_ODD(i >> 1);
  1535. }
  1536. }
  1537. regmap_update_bits(afe->regmap, etdm_reg.con5, mask, val);
  1538. return 0;
  1539. }
  1540. static int mtk_dai_etdm_out_configure(struct mtk_base_afe *afe,
  1541. unsigned int rate,
  1542. unsigned int channels,
  1543. int dai_id)
  1544. {
  1545. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1546. struct mtk_dai_etdm_priv *etdm_data = afe_priv->dai_priv[dai_id];
  1547. struct etdm_con_reg etdm_reg;
  1548. bool slave_mode = etdm_data->slave_mode;
  1549. unsigned int lrck_width = etdm_data->lrck_width;
  1550. unsigned int val = 0;
  1551. unsigned int mask = 0;
  1552. int ret;
  1553. int fs = 0;
  1554. dev_dbg(afe->dev, "%s rate %u channels %u, id %d\n",
  1555. __func__, rate, channels, dai_id);
  1556. ret = get_etdm_reg(dai_id, &etdm_reg);
  1557. if (ret < 0)
  1558. return ret;
  1559. if (etdm_data->cowork_source_id != COWORK_ETDM_NONE)
  1560. slave_mode = true;
  1561. /* con0 */
  1562. mask = ETDM_OUT_CON0_RELATCH_DOMAIN_MASK;
  1563. val = ETDM_OUT_CON0_RELATCH_DOMAIN(ETDM_RELATCH_TIMING_A1A2SYS);
  1564. regmap_update_bits(afe->regmap, etdm_reg.con0, mask, val);
  1565. mask = 0;
  1566. val = 0;
  1567. /* con1 */
  1568. if (lrck_width > 0) {
  1569. mask |= (ETDM_OUT_CON1_LRCK_AUTO_MODE |
  1570. ETDM_OUT_CON1_LRCK_WIDTH_MASK);
  1571. val |= ETDM_OUT_CON1_LRCK_WIDTH(lrck_width);
  1572. }
  1573. regmap_update_bits(afe->regmap, etdm_reg.con1, mask, val);
  1574. mask = 0;
  1575. val = 0;
  1576. if (slave_mode) {
  1577. /* con2 */
  1578. mask = (ETDM_OUT_CON2_LRCK_DELAY_BCK_INV |
  1579. ETDM_OUT_CON2_LRCK_DELAY_0P5T_EN);
  1580. val = (ETDM_OUT_CON2_LRCK_DELAY_BCK_INV |
  1581. ETDM_OUT_CON2_LRCK_DELAY_0P5T_EN);
  1582. regmap_update_bits(afe->regmap, etdm_reg.con2,
  1583. mask, val);
  1584. mask = 0;
  1585. val = 0;
  1586. } else {
  1587. /* con4 */
  1588. mask |= ETDM_OUT_CON4_FS_MASK;
  1589. val |= ETDM_OUT_CON4_FS(get_etdm_fs_timing(rate));
  1590. }
  1591. mask |= ETDM_OUT_CON4_RELATCH_EN_MASK;
  1592. if (dai_id == MT8195_AFE_IO_ETDM1_OUT)
  1593. fs = MT8195_ETDM_OUT1_1X_EN;
  1594. else if (dai_id == MT8195_AFE_IO_ETDM2_OUT)
  1595. fs = MT8195_ETDM_OUT2_1X_EN;
  1596. val |= ETDM_OUT_CON4_RELATCH_EN(fs);
  1597. regmap_update_bits(afe->regmap, etdm_reg.con4, mask, val);
  1598. mask = 0;
  1599. val = 0;
  1600. /* con5 */
  1601. mask |= (ETDM_OUT_CON5_MASTER_LRCK_INV | ETDM_OUT_CON5_MASTER_BCK_INV |
  1602. ETDM_OUT_CON5_SLAVE_LRCK_INV | ETDM_OUT_CON5_SLAVE_BCK_INV);
  1603. if (slave_mode) {
  1604. if (etdm_data->lrck_inv)
  1605. val |= ETDM_OUT_CON5_SLAVE_LRCK_INV;
  1606. if (etdm_data->bck_inv)
  1607. val |= ETDM_OUT_CON5_SLAVE_BCK_INV;
  1608. } else {
  1609. if (etdm_data->lrck_inv)
  1610. val |= ETDM_OUT_CON5_MASTER_LRCK_INV;
  1611. if (etdm_data->bck_inv)
  1612. val |= ETDM_OUT_CON5_MASTER_BCK_INV;
  1613. }
  1614. regmap_update_bits(afe->regmap, etdm_reg.con5, mask, val);
  1615. return 0;
  1616. }
  1617. static int mtk_dai_etdm_mclk_configure(struct mtk_base_afe *afe, int dai_id)
  1618. {
  1619. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1620. struct mtk_dai_etdm_priv *etdm_data = afe_priv->dai_priv[dai_id];
  1621. int clk_id = mtk_dai_etdm_get_clk_id_by_dai_id(dai_id);
  1622. int clkdiv_id = mtk_dai_etdm_get_clkdiv_id_by_dai_id(dai_id);
  1623. int apll;
  1624. int apll_clk_id;
  1625. struct etdm_con_reg etdm_reg;
  1626. unsigned int val = 0;
  1627. unsigned int mask = 0;
  1628. int ret = 0;
  1629. if (clk_id < 0 || clkdiv_id < 0)
  1630. return 0;
  1631. ret = get_etdm_reg(dai_id, &etdm_reg);
  1632. if (ret < 0)
  1633. return ret;
  1634. mask |= ETDM_CON1_MCLK_OUTPUT;
  1635. if (etdm_data->mclk_dir == SND_SOC_CLOCK_OUT)
  1636. val |= ETDM_CON1_MCLK_OUTPUT;
  1637. regmap_update_bits(afe->regmap, etdm_reg.con1, mask, val);
  1638. if (etdm_data->mclk_freq) {
  1639. apll = etdm_data->mclk_apll;
  1640. apll_clk_id = mt8195_afe_get_mclk_source_clk_id(apll);
  1641. if (apll_clk_id < 0)
  1642. return apll_clk_id;
  1643. /* select apll */
  1644. ret = mt8195_afe_set_clk_parent(afe, afe_priv->clk[clk_id],
  1645. afe_priv->clk[apll_clk_id]);
  1646. if (ret)
  1647. return ret;
  1648. /* set rate */
  1649. ret = mt8195_afe_set_clk_rate(afe, afe_priv->clk[clkdiv_id],
  1650. etdm_data->mclk_freq);
  1651. } else {
  1652. if (etdm_data->mclk_dir == SND_SOC_CLOCK_OUT)
  1653. dev_dbg(afe->dev, "%s mclk freq = 0\n", __func__);
  1654. }
  1655. return ret;
  1656. }
  1657. static int mtk_dai_etdm_configure(struct mtk_base_afe *afe,
  1658. unsigned int rate,
  1659. unsigned int channels,
  1660. unsigned int bit_width,
  1661. int dai_id)
  1662. {
  1663. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1664. struct mtk_dai_etdm_priv *etdm_data = afe_priv->dai_priv[dai_id];
  1665. struct etdm_con_reg etdm_reg;
  1666. bool slave_mode = etdm_data->slave_mode;
  1667. unsigned int etdm_channels;
  1668. unsigned int val = 0;
  1669. unsigned int mask = 0;
  1670. unsigned int bck;
  1671. unsigned int wlen = get_etdm_wlen(bit_width);
  1672. int ret;
  1673. ret = get_etdm_reg(dai_id, &etdm_reg);
  1674. if (ret < 0)
  1675. return ret;
  1676. if (etdm_data->cowork_source_id != COWORK_ETDM_NONE)
  1677. slave_mode = true;
  1678. dev_dbg(afe->dev, "%s fmt %u data %u lrck %d-%u bck %d, clock %u slv %u\n",
  1679. __func__, etdm_data->format, etdm_data->data_mode,
  1680. etdm_data->lrck_inv, etdm_data->lrck_width, etdm_data->bck_inv,
  1681. etdm_data->clock_mode, etdm_data->slave_mode);
  1682. dev_dbg(afe->dev, "%s rate %u channels %u bitwidth %u, id %d\n",
  1683. __func__, rate, channels, bit_width, dai_id);
  1684. etdm_channels = (etdm_data->data_mode == MTK_DAI_ETDM_DATA_ONE_PIN) ?
  1685. get_etdm_ch_fixup(channels) : 2;
  1686. bck = rate * etdm_channels * wlen;
  1687. if (bck > MT8195_ETDM_NORMAL_MAX_BCK_RATE) {
  1688. dev_info(afe->dev, "%s bck rate %u not support\n",
  1689. __func__, bck);
  1690. return -EINVAL;
  1691. }
  1692. /* con0 */
  1693. mask |= ETDM_CON0_BIT_LEN_MASK;
  1694. val |= ETDM_CON0_BIT_LEN(bit_width);
  1695. mask |= ETDM_CON0_WORD_LEN_MASK;
  1696. val |= ETDM_CON0_WORD_LEN(wlen);
  1697. mask |= ETDM_CON0_FORMAT_MASK;
  1698. val |= ETDM_CON0_FORMAT(etdm_data->format);
  1699. mask |= ETDM_CON0_CH_NUM_MASK;
  1700. val |= ETDM_CON0_CH_NUM(etdm_channels);
  1701. mask |= ETDM_CON0_SLAVE_MODE;
  1702. if (slave_mode) {
  1703. if (dai_id == MT8195_AFE_IO_ETDM1_OUT &&
  1704. etdm_data->cowork_source_id == COWORK_ETDM_NONE) {
  1705. dev_info(afe->dev, "%s id %d only support master mode\n",
  1706. __func__, dai_id);
  1707. return -EINVAL;
  1708. }
  1709. val |= ETDM_CON0_SLAVE_MODE;
  1710. }
  1711. regmap_update_bits(afe->regmap, etdm_reg.con0, mask, val);
  1712. if (get_etdm_dir(dai_id) == ETDM_IN)
  1713. mtk_dai_etdm_in_configure(afe, rate, channels, dai_id);
  1714. else
  1715. mtk_dai_etdm_out_configure(afe, rate, channels, dai_id);
  1716. return 0;
  1717. }
  1718. static int mtk_dai_etdm_hw_params(struct snd_pcm_substream *substream,
  1719. struct snd_pcm_hw_params *params,
  1720. struct snd_soc_dai *dai)
  1721. {
  1722. int ret = 0;
  1723. unsigned int rate = params_rate(params);
  1724. unsigned int bit_width = params_width(params);
  1725. unsigned int channels = params_channels(params);
  1726. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  1727. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1728. struct mtk_dai_etdm_priv *mst_etdm_data;
  1729. int mst_dai_id;
  1730. int slv_dai_id;
  1731. int i;
  1732. dev_dbg(afe->dev, "%s '%s' period %u-%u\n",
  1733. __func__, snd_pcm_stream_str(substream),
  1734. params_period_size(params), params_periods(params));
  1735. if (is_cowork_mode(dai)) {
  1736. mst_dai_id = get_etdm_cowork_master_id(dai);
  1737. ret = mtk_dai_etdm_mclk_configure(afe, mst_dai_id);
  1738. if (ret)
  1739. return ret;
  1740. ret = mtk_dai_etdm_configure(afe, rate, channels,
  1741. bit_width, mst_dai_id);
  1742. if (ret)
  1743. return ret;
  1744. mst_etdm_data = afe_priv->dai_priv[mst_dai_id];
  1745. for (i = 0; i < mst_etdm_data->cowork_slv_count; i++) {
  1746. slv_dai_id = mst_etdm_data->cowork_slv_id[i];
  1747. ret = mtk_dai_etdm_configure(afe, rate, channels,
  1748. bit_width, slv_dai_id);
  1749. if (ret)
  1750. return ret;
  1751. ret = mt8195_etdm_sync_mode_configure(afe, slv_dai_id);
  1752. if (ret)
  1753. return ret;
  1754. }
  1755. } else {
  1756. ret = mtk_dai_etdm_mclk_configure(afe, dai->id);
  1757. if (ret)
  1758. return ret;
  1759. ret = mtk_dai_etdm_configure(afe, rate, channels,
  1760. bit_width, dai->id);
  1761. }
  1762. return ret;
  1763. }
  1764. static int mtk_dai_etdm_trigger(struct snd_pcm_substream *substream, int cmd,
  1765. struct snd_soc_dai *dai)
  1766. {
  1767. int ret = 0;
  1768. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  1769. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1770. struct mtk_dai_etdm_priv *mst_etdm_data;
  1771. int mst_dai_id;
  1772. int slv_dai_id;
  1773. int i;
  1774. dev_dbg(afe->dev, "%s(), cmd %d, dai id %d\n", __func__, cmd, dai->id);
  1775. switch (cmd) {
  1776. case SNDRV_PCM_TRIGGER_START:
  1777. case SNDRV_PCM_TRIGGER_RESUME:
  1778. if (is_cowork_mode(dai)) {
  1779. mst_dai_id = get_etdm_cowork_master_id(dai);
  1780. mst_etdm_data = afe_priv->dai_priv[mst_dai_id];
  1781. //open master first
  1782. ret |= mt8195_afe_enable_etdm(afe, mst_dai_id);
  1783. for (i = 0; i < mst_etdm_data->cowork_slv_count; i++) {
  1784. slv_dai_id = mst_etdm_data->cowork_slv_id[i];
  1785. ret |= mt8195_afe_enable_etdm(afe, slv_dai_id);
  1786. }
  1787. } else {
  1788. ret = mt8195_afe_enable_etdm(afe, dai->id);
  1789. }
  1790. break;
  1791. case SNDRV_PCM_TRIGGER_STOP:
  1792. case SNDRV_PCM_TRIGGER_SUSPEND:
  1793. if (is_cowork_mode(dai)) {
  1794. mst_dai_id = get_etdm_cowork_master_id(dai);
  1795. mst_etdm_data = afe_priv->dai_priv[mst_dai_id];
  1796. for (i = 0; i < mst_etdm_data->cowork_slv_count; i++) {
  1797. slv_dai_id = mst_etdm_data->cowork_slv_id[i];
  1798. ret |= mt8195_afe_disable_etdm(afe, slv_dai_id);
  1799. }
  1800. // close master at last
  1801. ret |= mt8195_afe_disable_etdm(afe, mst_dai_id);
  1802. } else {
  1803. ret = mt8195_afe_disable_etdm(afe, dai->id);
  1804. }
  1805. break;
  1806. default:
  1807. break;
  1808. }
  1809. return ret;
  1810. }
  1811. static int mtk_dai_etdm_cal_mclk(struct mtk_base_afe *afe, int freq, int dai_id)
  1812. {
  1813. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1814. struct mtk_dai_etdm_priv *etdm_data = afe_priv->dai_priv[dai_id];
  1815. int apll;
  1816. int apll_rate;
  1817. if (freq == 0) {
  1818. etdm_data->mclk_freq = freq;
  1819. return 0;
  1820. }
  1821. apll = mt8195_afe_get_default_mclk_source_by_rate(freq);
  1822. apll_rate = mt8195_afe_get_mclk_source_rate(afe, apll);
  1823. if (freq > apll_rate) {
  1824. dev_info(afe->dev, "freq %d > apll rate %d\n", freq, apll_rate);
  1825. return -EINVAL;
  1826. }
  1827. if (apll_rate % freq != 0) {
  1828. dev_info(afe->dev, "APLL%d cannot generate freq Hz\n", apll);
  1829. return -EINVAL;
  1830. }
  1831. etdm_data->mclk_apll = apll;
  1832. etdm_data->mclk_freq = freq;
  1833. return 0;
  1834. }
  1835. static int mtk_dai_etdm_set_sysclk(struct snd_soc_dai *dai,
  1836. int clk_id, unsigned int freq, int dir)
  1837. {
  1838. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  1839. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1840. struct mtk_dai_etdm_priv *etdm_data;
  1841. int dai_id;
  1842. dev_dbg(dai->dev, "%s id %d freq %u, dir %d\n",
  1843. __func__, dai->id, freq, dir);
  1844. if (is_cowork_mode(dai))
  1845. dai_id = get_etdm_cowork_master_id(dai);
  1846. else
  1847. dai_id = dai->id;
  1848. etdm_data = afe_priv->dai_priv[dai_id];
  1849. etdm_data->mclk_dir = dir;
  1850. return mtk_dai_etdm_cal_mclk(afe, freq, dai_id);
  1851. }
  1852. static int mtk_dai_etdm_set_tdm_slot(struct snd_soc_dai *dai,
  1853. unsigned int tx_mask, unsigned int rx_mask,
  1854. int slots, int slot_width)
  1855. {
  1856. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  1857. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1858. struct mtk_dai_etdm_priv *etdm_data = afe_priv->dai_priv[dai->id];
  1859. dev_dbg(dai->dev, "%s id %d slot_width %d\n",
  1860. __func__, dai->id, slot_width);
  1861. etdm_data->slots = slots;
  1862. etdm_data->lrck_width = slot_width;
  1863. return 0;
  1864. }
  1865. static int mtk_dai_etdm_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1866. {
  1867. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  1868. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1869. struct mtk_dai_etdm_priv *etdm_data = afe_priv->dai_priv[dai->id];
  1870. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1871. case SND_SOC_DAIFMT_I2S:
  1872. etdm_data->format = MTK_DAI_ETDM_FORMAT_I2S;
  1873. break;
  1874. case SND_SOC_DAIFMT_LEFT_J:
  1875. etdm_data->format = MTK_DAI_ETDM_FORMAT_LJ;
  1876. break;
  1877. case SND_SOC_DAIFMT_RIGHT_J:
  1878. etdm_data->format = MTK_DAI_ETDM_FORMAT_RJ;
  1879. break;
  1880. case SND_SOC_DAIFMT_DSP_A:
  1881. etdm_data->format = MTK_DAI_ETDM_FORMAT_DSPA;
  1882. break;
  1883. case SND_SOC_DAIFMT_DSP_B:
  1884. etdm_data->format = MTK_DAI_ETDM_FORMAT_DSPB;
  1885. break;
  1886. default:
  1887. return -EINVAL;
  1888. }
  1889. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1890. case SND_SOC_DAIFMT_NB_NF:
  1891. etdm_data->bck_inv = false;
  1892. etdm_data->lrck_inv = false;
  1893. break;
  1894. case SND_SOC_DAIFMT_NB_IF:
  1895. etdm_data->bck_inv = false;
  1896. etdm_data->lrck_inv = true;
  1897. break;
  1898. case SND_SOC_DAIFMT_IB_NF:
  1899. etdm_data->bck_inv = true;
  1900. etdm_data->lrck_inv = false;
  1901. break;
  1902. case SND_SOC_DAIFMT_IB_IF:
  1903. etdm_data->bck_inv = true;
  1904. etdm_data->lrck_inv = true;
  1905. break;
  1906. default:
  1907. return -EINVAL;
  1908. }
  1909. switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
  1910. case SND_SOC_DAIFMT_BC_FC:
  1911. etdm_data->slave_mode = true;
  1912. break;
  1913. case SND_SOC_DAIFMT_BP_FP:
  1914. etdm_data->slave_mode = false;
  1915. break;
  1916. default:
  1917. return -EINVAL;
  1918. }
  1919. return 0;
  1920. }
  1921. static int mtk_dai_hdmitx_dptx_startup(struct snd_pcm_substream *substream,
  1922. struct snd_soc_dai *dai)
  1923. {
  1924. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  1925. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1926. int cg_id = mtk_dai_etdm_get_cg_id_by_dai_id(dai->id);
  1927. if (cg_id >= 0)
  1928. mt8195_afe_enable_clk(afe, afe_priv->clk[cg_id]);
  1929. mtk_dai_etdm_enable_mclk(afe, dai->id);
  1930. return 0;
  1931. }
  1932. static void mtk_dai_hdmitx_dptx_shutdown(struct snd_pcm_substream *substream,
  1933. struct snd_soc_dai *dai)
  1934. {
  1935. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  1936. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1937. int cg_id = mtk_dai_etdm_get_cg_id_by_dai_id(dai->id);
  1938. mtk_dai_etdm_disable_mclk(afe, dai->id);
  1939. if (cg_id >= 0)
  1940. mt8195_afe_disable_clk(afe, afe_priv->clk[cg_id]);
  1941. }
  1942. static unsigned int mtk_dai_get_dptx_ch_en(unsigned int channel)
  1943. {
  1944. switch (channel) {
  1945. case 1 ... 2:
  1946. return AFE_DPTX_CON_CH_EN_2CH;
  1947. case 3 ... 4:
  1948. return AFE_DPTX_CON_CH_EN_4CH;
  1949. case 5 ... 6:
  1950. return AFE_DPTX_CON_CH_EN_6CH;
  1951. case 7 ... 8:
  1952. return AFE_DPTX_CON_CH_EN_8CH;
  1953. default:
  1954. return AFE_DPTX_CON_CH_EN_2CH;
  1955. }
  1956. }
  1957. static unsigned int mtk_dai_get_dptx_ch(unsigned int ch)
  1958. {
  1959. return (ch > 2) ?
  1960. AFE_DPTX_CON_CH_NUM_8CH : AFE_DPTX_CON_CH_NUM_2CH;
  1961. }
  1962. static unsigned int mtk_dai_get_dptx_wlen(snd_pcm_format_t format)
  1963. {
  1964. return snd_pcm_format_physical_width(format) <= 16 ?
  1965. AFE_DPTX_CON_16BIT : AFE_DPTX_CON_24BIT;
  1966. }
  1967. static int mtk_dai_hdmitx_dptx_hw_params(struct snd_pcm_substream *substream,
  1968. struct snd_pcm_hw_params *params,
  1969. struct snd_soc_dai *dai)
  1970. {
  1971. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  1972. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1973. struct mtk_dai_etdm_priv *etdm_data = afe_priv->dai_priv[dai->id];
  1974. unsigned int rate = params_rate(params);
  1975. unsigned int channels = params_channels(params);
  1976. snd_pcm_format_t format = params_format(params);
  1977. int width = snd_pcm_format_physical_width(format);
  1978. int ret = 0;
  1979. /* dptx configure */
  1980. if (dai->id == MT8195_AFE_IO_DPTX) {
  1981. regmap_update_bits(afe->regmap, AFE_DPTX_CON,
  1982. AFE_DPTX_CON_CH_EN_MASK,
  1983. mtk_dai_get_dptx_ch_en(channels));
  1984. regmap_update_bits(afe->regmap, AFE_DPTX_CON,
  1985. AFE_DPTX_CON_CH_NUM_MASK,
  1986. mtk_dai_get_dptx_ch(channels));
  1987. regmap_update_bits(afe->regmap, AFE_DPTX_CON,
  1988. AFE_DPTX_CON_16BIT_MASK,
  1989. mtk_dai_get_dptx_wlen(format));
  1990. if (mtk_dai_get_dptx_ch(channels) == AFE_DPTX_CON_CH_NUM_8CH) {
  1991. etdm_data->data_mode = MTK_DAI_ETDM_DATA_ONE_PIN;
  1992. channels = 8;
  1993. } else {
  1994. channels = 2;
  1995. }
  1996. } else {
  1997. etdm_data->data_mode = MTK_DAI_ETDM_DATA_MULTI_PIN;
  1998. }
  1999. ret = mtk_dai_etdm_mclk_configure(afe, dai->id);
  2000. if (ret)
  2001. return ret;
  2002. ret = mtk_dai_etdm_configure(afe, rate, channels, width, dai->id);
  2003. return ret;
  2004. }
  2005. static int mtk_dai_hdmitx_dptx_trigger(struct snd_pcm_substream *substream,
  2006. int cmd,
  2007. struct snd_soc_dai *dai)
  2008. {
  2009. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  2010. int ret = 0;
  2011. dev_dbg(afe->dev, "%s(), cmd %d, dai id %d\n", __func__, cmd, dai->id);
  2012. switch (cmd) {
  2013. case SNDRV_PCM_TRIGGER_START:
  2014. case SNDRV_PCM_TRIGGER_RESUME:
  2015. /* enable dptx interface */
  2016. if (dai->id == MT8195_AFE_IO_DPTX)
  2017. regmap_update_bits(afe->regmap, AFE_DPTX_CON,
  2018. AFE_DPTX_CON_ON_MASK,
  2019. AFE_DPTX_CON_ON);
  2020. /* enable etdm_out3 */
  2021. ret = mt8195_afe_enable_etdm(afe, dai->id);
  2022. break;
  2023. case SNDRV_PCM_TRIGGER_STOP:
  2024. case SNDRV_PCM_TRIGGER_SUSPEND:
  2025. /* disable etdm_out3 */
  2026. ret = mt8195_afe_disable_etdm(afe, dai->id);
  2027. /* disable dptx interface */
  2028. if (dai->id == MT8195_AFE_IO_DPTX)
  2029. regmap_update_bits(afe->regmap, AFE_DPTX_CON,
  2030. AFE_DPTX_CON_ON_MASK, 0);
  2031. break;
  2032. default:
  2033. return -EINVAL;
  2034. }
  2035. return ret;
  2036. }
  2037. static int mtk_dai_hdmitx_dptx_set_sysclk(struct snd_soc_dai *dai,
  2038. int clk_id,
  2039. unsigned int freq,
  2040. int dir)
  2041. {
  2042. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  2043. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  2044. struct mtk_dai_etdm_priv *etdm_data = afe_priv->dai_priv[dai->id];
  2045. dev_dbg(dai->dev, "%s id %d freq %u, dir %d\n",
  2046. __func__, dai->id, freq, dir);
  2047. etdm_data->mclk_dir = dir;
  2048. return mtk_dai_etdm_cal_mclk(afe, freq, dai->id);
  2049. }
  2050. static const struct snd_soc_dai_ops mtk_dai_etdm_ops = {
  2051. .startup = mtk_dai_etdm_startup,
  2052. .shutdown = mtk_dai_etdm_shutdown,
  2053. .hw_params = mtk_dai_etdm_hw_params,
  2054. .trigger = mtk_dai_etdm_trigger,
  2055. .set_sysclk = mtk_dai_etdm_set_sysclk,
  2056. .set_fmt = mtk_dai_etdm_set_fmt,
  2057. .set_tdm_slot = mtk_dai_etdm_set_tdm_slot,
  2058. };
  2059. static const struct snd_soc_dai_ops mtk_dai_hdmitx_dptx_ops = {
  2060. .startup = mtk_dai_hdmitx_dptx_startup,
  2061. .shutdown = mtk_dai_hdmitx_dptx_shutdown,
  2062. .hw_params = mtk_dai_hdmitx_dptx_hw_params,
  2063. .trigger = mtk_dai_hdmitx_dptx_trigger,
  2064. .set_sysclk = mtk_dai_hdmitx_dptx_set_sysclk,
  2065. .set_fmt = mtk_dai_etdm_set_fmt,
  2066. };
  2067. /* dai driver */
  2068. #define MTK_ETDM_RATES (SNDRV_PCM_RATE_8000_384000)
  2069. #define MTK_ETDM_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  2070. SNDRV_PCM_FMTBIT_S24_LE |\
  2071. SNDRV_PCM_FMTBIT_S32_LE)
  2072. static int mtk_dai_etdm_probe(struct snd_soc_dai *dai)
  2073. {
  2074. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  2075. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  2076. struct mtk_dai_etdm_priv *etdm_data = afe_priv->dai_priv[dai->id];
  2077. dev_dbg(dai->dev, "%s id %d\n", __func__, dai->id);
  2078. if (etdm_data->mclk_freq) {
  2079. dev_dbg(afe->dev, "MCLK always on, rate %d\n",
  2080. etdm_data->mclk_freq);
  2081. pm_runtime_get_sync(afe->dev);
  2082. mtk_dai_etdm_mclk_configure(afe, dai->id);
  2083. mtk_dai_etdm_enable_mclk(afe, dai->id);
  2084. pm_runtime_put_sync(afe->dev);
  2085. }
  2086. return 0;
  2087. }
  2088. static struct snd_soc_dai_driver mtk_dai_etdm_driver[] = {
  2089. {
  2090. .name = "DPTX",
  2091. .id = MT8195_AFE_IO_DPTX,
  2092. .playback = {
  2093. .stream_name = "DPTX Playback",
  2094. .channels_min = 1,
  2095. .channels_max = 8,
  2096. .rates = MTK_ETDM_RATES,
  2097. .formats = MTK_ETDM_FORMATS,
  2098. },
  2099. .ops = &mtk_dai_hdmitx_dptx_ops,
  2100. },
  2101. {
  2102. .name = "ETDM1_IN",
  2103. .id = MT8195_AFE_IO_ETDM1_IN,
  2104. .capture = {
  2105. .stream_name = "ETDM1 Capture",
  2106. .channels_min = 1,
  2107. .channels_max = 24,
  2108. .rates = MTK_ETDM_RATES,
  2109. .formats = MTK_ETDM_FORMATS,
  2110. },
  2111. .ops = &mtk_dai_etdm_ops,
  2112. .probe = mtk_dai_etdm_probe,
  2113. },
  2114. {
  2115. .name = "ETDM2_IN",
  2116. .id = MT8195_AFE_IO_ETDM2_IN,
  2117. .capture = {
  2118. .stream_name = "ETDM2 Capture",
  2119. .channels_min = 1,
  2120. .channels_max = 16,
  2121. .rates = MTK_ETDM_RATES,
  2122. .formats = MTK_ETDM_FORMATS,
  2123. },
  2124. .ops = &mtk_dai_etdm_ops,
  2125. .probe = mtk_dai_etdm_probe,
  2126. },
  2127. {
  2128. .name = "ETDM1_OUT",
  2129. .id = MT8195_AFE_IO_ETDM1_OUT,
  2130. .playback = {
  2131. .stream_name = "ETDM1 Playback",
  2132. .channels_min = 1,
  2133. .channels_max = 24,
  2134. .rates = MTK_ETDM_RATES,
  2135. .formats = MTK_ETDM_FORMATS,
  2136. },
  2137. .ops = &mtk_dai_etdm_ops,
  2138. .probe = mtk_dai_etdm_probe,
  2139. },
  2140. {
  2141. .name = "ETDM2_OUT",
  2142. .id = MT8195_AFE_IO_ETDM2_OUT,
  2143. .playback = {
  2144. .stream_name = "ETDM2 Playback",
  2145. .channels_min = 1,
  2146. .channels_max = 24,
  2147. .rates = MTK_ETDM_RATES,
  2148. .formats = MTK_ETDM_FORMATS,
  2149. },
  2150. .ops = &mtk_dai_etdm_ops,
  2151. .probe = mtk_dai_etdm_probe,
  2152. },
  2153. {
  2154. .name = "ETDM3_OUT",
  2155. .id = MT8195_AFE_IO_ETDM3_OUT,
  2156. .playback = {
  2157. .stream_name = "ETDM3 Playback",
  2158. .channels_min = 1,
  2159. .channels_max = 8,
  2160. .rates = MTK_ETDM_RATES,
  2161. .formats = MTK_ETDM_FORMATS,
  2162. },
  2163. .ops = &mtk_dai_hdmitx_dptx_ops,
  2164. .probe = mtk_dai_etdm_probe,
  2165. },
  2166. };
  2167. static void mt8195_etdm_update_sync_info(struct mtk_base_afe *afe)
  2168. {
  2169. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  2170. struct mtk_dai_etdm_priv *etdm_data;
  2171. struct mtk_dai_etdm_priv *mst_data;
  2172. int i;
  2173. int mst_dai_id;
  2174. for (i = MT8195_AFE_IO_ETDM_START; i < MT8195_AFE_IO_ETDM_END; i++) {
  2175. etdm_data = afe_priv->dai_priv[i];
  2176. if (etdm_data->cowork_source_id != COWORK_ETDM_NONE) {
  2177. mst_dai_id = etdm_data->cowork_source_id;
  2178. mst_data = afe_priv->dai_priv[mst_dai_id];
  2179. if (mst_data->cowork_source_id != COWORK_ETDM_NONE)
  2180. dev_info(afe->dev, "%s [%d] wrong sync source\n"
  2181. , __func__, i);
  2182. mst_data->cowork_slv_id[mst_data->cowork_slv_count] = i;
  2183. mst_data->cowork_slv_count++;
  2184. }
  2185. }
  2186. }
  2187. static void mt8195_dai_etdm_parse_of(struct mtk_base_afe *afe)
  2188. {
  2189. const struct device_node *of_node = afe->dev->of_node;
  2190. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  2191. struct mtk_dai_etdm_priv *etdm_data;
  2192. int i, j;
  2193. char prop[48];
  2194. u8 disable_chn[MT8195_ETDM_MAX_CHANNELS];
  2195. int max_chn = MT8195_ETDM_MAX_CHANNELS;
  2196. u32 sel;
  2197. int ret;
  2198. int dai_id;
  2199. unsigned int sync_id;
  2200. struct {
  2201. const char *name;
  2202. const unsigned int sync_id;
  2203. } of_afe_etdms[MT8195_AFE_IO_ETDM_NUM] = {
  2204. {"etdm-in1", ETDM_SYNC_FROM_IN1},
  2205. {"etdm-in2", ETDM_SYNC_FROM_IN2},
  2206. {"etdm-out1", ETDM_SYNC_FROM_OUT1},
  2207. {"etdm-out2", ETDM_SYNC_FROM_OUT2},
  2208. {"etdm-out3", ETDM_SYNC_FROM_OUT3},
  2209. };
  2210. for (i = 0; i < MT8195_AFE_IO_ETDM_NUM; i++) {
  2211. dai_id = ETDM_TO_DAI_ID(i);
  2212. etdm_data = afe_priv->dai_priv[dai_id];
  2213. ret = snprintf(prop, sizeof(prop),
  2214. "mediatek,%s-mclk-always-on-rate",
  2215. of_afe_etdms[i].name);
  2216. if (ret < 0) {
  2217. dev_info(afe->dev, "%s snprintf err=%d\n",
  2218. __func__, ret);
  2219. return;
  2220. }
  2221. ret = of_property_read_u32(of_node, prop, &sel);
  2222. if (ret == 0) {
  2223. etdm_data->mclk_dir = SND_SOC_CLOCK_OUT;
  2224. if (mtk_dai_etdm_cal_mclk(afe, sel, dai_id))
  2225. dev_info(afe->dev, "%s unsupported mclk %uHz\n",
  2226. __func__, sel);
  2227. }
  2228. ret = snprintf(prop, sizeof(prop),
  2229. "mediatek,%s-multi-pin-mode",
  2230. of_afe_etdms[i].name);
  2231. if (ret < 0) {
  2232. dev_info(afe->dev, "%s snprintf err=%d\n",
  2233. __func__, ret);
  2234. return;
  2235. }
  2236. etdm_data->data_mode = of_property_read_bool(of_node, prop);
  2237. ret = snprintf(prop, sizeof(prop),
  2238. "mediatek,%s-cowork-source",
  2239. of_afe_etdms[i].name);
  2240. if (ret < 0) {
  2241. dev_info(afe->dev, "%s snprintf err=%d\n",
  2242. __func__, ret);
  2243. return;
  2244. }
  2245. ret = of_property_read_u32(of_node, prop, &sel);
  2246. if (ret == 0) {
  2247. if (sel >= MT8195_AFE_IO_ETDM_NUM) {
  2248. dev_info(afe->dev, "%s invalid id=%d\n",
  2249. __func__, sel);
  2250. etdm_data->cowork_source_id = COWORK_ETDM_NONE;
  2251. } else {
  2252. sync_id = of_afe_etdms[sel].sync_id;
  2253. etdm_data->cowork_source_id =
  2254. sync_to_dai_id(sync_id);
  2255. }
  2256. } else {
  2257. etdm_data->cowork_source_id = COWORK_ETDM_NONE;
  2258. }
  2259. }
  2260. /* etdm in only */
  2261. for (i = 0; i < 2; i++) {
  2262. dai_id = ETDM_TO_DAI_ID(i);
  2263. etdm_data = afe_priv->dai_priv[dai_id];
  2264. ret = snprintf(prop, sizeof(prop),
  2265. "mediatek,%s-chn-disabled",
  2266. of_afe_etdms[i].name);
  2267. if (ret < 0) {
  2268. dev_info(afe->dev, "%s snprintf err=%d\n",
  2269. __func__, ret);
  2270. return;
  2271. }
  2272. ret = of_property_read_variable_u8_array(of_node, prop,
  2273. disable_chn,
  2274. 1, max_chn);
  2275. if (ret < 0)
  2276. continue;
  2277. for (j = 0; j < ret; j++) {
  2278. if (disable_chn[j] >= MT8195_ETDM_MAX_CHANNELS)
  2279. dev_info(afe->dev, "%s [%d] invalid chn %u\n",
  2280. __func__, j, disable_chn[j]);
  2281. else
  2282. etdm_data->in_disable_ch[disable_chn[j]] = true;
  2283. }
  2284. }
  2285. mt8195_etdm_update_sync_info(afe);
  2286. }
  2287. static int init_etdm_priv_data(struct mtk_base_afe *afe)
  2288. {
  2289. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  2290. struct mtk_dai_etdm_priv *etdm_priv;
  2291. int i;
  2292. for (i = MT8195_AFE_IO_ETDM_START; i < MT8195_AFE_IO_ETDM_END; i++) {
  2293. etdm_priv = devm_kzalloc(afe->dev,
  2294. sizeof(struct mtk_dai_etdm_priv),
  2295. GFP_KERNEL);
  2296. if (!etdm_priv)
  2297. return -ENOMEM;
  2298. afe_priv->dai_priv[i] = etdm_priv;
  2299. }
  2300. afe_priv->dai_priv[MT8195_AFE_IO_DPTX] =
  2301. afe_priv->dai_priv[MT8195_AFE_IO_ETDM3_OUT];
  2302. mt8195_dai_etdm_parse_of(afe);
  2303. return 0;
  2304. }
  2305. int mt8195_dai_etdm_register(struct mtk_base_afe *afe)
  2306. {
  2307. struct mtk_base_afe_dai *dai;
  2308. dai = devm_kzalloc(afe->dev, sizeof(*dai), GFP_KERNEL);
  2309. if (!dai)
  2310. return -ENOMEM;
  2311. list_add(&dai->list, &afe->sub_dais);
  2312. dai->dai_drivers = mtk_dai_etdm_driver;
  2313. dai->num_dai_drivers = ARRAY_SIZE(mtk_dai_etdm_driver);
  2314. dai->dapm_widgets = mtk_dai_etdm_widgets;
  2315. dai->num_dapm_widgets = ARRAY_SIZE(mtk_dai_etdm_widgets);
  2316. dai->dapm_routes = mtk_dai_etdm_routes;
  2317. dai->num_dapm_routes = ARRAY_SIZE(mtk_dai_etdm_routes);
  2318. dai->controls = mtk_dai_etdm_controls;
  2319. dai->num_controls = ARRAY_SIZE(mtk_dai_etdm_controls);
  2320. return init_etdm_priv_data(afe);
  2321. }