mt8195-afe-pcm.c 93 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Mediatek ALSA SoC AFE platform driver for 8195
  4. *
  5. * Copyright (c) 2021 MediaTek Inc.
  6. * Author: Bicycle Tsai <[email protected]>
  7. * Trevor Wu <[email protected]>
  8. */
  9. #include <linux/delay.h>
  10. #include <linux/dma-mapping.h>
  11. #include <linux/module.h>
  12. #include <linux/mfd/syscon.h>
  13. #include <linux/of.h>
  14. #include <linux/of_address.h>
  15. #include <linux/of_platform.h>
  16. #include <linux/of_reserved_mem.h>
  17. #include <linux/pm_runtime.h>
  18. #include <linux/reset.h>
  19. #include "mt8195-afe-common.h"
  20. #include "mt8195-afe-clk.h"
  21. #include "mt8195-reg.h"
  22. #include "../common/mtk-afe-platform-driver.h"
  23. #include "../common/mtk-afe-fe-dai.h"
  24. #define MT8195_MEMIF_BUFFER_BYTES_ALIGN (0x40)
  25. #define MT8195_MEMIF_DL7_MAX_PERIOD_SIZE (0x3fff)
  26. struct mtk_dai_memif_priv {
  27. unsigned int asys_timing_sel;
  28. };
  29. static const struct snd_pcm_hardware mt8195_afe_hardware = {
  30. .info = SNDRV_PCM_INFO_MMAP |
  31. SNDRV_PCM_INFO_INTERLEAVED |
  32. SNDRV_PCM_INFO_MMAP_VALID,
  33. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  34. SNDRV_PCM_FMTBIT_S24_LE |
  35. SNDRV_PCM_FMTBIT_S32_LE,
  36. .period_bytes_min = 64,
  37. .period_bytes_max = 256 * 1024,
  38. .periods_min = 2,
  39. .periods_max = 256,
  40. .buffer_bytes_max = 256 * 2 * 1024,
  41. };
  42. struct mt8195_afe_rate {
  43. unsigned int rate;
  44. unsigned int reg_value;
  45. };
  46. static const struct mt8195_afe_rate mt8195_afe_rates[] = {
  47. { .rate = 8000, .reg_value = 0, },
  48. { .rate = 12000, .reg_value = 1, },
  49. { .rate = 16000, .reg_value = 2, },
  50. { .rate = 24000, .reg_value = 3, },
  51. { .rate = 32000, .reg_value = 4, },
  52. { .rate = 48000, .reg_value = 5, },
  53. { .rate = 96000, .reg_value = 6, },
  54. { .rate = 192000, .reg_value = 7, },
  55. { .rate = 384000, .reg_value = 8, },
  56. { .rate = 7350, .reg_value = 16, },
  57. { .rate = 11025, .reg_value = 17, },
  58. { .rate = 14700, .reg_value = 18, },
  59. { .rate = 22050, .reg_value = 19, },
  60. { .rate = 29400, .reg_value = 20, },
  61. { .rate = 44100, .reg_value = 21, },
  62. { .rate = 88200, .reg_value = 22, },
  63. { .rate = 176400, .reg_value = 23, },
  64. { .rate = 352800, .reg_value = 24, },
  65. };
  66. int mt8195_afe_fs_timing(unsigned int rate)
  67. {
  68. int i;
  69. for (i = 0; i < ARRAY_SIZE(mt8195_afe_rates); i++)
  70. if (mt8195_afe_rates[i].rate == rate)
  71. return mt8195_afe_rates[i].reg_value;
  72. return -EINVAL;
  73. }
  74. static int mt8195_memif_fs(struct snd_pcm_substream *substream,
  75. unsigned int rate)
  76. {
  77. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  78. struct snd_soc_component *component =
  79. snd_soc_rtdcom_lookup(rtd, AFE_PCM_NAME);
  80. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
  81. int id = asoc_rtd_to_cpu(rtd, 0)->id;
  82. struct mtk_base_afe_memif *memif = &afe->memif[id];
  83. int fs = mt8195_afe_fs_timing(rate);
  84. switch (memif->data->id) {
  85. case MT8195_AFE_MEMIF_DL10:
  86. fs = MT8195_ETDM_OUT3_1X_EN;
  87. break;
  88. case MT8195_AFE_MEMIF_UL8:
  89. fs = MT8195_ETDM_IN1_NX_EN;
  90. break;
  91. case MT8195_AFE_MEMIF_UL3:
  92. fs = MT8195_ETDM_IN2_NX_EN;
  93. break;
  94. default:
  95. break;
  96. }
  97. return fs;
  98. }
  99. static int mt8195_irq_fs(struct snd_pcm_substream *substream,
  100. unsigned int rate)
  101. {
  102. int fs = mt8195_memif_fs(substream, rate);
  103. switch (fs) {
  104. case MT8195_ETDM_IN1_NX_EN:
  105. fs = MT8195_ETDM_IN1_1X_EN;
  106. break;
  107. case MT8195_ETDM_IN2_NX_EN:
  108. fs = MT8195_ETDM_IN2_1X_EN;
  109. break;
  110. default:
  111. break;
  112. }
  113. return fs;
  114. }
  115. enum {
  116. MT8195_AFE_CM0,
  117. MT8195_AFE_CM1,
  118. MT8195_AFE_CM2,
  119. MT8195_AFE_CM_NUM,
  120. };
  121. struct mt8195_afe_channel_merge {
  122. int id;
  123. int reg;
  124. unsigned int sel_shift;
  125. unsigned int sel_maskbit;
  126. unsigned int sel_default;
  127. unsigned int ch_num_shift;
  128. unsigned int ch_num_maskbit;
  129. unsigned int en_shift;
  130. unsigned int en_maskbit;
  131. unsigned int update_cnt_shift;
  132. unsigned int update_cnt_maskbit;
  133. unsigned int update_cnt_default;
  134. };
  135. static const struct mt8195_afe_channel_merge
  136. mt8195_afe_cm[MT8195_AFE_CM_NUM] = {
  137. [MT8195_AFE_CM0] = {
  138. .id = MT8195_AFE_CM0,
  139. .reg = AFE_CM0_CON,
  140. .sel_shift = 30,
  141. .sel_maskbit = 0x1,
  142. .sel_default = 1,
  143. .ch_num_shift = 2,
  144. .ch_num_maskbit = 0x3f,
  145. .en_shift = 0,
  146. .en_maskbit = 0x1,
  147. .update_cnt_shift = 16,
  148. .update_cnt_maskbit = 0x1fff,
  149. .update_cnt_default = 0x3,
  150. },
  151. [MT8195_AFE_CM1] = {
  152. .id = MT8195_AFE_CM1,
  153. .reg = AFE_CM1_CON,
  154. .sel_shift = 30,
  155. .sel_maskbit = 0x1,
  156. .sel_default = 1,
  157. .ch_num_shift = 2,
  158. .ch_num_maskbit = 0x1f,
  159. .en_shift = 0,
  160. .en_maskbit = 0x1,
  161. .update_cnt_shift = 16,
  162. .update_cnt_maskbit = 0x1fff,
  163. .update_cnt_default = 0x3,
  164. },
  165. [MT8195_AFE_CM2] = {
  166. .id = MT8195_AFE_CM2,
  167. .reg = AFE_CM2_CON,
  168. .sel_shift = 30,
  169. .sel_maskbit = 0x1,
  170. .sel_default = 1,
  171. .ch_num_shift = 2,
  172. .ch_num_maskbit = 0x1f,
  173. .en_shift = 0,
  174. .en_maskbit = 0x1,
  175. .update_cnt_shift = 16,
  176. .update_cnt_maskbit = 0x1fff,
  177. .update_cnt_default = 0x3,
  178. },
  179. };
  180. static int mt8195_afe_memif_is_ul(int id)
  181. {
  182. if (id >= MT8195_AFE_MEMIF_UL_START && id < MT8195_AFE_MEMIF_END)
  183. return 1;
  184. else
  185. return 0;
  186. }
  187. static const struct mt8195_afe_channel_merge*
  188. mt8195_afe_found_cm(struct snd_soc_dai *dai)
  189. {
  190. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  191. int id = -EINVAL;
  192. if (mt8195_afe_memif_is_ul(dai->id) == 0)
  193. return NULL;
  194. switch (dai->id) {
  195. case MT8195_AFE_MEMIF_UL9:
  196. id = MT8195_AFE_CM0;
  197. break;
  198. case MT8195_AFE_MEMIF_UL2:
  199. id = MT8195_AFE_CM1;
  200. break;
  201. case MT8195_AFE_MEMIF_UL10:
  202. id = MT8195_AFE_CM2;
  203. break;
  204. default:
  205. break;
  206. }
  207. if (id < 0) {
  208. dev_dbg(afe->dev, "%s, memif %d cannot find CM!\n",
  209. __func__, dai->id);
  210. return NULL;
  211. }
  212. return &mt8195_afe_cm[id];
  213. }
  214. static int mt8195_afe_config_cm(struct mtk_base_afe *afe,
  215. const struct mt8195_afe_channel_merge *cm,
  216. unsigned int channels)
  217. {
  218. if (!cm)
  219. return -EINVAL;
  220. regmap_update_bits(afe->regmap,
  221. cm->reg,
  222. cm->sel_maskbit << cm->sel_shift,
  223. cm->sel_default << cm->sel_shift);
  224. regmap_update_bits(afe->regmap,
  225. cm->reg,
  226. cm->ch_num_maskbit << cm->ch_num_shift,
  227. (channels - 1) << cm->ch_num_shift);
  228. regmap_update_bits(afe->regmap,
  229. cm->reg,
  230. cm->update_cnt_maskbit << cm->update_cnt_shift,
  231. cm->update_cnt_default << cm->update_cnt_shift);
  232. return 0;
  233. }
  234. static int mt8195_afe_enable_cm(struct mtk_base_afe *afe,
  235. const struct mt8195_afe_channel_merge *cm,
  236. bool enable)
  237. {
  238. if (!cm)
  239. return -EINVAL;
  240. regmap_update_bits(afe->regmap,
  241. cm->reg,
  242. cm->en_maskbit << cm->en_shift,
  243. enable << cm->en_shift);
  244. return 0;
  245. }
  246. static int
  247. mt8195_afe_paired_memif_clk_prepare(struct snd_pcm_substream *substream,
  248. struct snd_soc_dai *dai,
  249. int enable)
  250. {
  251. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  252. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  253. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  254. int id = asoc_rtd_to_cpu(rtd, 0)->id;
  255. int clk_id;
  256. if (id != MT8195_AFE_MEMIF_DL8 && id != MT8195_AFE_MEMIF_DL10)
  257. return 0;
  258. if (enable) {
  259. clk_id = MT8195_CLK_AUD_MEMIF_DL10;
  260. mt8195_afe_prepare_clk(afe, afe_priv->clk[clk_id]);
  261. clk_id = MT8195_CLK_AUD_MEMIF_DL8;
  262. mt8195_afe_prepare_clk(afe, afe_priv->clk[clk_id]);
  263. } else {
  264. clk_id = MT8195_CLK_AUD_MEMIF_DL8;
  265. mt8195_afe_unprepare_clk(afe, afe_priv->clk[clk_id]);
  266. clk_id = MT8195_CLK_AUD_MEMIF_DL10;
  267. mt8195_afe_unprepare_clk(afe, afe_priv->clk[clk_id]);
  268. }
  269. return 0;
  270. }
  271. static int
  272. mt8195_afe_paired_memif_clk_enable(struct snd_pcm_substream *substream,
  273. struct snd_soc_dai *dai,
  274. int enable)
  275. {
  276. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  277. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  278. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  279. int id = asoc_rtd_to_cpu(rtd, 0)->id;
  280. int clk_id;
  281. if (id != MT8195_AFE_MEMIF_DL8 && id != MT8195_AFE_MEMIF_DL10)
  282. return 0;
  283. if (enable) {
  284. /* DL8_DL10_MEM */
  285. clk_id = MT8195_CLK_AUD_MEMIF_DL10;
  286. mt8195_afe_enable_clk_atomic(afe, afe_priv->clk[clk_id]);
  287. udelay(1);
  288. /* DL8_DL10_AGENT */
  289. clk_id = MT8195_CLK_AUD_MEMIF_DL8;
  290. mt8195_afe_enable_clk_atomic(afe, afe_priv->clk[clk_id]);
  291. } else {
  292. /* DL8_DL10_AGENT */
  293. clk_id = MT8195_CLK_AUD_MEMIF_DL8;
  294. mt8195_afe_disable_clk_atomic(afe, afe_priv->clk[clk_id]);
  295. /* DL8_DL10_MEM */
  296. clk_id = MT8195_CLK_AUD_MEMIF_DL10;
  297. mt8195_afe_disable_clk_atomic(afe, afe_priv->clk[clk_id]);
  298. }
  299. return 0;
  300. }
  301. static int mt8195_afe_fe_startup(struct snd_pcm_substream *substream,
  302. struct snd_soc_dai *dai)
  303. {
  304. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  305. struct snd_pcm_runtime *runtime = substream->runtime;
  306. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  307. int id = asoc_rtd_to_cpu(rtd, 0)->id;
  308. int ret = 0;
  309. mt8195_afe_paired_memif_clk_prepare(substream, dai, 1);
  310. ret = mtk_afe_fe_startup(substream, dai);
  311. snd_pcm_hw_constraint_step(runtime, 0,
  312. SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  313. MT8195_MEMIF_BUFFER_BYTES_ALIGN);
  314. if (id != MT8195_AFE_MEMIF_DL7)
  315. goto out;
  316. ret = snd_pcm_hw_constraint_minmax(runtime,
  317. SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
  318. 1,
  319. MT8195_MEMIF_DL7_MAX_PERIOD_SIZE);
  320. if (ret < 0)
  321. dev_dbg(afe->dev, "hw_constraint_minmax failed\n");
  322. out:
  323. return ret;
  324. }
  325. static void mt8195_afe_fe_shutdown(struct snd_pcm_substream *substream,
  326. struct snd_soc_dai *dai)
  327. {
  328. mtk_afe_fe_shutdown(substream, dai);
  329. mt8195_afe_paired_memif_clk_prepare(substream, dai, 0);
  330. }
  331. static int mt8195_afe_fe_hw_params(struct snd_pcm_substream *substream,
  332. struct snd_pcm_hw_params *params,
  333. struct snd_soc_dai *dai)
  334. {
  335. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  336. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  337. int id = asoc_rtd_to_cpu(rtd, 0)->id;
  338. struct mtk_base_afe_memif *memif = &afe->memif[id];
  339. const struct mtk_base_memif_data *data = memif->data;
  340. const struct mt8195_afe_channel_merge *cm = mt8195_afe_found_cm(dai);
  341. unsigned int ch_num = params_channels(params);
  342. mt8195_afe_config_cm(afe, cm, params_channels(params));
  343. if (data->ch_num_reg >= 0) {
  344. regmap_update_bits(afe->regmap, data->ch_num_reg,
  345. data->ch_num_maskbit << data->ch_num_shift,
  346. ch_num << data->ch_num_shift);
  347. }
  348. return mtk_afe_fe_hw_params(substream, params, dai);
  349. }
  350. static int mt8195_afe_fe_hw_free(struct snd_pcm_substream *substream,
  351. struct snd_soc_dai *dai)
  352. {
  353. return mtk_afe_fe_hw_free(substream, dai);
  354. }
  355. static int mt8195_afe_fe_prepare(struct snd_pcm_substream *substream,
  356. struct snd_soc_dai *dai)
  357. {
  358. return mtk_afe_fe_prepare(substream, dai);
  359. }
  360. static int mt8195_afe_fe_trigger(struct snd_pcm_substream *substream, int cmd,
  361. struct snd_soc_dai *dai)
  362. {
  363. int ret = 0;
  364. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  365. const struct mt8195_afe_channel_merge *cm = mt8195_afe_found_cm(dai);
  366. switch (cmd) {
  367. case SNDRV_PCM_TRIGGER_START:
  368. case SNDRV_PCM_TRIGGER_RESUME:
  369. mt8195_afe_enable_cm(afe, cm, true);
  370. break;
  371. case SNDRV_PCM_TRIGGER_STOP:
  372. case SNDRV_PCM_TRIGGER_SUSPEND:
  373. mt8195_afe_enable_cm(afe, cm, false);
  374. break;
  375. default:
  376. break;
  377. }
  378. ret = mtk_afe_fe_trigger(substream, cmd, dai);
  379. switch (cmd) {
  380. case SNDRV_PCM_TRIGGER_START:
  381. case SNDRV_PCM_TRIGGER_RESUME:
  382. mt8195_afe_paired_memif_clk_enable(substream, dai, 1);
  383. break;
  384. case SNDRV_PCM_TRIGGER_STOP:
  385. case SNDRV_PCM_TRIGGER_SUSPEND:
  386. mt8195_afe_paired_memif_clk_enable(substream, dai, 0);
  387. break;
  388. default:
  389. break;
  390. }
  391. return ret;
  392. }
  393. static int mt8195_afe_fe_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  394. {
  395. return 0;
  396. }
  397. static const struct snd_soc_dai_ops mt8195_afe_fe_dai_ops = {
  398. .startup = mt8195_afe_fe_startup,
  399. .shutdown = mt8195_afe_fe_shutdown,
  400. .hw_params = mt8195_afe_fe_hw_params,
  401. .hw_free = mt8195_afe_fe_hw_free,
  402. .prepare = mt8195_afe_fe_prepare,
  403. .trigger = mt8195_afe_fe_trigger,
  404. .set_fmt = mt8195_afe_fe_set_fmt,
  405. };
  406. #define MTK_PCM_RATES (SNDRV_PCM_RATE_8000_48000 |\
  407. SNDRV_PCM_RATE_88200 |\
  408. SNDRV_PCM_RATE_96000 |\
  409. SNDRV_PCM_RATE_176400 |\
  410. SNDRV_PCM_RATE_192000 |\
  411. SNDRV_PCM_RATE_352800 |\
  412. SNDRV_PCM_RATE_384000)
  413. #define MTK_PCM_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  414. SNDRV_PCM_FMTBIT_S24_LE |\
  415. SNDRV_PCM_FMTBIT_S32_LE)
  416. static struct snd_soc_dai_driver mt8195_memif_dai_driver[] = {
  417. /* FE DAIs: memory intefaces to CPU */
  418. {
  419. .name = "DL2",
  420. .id = MT8195_AFE_MEMIF_DL2,
  421. .playback = {
  422. .stream_name = "DL2",
  423. .channels_min = 1,
  424. .channels_max = 2,
  425. .rates = MTK_PCM_RATES,
  426. .formats = MTK_PCM_FORMATS,
  427. },
  428. .ops = &mt8195_afe_fe_dai_ops,
  429. },
  430. {
  431. .name = "DL3",
  432. .id = MT8195_AFE_MEMIF_DL3,
  433. .playback = {
  434. .stream_name = "DL3",
  435. .channels_min = 1,
  436. .channels_max = 2,
  437. .rates = MTK_PCM_RATES,
  438. .formats = MTK_PCM_FORMATS,
  439. },
  440. .ops = &mt8195_afe_fe_dai_ops,
  441. },
  442. {
  443. .name = "DL6",
  444. .id = MT8195_AFE_MEMIF_DL6,
  445. .playback = {
  446. .stream_name = "DL6",
  447. .channels_min = 1,
  448. .channels_max = 2,
  449. .rates = MTK_PCM_RATES,
  450. .formats = MTK_PCM_FORMATS,
  451. },
  452. .ops = &mt8195_afe_fe_dai_ops,
  453. },
  454. {
  455. .name = "DL7",
  456. .id = MT8195_AFE_MEMIF_DL7,
  457. .playback = {
  458. .stream_name = "DL7",
  459. .channels_min = 1,
  460. .channels_max = 2,
  461. .rates = MTK_PCM_RATES,
  462. .formats = MTK_PCM_FORMATS,
  463. },
  464. .ops = &mt8195_afe_fe_dai_ops,
  465. },
  466. {
  467. .name = "DL8",
  468. .id = MT8195_AFE_MEMIF_DL8,
  469. .playback = {
  470. .stream_name = "DL8",
  471. .channels_min = 1,
  472. .channels_max = 24,
  473. .rates = MTK_PCM_RATES,
  474. .formats = MTK_PCM_FORMATS,
  475. },
  476. .ops = &mt8195_afe_fe_dai_ops,
  477. },
  478. {
  479. .name = "DL10",
  480. .id = MT8195_AFE_MEMIF_DL10,
  481. .playback = {
  482. .stream_name = "DL10",
  483. .channels_min = 1,
  484. .channels_max = 8,
  485. .rates = MTK_PCM_RATES,
  486. .formats = MTK_PCM_FORMATS,
  487. },
  488. .ops = &mt8195_afe_fe_dai_ops,
  489. },
  490. {
  491. .name = "DL11",
  492. .id = MT8195_AFE_MEMIF_DL11,
  493. .playback = {
  494. .stream_name = "DL11",
  495. .channels_min = 1,
  496. .channels_max = 48,
  497. .rates = MTK_PCM_RATES,
  498. .formats = MTK_PCM_FORMATS,
  499. },
  500. .ops = &mt8195_afe_fe_dai_ops,
  501. },
  502. {
  503. .name = "UL1",
  504. .id = MT8195_AFE_MEMIF_UL1,
  505. .capture = {
  506. .stream_name = "UL1",
  507. .channels_min = 1,
  508. .channels_max = 8,
  509. .rates = MTK_PCM_RATES,
  510. .formats = MTK_PCM_FORMATS,
  511. },
  512. .ops = &mt8195_afe_fe_dai_ops,
  513. },
  514. {
  515. .name = "UL2",
  516. .id = MT8195_AFE_MEMIF_UL2,
  517. .capture = {
  518. .stream_name = "UL2",
  519. .channels_min = 1,
  520. .channels_max = 8,
  521. .rates = MTK_PCM_RATES,
  522. .formats = MTK_PCM_FORMATS,
  523. },
  524. .ops = &mt8195_afe_fe_dai_ops,
  525. },
  526. {
  527. .name = "UL3",
  528. .id = MT8195_AFE_MEMIF_UL3,
  529. .capture = {
  530. .stream_name = "UL3",
  531. .channels_min = 1,
  532. .channels_max = 16,
  533. .rates = MTK_PCM_RATES,
  534. .formats = MTK_PCM_FORMATS,
  535. },
  536. .ops = &mt8195_afe_fe_dai_ops,
  537. },
  538. {
  539. .name = "UL4",
  540. .id = MT8195_AFE_MEMIF_UL4,
  541. .capture = {
  542. .stream_name = "UL4",
  543. .channels_min = 1,
  544. .channels_max = 2,
  545. .rates = MTK_PCM_RATES,
  546. .formats = MTK_PCM_FORMATS,
  547. },
  548. .ops = &mt8195_afe_fe_dai_ops,
  549. },
  550. {
  551. .name = "UL5",
  552. .id = MT8195_AFE_MEMIF_UL5,
  553. .capture = {
  554. .stream_name = "UL5",
  555. .channels_min = 1,
  556. .channels_max = 2,
  557. .rates = MTK_PCM_RATES,
  558. .formats = MTK_PCM_FORMATS,
  559. },
  560. .ops = &mt8195_afe_fe_dai_ops,
  561. },
  562. {
  563. .name = "UL6",
  564. .id = MT8195_AFE_MEMIF_UL6,
  565. .capture = {
  566. .stream_name = "UL6",
  567. .channels_min = 1,
  568. .channels_max = 8,
  569. .rates = MTK_PCM_RATES,
  570. .formats = MTK_PCM_FORMATS,
  571. },
  572. .ops = &mt8195_afe_fe_dai_ops,
  573. },
  574. {
  575. .name = "UL8",
  576. .id = MT8195_AFE_MEMIF_UL8,
  577. .capture = {
  578. .stream_name = "UL8",
  579. .channels_min = 1,
  580. .channels_max = 24,
  581. .rates = MTK_PCM_RATES,
  582. .formats = MTK_PCM_FORMATS,
  583. },
  584. .ops = &mt8195_afe_fe_dai_ops,
  585. },
  586. {
  587. .name = "UL9",
  588. .id = MT8195_AFE_MEMIF_UL9,
  589. .capture = {
  590. .stream_name = "UL9",
  591. .channels_min = 1,
  592. .channels_max = 32,
  593. .rates = MTK_PCM_RATES,
  594. .formats = MTK_PCM_FORMATS,
  595. },
  596. .ops = &mt8195_afe_fe_dai_ops,
  597. },
  598. {
  599. .name = "UL10",
  600. .id = MT8195_AFE_MEMIF_UL10,
  601. .capture = {
  602. .stream_name = "UL10",
  603. .channels_min = 1,
  604. .channels_max = 4,
  605. .rates = MTK_PCM_RATES,
  606. .formats = MTK_PCM_FORMATS,
  607. },
  608. .ops = &mt8195_afe_fe_dai_ops,
  609. },
  610. };
  611. static const struct snd_kcontrol_new o002_mix[] = {
  612. SOC_DAPM_SINGLE_AUTODISABLE("I000 Switch", AFE_CONN2, 0, 1, 0),
  613. SOC_DAPM_SINGLE_AUTODISABLE("I012 Switch", AFE_CONN2, 12, 1, 0),
  614. SOC_DAPM_SINGLE_AUTODISABLE("I020 Switch", AFE_CONN2, 20, 1, 0),
  615. SOC_DAPM_SINGLE_AUTODISABLE("I022 Switch", AFE_CONN2, 22, 1, 0),
  616. SOC_DAPM_SINGLE_AUTODISABLE("I070 Switch", AFE_CONN2_2, 6, 1, 0),
  617. SOC_DAPM_SINGLE_AUTODISABLE("I072 Switch", AFE_CONN2_2, 8, 1, 0),
  618. SOC_DAPM_SINGLE_AUTODISABLE("I168 Switch", AFE_CONN2_5, 8, 1, 0),
  619. };
  620. static const struct snd_kcontrol_new o003_mix[] = {
  621. SOC_DAPM_SINGLE_AUTODISABLE("I001 Switch", AFE_CONN3, 1, 1, 0),
  622. SOC_DAPM_SINGLE_AUTODISABLE("I013 Switch", AFE_CONN3, 13, 1, 0),
  623. SOC_DAPM_SINGLE_AUTODISABLE("I021 Switch", AFE_CONN3, 21, 1, 0),
  624. SOC_DAPM_SINGLE_AUTODISABLE("I023 Switch", AFE_CONN3, 23, 1, 0),
  625. SOC_DAPM_SINGLE_AUTODISABLE("I071 Switch", AFE_CONN3_2, 7, 1, 0),
  626. SOC_DAPM_SINGLE_AUTODISABLE("I073 Switch", AFE_CONN3_2, 9, 1, 0),
  627. SOC_DAPM_SINGLE_AUTODISABLE("I169 Switch", AFE_CONN3_5, 9, 1, 0),
  628. };
  629. static const struct snd_kcontrol_new o004_mix[] = {
  630. SOC_DAPM_SINGLE_AUTODISABLE("I000 Switch", AFE_CONN4, 0, 1, 0),
  631. SOC_DAPM_SINGLE_AUTODISABLE("I014 Switch", AFE_CONN4, 14, 1, 0),
  632. SOC_DAPM_SINGLE_AUTODISABLE("I024 Switch", AFE_CONN4, 24, 1, 0),
  633. SOC_DAPM_SINGLE_AUTODISABLE("I074 Switch", AFE_CONN4_2, 10, 1, 0),
  634. SOC_DAPM_SINGLE_AUTODISABLE("I170 Switch", AFE_CONN4_5, 10, 1, 0),
  635. };
  636. static const struct snd_kcontrol_new o005_mix[] = {
  637. SOC_DAPM_SINGLE_AUTODISABLE("I001 Switch", AFE_CONN5, 1, 1, 0),
  638. SOC_DAPM_SINGLE_AUTODISABLE("I015 Switch", AFE_CONN5, 15, 1, 0),
  639. SOC_DAPM_SINGLE_AUTODISABLE("I025 Switch", AFE_CONN5, 25, 1, 0),
  640. SOC_DAPM_SINGLE_AUTODISABLE("I075 Switch", AFE_CONN5_2, 11, 1, 0),
  641. SOC_DAPM_SINGLE_AUTODISABLE("I171 Switch", AFE_CONN5_5, 11, 1, 0),
  642. };
  643. static const struct snd_kcontrol_new o006_mix[] = {
  644. SOC_DAPM_SINGLE_AUTODISABLE("I000 Switch", AFE_CONN6, 0, 1, 0),
  645. SOC_DAPM_SINGLE_AUTODISABLE("I016 Switch", AFE_CONN6, 16, 1, 0),
  646. SOC_DAPM_SINGLE_AUTODISABLE("I026 Switch", AFE_CONN6, 26, 1, 0),
  647. SOC_DAPM_SINGLE_AUTODISABLE("I076 Switch", AFE_CONN6_2, 12, 1, 0),
  648. };
  649. static const struct snd_kcontrol_new o007_mix[] = {
  650. SOC_DAPM_SINGLE_AUTODISABLE("I001 Switch", AFE_CONN7, 1, 1, 0),
  651. SOC_DAPM_SINGLE_AUTODISABLE("I017 Switch", AFE_CONN7, 17, 1, 0),
  652. SOC_DAPM_SINGLE_AUTODISABLE("I027 Switch", AFE_CONN7, 27, 1, 0),
  653. SOC_DAPM_SINGLE_AUTODISABLE("I077 Switch", AFE_CONN7_2, 13, 1, 0),
  654. };
  655. static const struct snd_kcontrol_new o008_mix[] = {
  656. SOC_DAPM_SINGLE_AUTODISABLE("I018 Switch", AFE_CONN8, 18, 1, 0),
  657. SOC_DAPM_SINGLE_AUTODISABLE("I028 Switch", AFE_CONN8, 28, 1, 0),
  658. SOC_DAPM_SINGLE_AUTODISABLE("I078 Switch", AFE_CONN8_2, 14, 1, 0),
  659. };
  660. static const struct snd_kcontrol_new o009_mix[] = {
  661. SOC_DAPM_SINGLE_AUTODISABLE("I019 Switch", AFE_CONN9, 19, 1, 0),
  662. SOC_DAPM_SINGLE_AUTODISABLE("I029 Switch", AFE_CONN9, 29, 1, 0),
  663. SOC_DAPM_SINGLE_AUTODISABLE("I079 Switch", AFE_CONN9_2, 15, 1, 0),
  664. };
  665. static const struct snd_kcontrol_new o010_mix[] = {
  666. SOC_DAPM_SINGLE_AUTODISABLE("I022 Switch", AFE_CONN10, 22, 1, 0),
  667. SOC_DAPM_SINGLE_AUTODISABLE("I030 Switch", AFE_CONN10, 30, 1, 0),
  668. SOC_DAPM_SINGLE_AUTODISABLE("I046 Switch", AFE_CONN10_1, 14, 1, 0),
  669. SOC_DAPM_SINGLE_AUTODISABLE("I072 Switch", AFE_CONN10_2, 8, 1, 0),
  670. };
  671. static const struct snd_kcontrol_new o011_mix[] = {
  672. SOC_DAPM_SINGLE_AUTODISABLE("I023 Switch", AFE_CONN11, 23, 1, 0),
  673. SOC_DAPM_SINGLE_AUTODISABLE("I031 Switch", AFE_CONN11, 31, 1, 0),
  674. SOC_DAPM_SINGLE_AUTODISABLE("I047 Switch", AFE_CONN11_1, 15, 1, 0),
  675. SOC_DAPM_SINGLE_AUTODISABLE("I073 Switch", AFE_CONN11_2, 9, 1, 0),
  676. };
  677. static const struct snd_kcontrol_new o012_mix[] = {
  678. SOC_DAPM_SINGLE_AUTODISABLE("I024 Switch", AFE_CONN12, 24, 1, 0),
  679. SOC_DAPM_SINGLE_AUTODISABLE("I032 Switch", AFE_CONN12_1, 0, 1, 0),
  680. SOC_DAPM_SINGLE_AUTODISABLE("I048 Switch", AFE_CONN12_1, 16, 1, 0),
  681. SOC_DAPM_SINGLE_AUTODISABLE("I074 Switch", AFE_CONN12_2, 10, 1, 0),
  682. };
  683. static const struct snd_kcontrol_new o013_mix[] = {
  684. SOC_DAPM_SINGLE_AUTODISABLE("I025 Switch", AFE_CONN13, 25, 1, 0),
  685. SOC_DAPM_SINGLE_AUTODISABLE("I033 Switch", AFE_CONN13_1, 1, 1, 0),
  686. SOC_DAPM_SINGLE_AUTODISABLE("I049 Switch", AFE_CONN13_1, 17, 1, 0),
  687. SOC_DAPM_SINGLE_AUTODISABLE("I075 Switch", AFE_CONN13_2, 11, 1, 0),
  688. };
  689. static const struct snd_kcontrol_new o014_mix[] = {
  690. SOC_DAPM_SINGLE_AUTODISABLE("I026 Switch", AFE_CONN14, 26, 1, 0),
  691. SOC_DAPM_SINGLE_AUTODISABLE("I034 Switch", AFE_CONN14_1, 2, 1, 0),
  692. SOC_DAPM_SINGLE_AUTODISABLE("I050 Switch", AFE_CONN14_1, 18, 1, 0),
  693. SOC_DAPM_SINGLE_AUTODISABLE("I076 Switch", AFE_CONN14_2, 12, 1, 0),
  694. };
  695. static const struct snd_kcontrol_new o015_mix[] = {
  696. SOC_DAPM_SINGLE_AUTODISABLE("I027 Switch", AFE_CONN15, 27, 1, 0),
  697. SOC_DAPM_SINGLE_AUTODISABLE("I035 Switch", AFE_CONN15_1, 3, 1, 0),
  698. SOC_DAPM_SINGLE_AUTODISABLE("I051 Switch", AFE_CONN15_1, 19, 1, 0),
  699. SOC_DAPM_SINGLE_AUTODISABLE("I077 Switch", AFE_CONN15_2, 13, 1, 0),
  700. };
  701. static const struct snd_kcontrol_new o016_mix[] = {
  702. SOC_DAPM_SINGLE_AUTODISABLE("I028 Switch", AFE_CONN16, 28, 1, 0),
  703. SOC_DAPM_SINGLE_AUTODISABLE("I036 Switch", AFE_CONN16_1, 4, 1, 0),
  704. SOC_DAPM_SINGLE_AUTODISABLE("I052 Switch", AFE_CONN16_1, 20, 1, 0),
  705. SOC_DAPM_SINGLE_AUTODISABLE("I078 Switch", AFE_CONN16_2, 14, 1, 0),
  706. };
  707. static const struct snd_kcontrol_new o017_mix[] = {
  708. SOC_DAPM_SINGLE_AUTODISABLE("I029 Switch", AFE_CONN17, 29, 1, 0),
  709. SOC_DAPM_SINGLE_AUTODISABLE("I037 Switch", AFE_CONN17_1, 5, 1, 0),
  710. SOC_DAPM_SINGLE_AUTODISABLE("I053 Switch", AFE_CONN17_1, 21, 1, 0),
  711. SOC_DAPM_SINGLE_AUTODISABLE("I079 Switch", AFE_CONN17_2, 15, 1, 0),
  712. };
  713. static const struct snd_kcontrol_new o018_mix[] = {
  714. SOC_DAPM_SINGLE_AUTODISABLE("I038 Switch", AFE_CONN18_1, 6, 1, 0),
  715. SOC_DAPM_SINGLE_AUTODISABLE("I080 Switch", AFE_CONN18_2, 16, 1, 0),
  716. };
  717. static const struct snd_kcontrol_new o019_mix[] = {
  718. SOC_DAPM_SINGLE_AUTODISABLE("I039 Switch", AFE_CONN19_1, 7, 1, 0),
  719. SOC_DAPM_SINGLE_AUTODISABLE("I081 Switch", AFE_CONN19_2, 17, 1, 0),
  720. };
  721. static const struct snd_kcontrol_new o020_mix[] = {
  722. SOC_DAPM_SINGLE_AUTODISABLE("I040 Switch", AFE_CONN20_1, 8, 1, 0),
  723. SOC_DAPM_SINGLE_AUTODISABLE("I082 Switch", AFE_CONN20_2, 18, 1, 0),
  724. };
  725. static const struct snd_kcontrol_new o021_mix[] = {
  726. SOC_DAPM_SINGLE_AUTODISABLE("I041 Switch", AFE_CONN21_1, 9, 1, 0),
  727. SOC_DAPM_SINGLE_AUTODISABLE("I083 Switch", AFE_CONN21_2, 19, 1, 0),
  728. };
  729. static const struct snd_kcontrol_new o022_mix[] = {
  730. SOC_DAPM_SINGLE_AUTODISABLE("I042 Switch", AFE_CONN22_1, 10, 1, 0),
  731. SOC_DAPM_SINGLE_AUTODISABLE("I084 Switch", AFE_CONN22_2, 20, 1, 0),
  732. };
  733. static const struct snd_kcontrol_new o023_mix[] = {
  734. SOC_DAPM_SINGLE_AUTODISABLE("I043 Switch", AFE_CONN23_1, 11, 1, 0),
  735. SOC_DAPM_SINGLE_AUTODISABLE("I085 Switch", AFE_CONN23_2, 21, 1, 0),
  736. };
  737. static const struct snd_kcontrol_new o024_mix[] = {
  738. SOC_DAPM_SINGLE_AUTODISABLE("I044 Switch", AFE_CONN24_1, 12, 1, 0),
  739. SOC_DAPM_SINGLE_AUTODISABLE("I086 Switch", AFE_CONN24_2, 22, 1, 0),
  740. };
  741. static const struct snd_kcontrol_new o025_mix[] = {
  742. SOC_DAPM_SINGLE_AUTODISABLE("I045 Switch", AFE_CONN25_1, 13, 1, 0),
  743. SOC_DAPM_SINGLE_AUTODISABLE("I087 Switch", AFE_CONN25_2, 23, 1, 0),
  744. };
  745. static const struct snd_kcontrol_new o026_mix[] = {
  746. SOC_DAPM_SINGLE_AUTODISABLE("I046 Switch", AFE_CONN26_1, 14, 1, 0),
  747. SOC_DAPM_SINGLE_AUTODISABLE("I088 Switch", AFE_CONN26_2, 24, 1, 0),
  748. };
  749. static const struct snd_kcontrol_new o027_mix[] = {
  750. SOC_DAPM_SINGLE_AUTODISABLE("I047 Switch", AFE_CONN27_1, 15, 1, 0),
  751. SOC_DAPM_SINGLE_AUTODISABLE("I089 Switch", AFE_CONN27_2, 25, 1, 0),
  752. };
  753. static const struct snd_kcontrol_new o028_mix[] = {
  754. SOC_DAPM_SINGLE_AUTODISABLE("I048 Switch", AFE_CONN28_1, 16, 1, 0),
  755. SOC_DAPM_SINGLE_AUTODISABLE("I090 Switch", AFE_CONN28_2, 26, 1, 0),
  756. };
  757. static const struct snd_kcontrol_new o029_mix[] = {
  758. SOC_DAPM_SINGLE_AUTODISABLE("I049 Switch", AFE_CONN29_1, 17, 1, 0),
  759. SOC_DAPM_SINGLE_AUTODISABLE("I091 Switch", AFE_CONN29_2, 27, 1, 0),
  760. };
  761. static const struct snd_kcontrol_new o030_mix[] = {
  762. SOC_DAPM_SINGLE_AUTODISABLE("I050 Switch", AFE_CONN30_1, 18, 1, 0),
  763. SOC_DAPM_SINGLE_AUTODISABLE("I092 Switch", AFE_CONN30_2, 28, 1, 0),
  764. };
  765. static const struct snd_kcontrol_new o031_mix[] = {
  766. SOC_DAPM_SINGLE_AUTODISABLE("I051 Switch", AFE_CONN31_1, 19, 1, 0),
  767. SOC_DAPM_SINGLE_AUTODISABLE("I093 Switch", AFE_CONN31_2, 29, 1, 0),
  768. };
  769. static const struct snd_kcontrol_new o032_mix[] = {
  770. SOC_DAPM_SINGLE_AUTODISABLE("I052 Switch", AFE_CONN32_1, 20, 1, 0),
  771. SOC_DAPM_SINGLE_AUTODISABLE("I094 Switch", AFE_CONN32_2, 30, 1, 0),
  772. };
  773. static const struct snd_kcontrol_new o033_mix[] = {
  774. SOC_DAPM_SINGLE_AUTODISABLE("I053 Switch", AFE_CONN33_1, 21, 1, 0),
  775. SOC_DAPM_SINGLE_AUTODISABLE("I095 Switch", AFE_CONN33_2, 31, 1, 0),
  776. };
  777. static const struct snd_kcontrol_new o034_mix[] = {
  778. SOC_DAPM_SINGLE_AUTODISABLE("I000 Switch", AFE_CONN34, 0, 1, 0),
  779. SOC_DAPM_SINGLE_AUTODISABLE("I002 Switch", AFE_CONN34, 2, 1, 0),
  780. SOC_DAPM_SINGLE_AUTODISABLE("I012 Switch", AFE_CONN34, 12, 1, 0),
  781. SOC_DAPM_SINGLE_AUTODISABLE("I020 Switch", AFE_CONN34, 20, 1, 0),
  782. SOC_DAPM_SINGLE_AUTODISABLE("I070 Switch", AFE_CONN34_2, 6, 1, 0),
  783. SOC_DAPM_SINGLE_AUTODISABLE("I072 Switch", AFE_CONN34_2, 8, 1, 0),
  784. SOC_DAPM_SINGLE_AUTODISABLE("I168 Switch", AFE_CONN34_5, 8, 1, 0),
  785. SOC_DAPM_SINGLE_AUTODISABLE("I170 Switch", AFE_CONN34_5, 10, 1, 0),
  786. };
  787. static const struct snd_kcontrol_new o035_mix[] = {
  788. SOC_DAPM_SINGLE_AUTODISABLE("I001 Switch", AFE_CONN35, 1, 1, 0),
  789. SOC_DAPM_SINGLE_AUTODISABLE("I003 Switch", AFE_CONN35, 3, 1, 0),
  790. SOC_DAPM_SINGLE_AUTODISABLE("I013 Switch", AFE_CONN35, 13, 1, 0),
  791. SOC_DAPM_SINGLE_AUTODISABLE("I021 Switch", AFE_CONN35, 21, 1, 0),
  792. SOC_DAPM_SINGLE_AUTODISABLE("I071 Switch", AFE_CONN35_2, 7, 1, 0),
  793. SOC_DAPM_SINGLE_AUTODISABLE("I073 Switch", AFE_CONN35_2, 9, 1, 0),
  794. SOC_DAPM_SINGLE_AUTODISABLE("I137 Switch", AFE_CONN35_4, 9, 1, 0),
  795. SOC_DAPM_SINGLE_AUTODISABLE("I139 Switch", AFE_CONN35_4, 11, 1, 0),
  796. SOC_DAPM_SINGLE_AUTODISABLE("I168 Switch", AFE_CONN35_5, 8, 1, 0),
  797. SOC_DAPM_SINGLE_AUTODISABLE("I169 Switch", AFE_CONN35_5, 9, 1, 0),
  798. SOC_DAPM_SINGLE_AUTODISABLE("I170 Switch", AFE_CONN35_5, 10, 1, 0),
  799. SOC_DAPM_SINGLE_AUTODISABLE("I171 Switch", AFE_CONN35_5, 11, 1, 0),
  800. };
  801. static const struct snd_kcontrol_new o036_mix[] = {
  802. SOC_DAPM_SINGLE_AUTODISABLE("I000 Switch", AFE_CONN36, 0, 1, 0),
  803. SOC_DAPM_SINGLE_AUTODISABLE("I012 Switch", AFE_CONN36, 12, 1, 0),
  804. SOC_DAPM_SINGLE_AUTODISABLE("I020 Switch", AFE_CONN36, 20, 1, 0),
  805. SOC_DAPM_SINGLE_AUTODISABLE("I070 Switch", AFE_CONN36_2, 6, 1, 0),
  806. SOC_DAPM_SINGLE_AUTODISABLE("I168 Switch", AFE_CONN36_5, 8, 1, 0),
  807. };
  808. static const struct snd_kcontrol_new o037_mix[] = {
  809. SOC_DAPM_SINGLE_AUTODISABLE("I001 Switch", AFE_CONN37, 1, 1, 0),
  810. SOC_DAPM_SINGLE_AUTODISABLE("I013 Switch", AFE_CONN37, 13, 1, 0),
  811. SOC_DAPM_SINGLE_AUTODISABLE("I021 Switch", AFE_CONN37, 21, 1, 0),
  812. SOC_DAPM_SINGLE_AUTODISABLE("I071 Switch", AFE_CONN37_2, 7, 1, 0),
  813. SOC_DAPM_SINGLE_AUTODISABLE("I169 Switch", AFE_CONN37_5, 9, 1, 0),
  814. };
  815. static const struct snd_kcontrol_new o038_mix[] = {
  816. SOC_DAPM_SINGLE_AUTODISABLE("I022 Switch", AFE_CONN38, 22, 1, 0),
  817. };
  818. static const struct snd_kcontrol_new o039_mix[] = {
  819. SOC_DAPM_SINGLE_AUTODISABLE("I023 Switch", AFE_CONN39, 23, 1, 0),
  820. };
  821. static const struct snd_kcontrol_new o040_mix[] = {
  822. SOC_DAPM_SINGLE_AUTODISABLE("I002 Switch", AFE_CONN40, 2, 1, 0),
  823. SOC_DAPM_SINGLE_AUTODISABLE("I012 Switch", AFE_CONN40, 12, 1, 0),
  824. SOC_DAPM_SINGLE_AUTODISABLE("I022 Switch", AFE_CONN40, 22, 1, 0),
  825. SOC_DAPM_SINGLE_AUTODISABLE("I168 Switch", AFE_CONN40_5, 8, 1, 0),
  826. };
  827. static const struct snd_kcontrol_new o041_mix[] = {
  828. SOC_DAPM_SINGLE_AUTODISABLE("I003 Switch", AFE_CONN41, 3, 1, 0),
  829. SOC_DAPM_SINGLE_AUTODISABLE("I013 Switch", AFE_CONN41, 13, 1, 0),
  830. SOC_DAPM_SINGLE_AUTODISABLE("I023 Switch", AFE_CONN41, 23, 1, 0),
  831. SOC_DAPM_SINGLE_AUTODISABLE("I169 Switch", AFE_CONN41_5, 9, 1, 0),
  832. };
  833. static const struct snd_kcontrol_new o042_mix[] = {
  834. SOC_DAPM_SINGLE_AUTODISABLE("I014 Switch", AFE_CONN42, 14, 1, 0),
  835. SOC_DAPM_SINGLE_AUTODISABLE("I024 Switch", AFE_CONN42, 24, 1, 0),
  836. SOC_DAPM_SINGLE_AUTODISABLE("I170 Switch", AFE_CONN42_5, 10, 1, 0),
  837. };
  838. static const struct snd_kcontrol_new o043_mix[] = {
  839. SOC_DAPM_SINGLE_AUTODISABLE("I015 Switch", AFE_CONN43, 15, 1, 0),
  840. SOC_DAPM_SINGLE_AUTODISABLE("I025 Switch", AFE_CONN43, 25, 1, 0),
  841. SOC_DAPM_SINGLE_AUTODISABLE("I171 Switch", AFE_CONN43_5, 11, 1, 0),
  842. };
  843. static const struct snd_kcontrol_new o044_mix[] = {
  844. SOC_DAPM_SINGLE_AUTODISABLE("I016 Switch", AFE_CONN44, 16, 1, 0),
  845. SOC_DAPM_SINGLE_AUTODISABLE("I026 Switch", AFE_CONN44, 26, 1, 0),
  846. };
  847. static const struct snd_kcontrol_new o045_mix[] = {
  848. SOC_DAPM_SINGLE_AUTODISABLE("I017 Switch", AFE_CONN45, 17, 1, 0),
  849. SOC_DAPM_SINGLE_AUTODISABLE("I027 Switch", AFE_CONN45, 27, 1, 0),
  850. };
  851. static const struct snd_kcontrol_new o046_mix[] = {
  852. SOC_DAPM_SINGLE_AUTODISABLE("I018 Switch", AFE_CONN46, 18, 1, 0),
  853. SOC_DAPM_SINGLE_AUTODISABLE("I028 Switch", AFE_CONN46, 28, 1, 0),
  854. };
  855. static const struct snd_kcontrol_new o047_mix[] = {
  856. SOC_DAPM_SINGLE_AUTODISABLE("I019 Switch", AFE_CONN47, 19, 1, 0),
  857. SOC_DAPM_SINGLE_AUTODISABLE("I029 Switch", AFE_CONN47, 29, 1, 0),
  858. };
  859. static const struct snd_kcontrol_new o182_mix[] = {
  860. SOC_DAPM_SINGLE_AUTODISABLE("I024 Switch", AFE_CONN182, 24, 1, 0),
  861. };
  862. static const struct snd_kcontrol_new o183_mix[] = {
  863. SOC_DAPM_SINGLE_AUTODISABLE("I025 Switch", AFE_CONN183, 25, 1, 0),
  864. };
  865. static const char * const dl8_dl11_data_sel_mux_text[] = {
  866. "dl8", "dl11",
  867. };
  868. static SOC_ENUM_SINGLE_DECL(dl8_dl11_data_sel_mux_enum,
  869. AFE_DAC_CON2, 0, dl8_dl11_data_sel_mux_text);
  870. static const struct snd_kcontrol_new dl8_dl11_data_sel_mux =
  871. SOC_DAPM_ENUM("DL8_DL11 Sink", dl8_dl11_data_sel_mux_enum);
  872. static const struct snd_soc_dapm_widget mt8195_memif_widgets[] = {
  873. /* DL6 */
  874. SND_SOC_DAPM_MIXER("I000", SND_SOC_NOPM, 0, 0, NULL, 0),
  875. SND_SOC_DAPM_MIXER("I001", SND_SOC_NOPM, 0, 0, NULL, 0),
  876. /* DL3 */
  877. SND_SOC_DAPM_MIXER("I020", SND_SOC_NOPM, 0, 0, NULL, 0),
  878. SND_SOC_DAPM_MIXER("I021", SND_SOC_NOPM, 0, 0, NULL, 0),
  879. /* DL11 */
  880. SND_SOC_DAPM_MIXER("I022", SND_SOC_NOPM, 0, 0, NULL, 0),
  881. SND_SOC_DAPM_MIXER("I023", SND_SOC_NOPM, 0, 0, NULL, 0),
  882. SND_SOC_DAPM_MIXER("I024", SND_SOC_NOPM, 0, 0, NULL, 0),
  883. SND_SOC_DAPM_MIXER("I025", SND_SOC_NOPM, 0, 0, NULL, 0),
  884. SND_SOC_DAPM_MIXER("I026", SND_SOC_NOPM, 0, 0, NULL, 0),
  885. SND_SOC_DAPM_MIXER("I027", SND_SOC_NOPM, 0, 0, NULL, 0),
  886. SND_SOC_DAPM_MIXER("I028", SND_SOC_NOPM, 0, 0, NULL, 0),
  887. SND_SOC_DAPM_MIXER("I029", SND_SOC_NOPM, 0, 0, NULL, 0),
  888. SND_SOC_DAPM_MIXER("I030", SND_SOC_NOPM, 0, 0, NULL, 0),
  889. SND_SOC_DAPM_MIXER("I031", SND_SOC_NOPM, 0, 0, NULL, 0),
  890. SND_SOC_DAPM_MIXER("I032", SND_SOC_NOPM, 0, 0, NULL, 0),
  891. SND_SOC_DAPM_MIXER("I033", SND_SOC_NOPM, 0, 0, NULL, 0),
  892. SND_SOC_DAPM_MIXER("I034", SND_SOC_NOPM, 0, 0, NULL, 0),
  893. SND_SOC_DAPM_MIXER("I035", SND_SOC_NOPM, 0, 0, NULL, 0),
  894. SND_SOC_DAPM_MIXER("I036", SND_SOC_NOPM, 0, 0, NULL, 0),
  895. SND_SOC_DAPM_MIXER("I037", SND_SOC_NOPM, 0, 0, NULL, 0),
  896. SND_SOC_DAPM_MIXER("I038", SND_SOC_NOPM, 0, 0, NULL, 0),
  897. SND_SOC_DAPM_MIXER("I039", SND_SOC_NOPM, 0, 0, NULL, 0),
  898. SND_SOC_DAPM_MIXER("I040", SND_SOC_NOPM, 0, 0, NULL, 0),
  899. SND_SOC_DAPM_MIXER("I041", SND_SOC_NOPM, 0, 0, NULL, 0),
  900. SND_SOC_DAPM_MIXER("I042", SND_SOC_NOPM, 0, 0, NULL, 0),
  901. SND_SOC_DAPM_MIXER("I043", SND_SOC_NOPM, 0, 0, NULL, 0),
  902. SND_SOC_DAPM_MIXER("I044", SND_SOC_NOPM, 0, 0, NULL, 0),
  903. SND_SOC_DAPM_MIXER("I045", SND_SOC_NOPM, 0, 0, NULL, 0),
  904. /* DL11/DL8 */
  905. SND_SOC_DAPM_MIXER("I046", SND_SOC_NOPM, 0, 0, NULL, 0),
  906. SND_SOC_DAPM_MIXER("I047", SND_SOC_NOPM, 0, 0, NULL, 0),
  907. SND_SOC_DAPM_MIXER("I048", SND_SOC_NOPM, 0, 0, NULL, 0),
  908. SND_SOC_DAPM_MIXER("I049", SND_SOC_NOPM, 0, 0, NULL, 0),
  909. SND_SOC_DAPM_MIXER("I050", SND_SOC_NOPM, 0, 0, NULL, 0),
  910. SND_SOC_DAPM_MIXER("I051", SND_SOC_NOPM, 0, 0, NULL, 0),
  911. SND_SOC_DAPM_MIXER("I052", SND_SOC_NOPM, 0, 0, NULL, 0),
  912. SND_SOC_DAPM_MIXER("I053", SND_SOC_NOPM, 0, 0, NULL, 0),
  913. SND_SOC_DAPM_MIXER("I054", SND_SOC_NOPM, 0, 0, NULL, 0),
  914. SND_SOC_DAPM_MIXER("I055", SND_SOC_NOPM, 0, 0, NULL, 0),
  915. SND_SOC_DAPM_MIXER("I056", SND_SOC_NOPM, 0, 0, NULL, 0),
  916. SND_SOC_DAPM_MIXER("I057", SND_SOC_NOPM, 0, 0, NULL, 0),
  917. SND_SOC_DAPM_MIXER("I058", SND_SOC_NOPM, 0, 0, NULL, 0),
  918. SND_SOC_DAPM_MIXER("I059", SND_SOC_NOPM, 0, 0, NULL, 0),
  919. SND_SOC_DAPM_MIXER("I060", SND_SOC_NOPM, 0, 0, NULL, 0),
  920. SND_SOC_DAPM_MIXER("I061", SND_SOC_NOPM, 0, 0, NULL, 0),
  921. SND_SOC_DAPM_MIXER("I062", SND_SOC_NOPM, 0, 0, NULL, 0),
  922. SND_SOC_DAPM_MIXER("I063", SND_SOC_NOPM, 0, 0, NULL, 0),
  923. SND_SOC_DAPM_MIXER("I064", SND_SOC_NOPM, 0, 0, NULL, 0),
  924. SND_SOC_DAPM_MIXER("I065", SND_SOC_NOPM, 0, 0, NULL, 0),
  925. SND_SOC_DAPM_MIXER("I066", SND_SOC_NOPM, 0, 0, NULL, 0),
  926. SND_SOC_DAPM_MIXER("I067", SND_SOC_NOPM, 0, 0, NULL, 0),
  927. SND_SOC_DAPM_MIXER("I068", SND_SOC_NOPM, 0, 0, NULL, 0),
  928. SND_SOC_DAPM_MIXER("I069", SND_SOC_NOPM, 0, 0, NULL, 0),
  929. /* DL2 */
  930. SND_SOC_DAPM_MIXER("I070", SND_SOC_NOPM, 0, 0, NULL, 0),
  931. SND_SOC_DAPM_MIXER("I071", SND_SOC_NOPM, 0, 0, NULL, 0),
  932. SND_SOC_DAPM_MUX("DL8_DL11 Mux",
  933. SND_SOC_NOPM, 0, 0, &dl8_dl11_data_sel_mux),
  934. /* UL9 */
  935. SND_SOC_DAPM_MIXER("O002", SND_SOC_NOPM, 0, 0,
  936. o002_mix, ARRAY_SIZE(o002_mix)),
  937. SND_SOC_DAPM_MIXER("O003", SND_SOC_NOPM, 0, 0,
  938. o003_mix, ARRAY_SIZE(o003_mix)),
  939. SND_SOC_DAPM_MIXER("O004", SND_SOC_NOPM, 0, 0,
  940. o004_mix, ARRAY_SIZE(o004_mix)),
  941. SND_SOC_DAPM_MIXER("O005", SND_SOC_NOPM, 0, 0,
  942. o005_mix, ARRAY_SIZE(o005_mix)),
  943. SND_SOC_DAPM_MIXER("O006", SND_SOC_NOPM, 0, 0,
  944. o006_mix, ARRAY_SIZE(o006_mix)),
  945. SND_SOC_DAPM_MIXER("O007", SND_SOC_NOPM, 0, 0,
  946. o007_mix, ARRAY_SIZE(o007_mix)),
  947. SND_SOC_DAPM_MIXER("O008", SND_SOC_NOPM, 0, 0,
  948. o008_mix, ARRAY_SIZE(o008_mix)),
  949. SND_SOC_DAPM_MIXER("O009", SND_SOC_NOPM, 0, 0,
  950. o009_mix, ARRAY_SIZE(o009_mix)),
  951. SND_SOC_DAPM_MIXER("O010", SND_SOC_NOPM, 0, 0,
  952. o010_mix, ARRAY_SIZE(o010_mix)),
  953. SND_SOC_DAPM_MIXER("O011", SND_SOC_NOPM, 0, 0,
  954. o011_mix, ARRAY_SIZE(o011_mix)),
  955. SND_SOC_DAPM_MIXER("O012", SND_SOC_NOPM, 0, 0,
  956. o012_mix, ARRAY_SIZE(o012_mix)),
  957. SND_SOC_DAPM_MIXER("O013", SND_SOC_NOPM, 0, 0,
  958. o013_mix, ARRAY_SIZE(o013_mix)),
  959. SND_SOC_DAPM_MIXER("O014", SND_SOC_NOPM, 0, 0,
  960. o014_mix, ARRAY_SIZE(o014_mix)),
  961. SND_SOC_DAPM_MIXER("O015", SND_SOC_NOPM, 0, 0,
  962. o015_mix, ARRAY_SIZE(o015_mix)),
  963. SND_SOC_DAPM_MIXER("O016", SND_SOC_NOPM, 0, 0,
  964. o016_mix, ARRAY_SIZE(o016_mix)),
  965. SND_SOC_DAPM_MIXER("O017", SND_SOC_NOPM, 0, 0,
  966. o017_mix, ARRAY_SIZE(o017_mix)),
  967. SND_SOC_DAPM_MIXER("O018", SND_SOC_NOPM, 0, 0,
  968. o018_mix, ARRAY_SIZE(o018_mix)),
  969. SND_SOC_DAPM_MIXER("O019", SND_SOC_NOPM, 0, 0,
  970. o019_mix, ARRAY_SIZE(o019_mix)),
  971. SND_SOC_DAPM_MIXER("O020", SND_SOC_NOPM, 0, 0,
  972. o020_mix, ARRAY_SIZE(o020_mix)),
  973. SND_SOC_DAPM_MIXER("O021", SND_SOC_NOPM, 0, 0,
  974. o021_mix, ARRAY_SIZE(o021_mix)),
  975. SND_SOC_DAPM_MIXER("O022", SND_SOC_NOPM, 0, 0,
  976. o022_mix, ARRAY_SIZE(o022_mix)),
  977. SND_SOC_DAPM_MIXER("O023", SND_SOC_NOPM, 0, 0,
  978. o023_mix, ARRAY_SIZE(o023_mix)),
  979. SND_SOC_DAPM_MIXER("O024", SND_SOC_NOPM, 0, 0,
  980. o024_mix, ARRAY_SIZE(o024_mix)),
  981. SND_SOC_DAPM_MIXER("O025", SND_SOC_NOPM, 0, 0,
  982. o025_mix, ARRAY_SIZE(o025_mix)),
  983. SND_SOC_DAPM_MIXER("O026", SND_SOC_NOPM, 0, 0,
  984. o026_mix, ARRAY_SIZE(o026_mix)),
  985. SND_SOC_DAPM_MIXER("O027", SND_SOC_NOPM, 0, 0,
  986. o027_mix, ARRAY_SIZE(o027_mix)),
  987. SND_SOC_DAPM_MIXER("O028", SND_SOC_NOPM, 0, 0,
  988. o028_mix, ARRAY_SIZE(o028_mix)),
  989. SND_SOC_DAPM_MIXER("O029", SND_SOC_NOPM, 0, 0,
  990. o029_mix, ARRAY_SIZE(o029_mix)),
  991. SND_SOC_DAPM_MIXER("O030", SND_SOC_NOPM, 0, 0,
  992. o030_mix, ARRAY_SIZE(o030_mix)),
  993. SND_SOC_DAPM_MIXER("O031", SND_SOC_NOPM, 0, 0,
  994. o031_mix, ARRAY_SIZE(o031_mix)),
  995. SND_SOC_DAPM_MIXER("O032", SND_SOC_NOPM, 0, 0,
  996. o032_mix, ARRAY_SIZE(o032_mix)),
  997. SND_SOC_DAPM_MIXER("O033", SND_SOC_NOPM, 0, 0,
  998. o033_mix, ARRAY_SIZE(o033_mix)),
  999. /* UL4 */
  1000. SND_SOC_DAPM_MIXER("O034", SND_SOC_NOPM, 0, 0,
  1001. o034_mix, ARRAY_SIZE(o034_mix)),
  1002. SND_SOC_DAPM_MIXER("O035", SND_SOC_NOPM, 0, 0,
  1003. o035_mix, ARRAY_SIZE(o035_mix)),
  1004. /* UL5 */
  1005. SND_SOC_DAPM_MIXER("O036", SND_SOC_NOPM, 0, 0,
  1006. o036_mix, ARRAY_SIZE(o036_mix)),
  1007. SND_SOC_DAPM_MIXER("O037", SND_SOC_NOPM, 0, 0,
  1008. o037_mix, ARRAY_SIZE(o037_mix)),
  1009. /* UL10 */
  1010. SND_SOC_DAPM_MIXER("O038", SND_SOC_NOPM, 0, 0,
  1011. o038_mix, ARRAY_SIZE(o038_mix)),
  1012. SND_SOC_DAPM_MIXER("O039", SND_SOC_NOPM, 0, 0,
  1013. o039_mix, ARRAY_SIZE(o039_mix)),
  1014. SND_SOC_DAPM_MIXER("O182", SND_SOC_NOPM, 0, 0,
  1015. o182_mix, ARRAY_SIZE(o182_mix)),
  1016. SND_SOC_DAPM_MIXER("O183", SND_SOC_NOPM, 0, 0,
  1017. o183_mix, ARRAY_SIZE(o183_mix)),
  1018. /* UL2 */
  1019. SND_SOC_DAPM_MIXER("O040", SND_SOC_NOPM, 0, 0,
  1020. o040_mix, ARRAY_SIZE(o040_mix)),
  1021. SND_SOC_DAPM_MIXER("O041", SND_SOC_NOPM, 0, 0,
  1022. o041_mix, ARRAY_SIZE(o041_mix)),
  1023. SND_SOC_DAPM_MIXER("O042", SND_SOC_NOPM, 0, 0,
  1024. o042_mix, ARRAY_SIZE(o042_mix)),
  1025. SND_SOC_DAPM_MIXER("O043", SND_SOC_NOPM, 0, 0,
  1026. o043_mix, ARRAY_SIZE(o043_mix)),
  1027. SND_SOC_DAPM_MIXER("O044", SND_SOC_NOPM, 0, 0,
  1028. o044_mix, ARRAY_SIZE(o044_mix)),
  1029. SND_SOC_DAPM_MIXER("O045", SND_SOC_NOPM, 0, 0,
  1030. o045_mix, ARRAY_SIZE(o045_mix)),
  1031. SND_SOC_DAPM_MIXER("O046", SND_SOC_NOPM, 0, 0,
  1032. o046_mix, ARRAY_SIZE(o046_mix)),
  1033. SND_SOC_DAPM_MIXER("O047", SND_SOC_NOPM, 0, 0,
  1034. o047_mix, ARRAY_SIZE(o047_mix)),
  1035. };
  1036. static const struct snd_soc_dapm_route mt8195_memif_routes[] = {
  1037. {"I000", NULL, "DL6"},
  1038. {"I001", NULL, "DL6"},
  1039. {"I020", NULL, "DL3"},
  1040. {"I021", NULL, "DL3"},
  1041. {"I022", NULL, "DL11"},
  1042. {"I023", NULL, "DL11"},
  1043. {"I024", NULL, "DL11"},
  1044. {"I025", NULL, "DL11"},
  1045. {"I026", NULL, "DL11"},
  1046. {"I027", NULL, "DL11"},
  1047. {"I028", NULL, "DL11"},
  1048. {"I029", NULL, "DL11"},
  1049. {"I030", NULL, "DL11"},
  1050. {"I031", NULL, "DL11"},
  1051. {"I032", NULL, "DL11"},
  1052. {"I033", NULL, "DL11"},
  1053. {"I034", NULL, "DL11"},
  1054. {"I035", NULL, "DL11"},
  1055. {"I036", NULL, "DL11"},
  1056. {"I037", NULL, "DL11"},
  1057. {"I038", NULL, "DL11"},
  1058. {"I039", NULL, "DL11"},
  1059. {"I040", NULL, "DL11"},
  1060. {"I041", NULL, "DL11"},
  1061. {"I042", NULL, "DL11"},
  1062. {"I043", NULL, "DL11"},
  1063. {"I044", NULL, "DL11"},
  1064. {"I045", NULL, "DL11"},
  1065. {"DL8_DL11 Mux", "dl8", "DL8"},
  1066. {"DL8_DL11 Mux", "dl11", "DL11"},
  1067. {"I046", NULL, "DL8_DL11 Mux"},
  1068. {"I047", NULL, "DL8_DL11 Mux"},
  1069. {"I048", NULL, "DL8_DL11 Mux"},
  1070. {"I049", NULL, "DL8_DL11 Mux"},
  1071. {"I050", NULL, "DL8_DL11 Mux"},
  1072. {"I051", NULL, "DL8_DL11 Mux"},
  1073. {"I052", NULL, "DL8_DL11 Mux"},
  1074. {"I053", NULL, "DL8_DL11 Mux"},
  1075. {"I054", NULL, "DL8_DL11 Mux"},
  1076. {"I055", NULL, "DL8_DL11 Mux"},
  1077. {"I056", NULL, "DL8_DL11 Mux"},
  1078. {"I057", NULL, "DL8_DL11 Mux"},
  1079. {"I058", NULL, "DL8_DL11 Mux"},
  1080. {"I059", NULL, "DL8_DL11 Mux"},
  1081. {"I060", NULL, "DL8_DL11 Mux"},
  1082. {"I061", NULL, "DL8_DL11 Mux"},
  1083. {"I062", NULL, "DL8_DL11 Mux"},
  1084. {"I063", NULL, "DL8_DL11 Mux"},
  1085. {"I064", NULL, "DL8_DL11 Mux"},
  1086. {"I065", NULL, "DL8_DL11 Mux"},
  1087. {"I066", NULL, "DL8_DL11 Mux"},
  1088. {"I067", NULL, "DL8_DL11 Mux"},
  1089. {"I068", NULL, "DL8_DL11 Mux"},
  1090. {"I069", NULL, "DL8_DL11 Mux"},
  1091. {"I070", NULL, "DL2"},
  1092. {"I071", NULL, "DL2"},
  1093. {"UL9", NULL, "O002"},
  1094. {"UL9", NULL, "O003"},
  1095. {"UL9", NULL, "O004"},
  1096. {"UL9", NULL, "O005"},
  1097. {"UL9", NULL, "O006"},
  1098. {"UL9", NULL, "O007"},
  1099. {"UL9", NULL, "O008"},
  1100. {"UL9", NULL, "O009"},
  1101. {"UL9", NULL, "O010"},
  1102. {"UL9", NULL, "O011"},
  1103. {"UL9", NULL, "O012"},
  1104. {"UL9", NULL, "O013"},
  1105. {"UL9", NULL, "O014"},
  1106. {"UL9", NULL, "O015"},
  1107. {"UL9", NULL, "O016"},
  1108. {"UL9", NULL, "O017"},
  1109. {"UL9", NULL, "O018"},
  1110. {"UL9", NULL, "O019"},
  1111. {"UL9", NULL, "O020"},
  1112. {"UL9", NULL, "O021"},
  1113. {"UL9", NULL, "O022"},
  1114. {"UL9", NULL, "O023"},
  1115. {"UL9", NULL, "O024"},
  1116. {"UL9", NULL, "O025"},
  1117. {"UL9", NULL, "O026"},
  1118. {"UL9", NULL, "O027"},
  1119. {"UL9", NULL, "O028"},
  1120. {"UL9", NULL, "O029"},
  1121. {"UL9", NULL, "O030"},
  1122. {"UL9", NULL, "O031"},
  1123. {"UL9", NULL, "O032"},
  1124. {"UL9", NULL, "O033"},
  1125. {"UL4", NULL, "O034"},
  1126. {"UL4", NULL, "O035"},
  1127. {"UL5", NULL, "O036"},
  1128. {"UL5", NULL, "O037"},
  1129. {"UL10", NULL, "O038"},
  1130. {"UL10", NULL, "O039"},
  1131. {"UL10", NULL, "O182"},
  1132. {"UL10", NULL, "O183"},
  1133. {"UL2", NULL, "O040"},
  1134. {"UL2", NULL, "O041"},
  1135. {"UL2", NULL, "O042"},
  1136. {"UL2", NULL, "O043"},
  1137. {"UL2", NULL, "O044"},
  1138. {"UL2", NULL, "O045"},
  1139. {"UL2", NULL, "O046"},
  1140. {"UL2", NULL, "O047"},
  1141. {"O004", "I000 Switch", "I000"},
  1142. {"O005", "I001 Switch", "I001"},
  1143. {"O006", "I000 Switch", "I000"},
  1144. {"O007", "I001 Switch", "I001"},
  1145. {"O010", "I022 Switch", "I022"},
  1146. {"O011", "I023 Switch", "I023"},
  1147. {"O012", "I024 Switch", "I024"},
  1148. {"O013", "I025 Switch", "I025"},
  1149. {"O014", "I026 Switch", "I026"},
  1150. {"O015", "I027 Switch", "I027"},
  1151. {"O016", "I028 Switch", "I028"},
  1152. {"O017", "I029 Switch", "I029"},
  1153. {"O010", "I046 Switch", "I046"},
  1154. {"O011", "I047 Switch", "I047"},
  1155. {"O012", "I048 Switch", "I048"},
  1156. {"O013", "I049 Switch", "I049"},
  1157. {"O014", "I050 Switch", "I050"},
  1158. {"O015", "I051 Switch", "I051"},
  1159. {"O016", "I052 Switch", "I052"},
  1160. {"O017", "I053 Switch", "I053"},
  1161. {"O002", "I022 Switch", "I022"},
  1162. {"O003", "I023 Switch", "I023"},
  1163. {"O004", "I024 Switch", "I024"},
  1164. {"O005", "I025 Switch", "I025"},
  1165. {"O006", "I026 Switch", "I026"},
  1166. {"O007", "I027 Switch", "I027"},
  1167. {"O008", "I028 Switch", "I028"},
  1168. {"O009", "I029 Switch", "I029"},
  1169. {"O010", "I030 Switch", "I030"},
  1170. {"O011", "I031 Switch", "I031"},
  1171. {"O012", "I032 Switch", "I032"},
  1172. {"O013", "I033 Switch", "I033"},
  1173. {"O014", "I034 Switch", "I034"},
  1174. {"O015", "I035 Switch", "I035"},
  1175. {"O016", "I036 Switch", "I036"},
  1176. {"O017", "I037 Switch", "I037"},
  1177. {"O018", "I038 Switch", "I038"},
  1178. {"O019", "I039 Switch", "I039"},
  1179. {"O020", "I040 Switch", "I040"},
  1180. {"O021", "I041 Switch", "I041"},
  1181. {"O022", "I042 Switch", "I042"},
  1182. {"O023", "I043 Switch", "I043"},
  1183. {"O024", "I044 Switch", "I044"},
  1184. {"O025", "I045 Switch", "I045"},
  1185. {"O026", "I046 Switch", "I046"},
  1186. {"O027", "I047 Switch", "I047"},
  1187. {"O028", "I048 Switch", "I048"},
  1188. {"O029", "I049 Switch", "I049"},
  1189. {"O030", "I050 Switch", "I050"},
  1190. {"O031", "I051 Switch", "I051"},
  1191. {"O032", "I052 Switch", "I052"},
  1192. {"O033", "I053 Switch", "I053"},
  1193. {"O002", "I000 Switch", "I000"},
  1194. {"O003", "I001 Switch", "I001"},
  1195. {"O002", "I020 Switch", "I020"},
  1196. {"O003", "I021 Switch", "I021"},
  1197. {"O002", "I070 Switch", "I070"},
  1198. {"O003", "I071 Switch", "I071"},
  1199. {"O034", "I000 Switch", "I000"},
  1200. {"O035", "I001 Switch", "I001"},
  1201. {"O034", "I002 Switch", "I002"},
  1202. {"O035", "I003 Switch", "I003"},
  1203. {"O034", "I012 Switch", "I012"},
  1204. {"O035", "I013 Switch", "I013"},
  1205. {"O034", "I020 Switch", "I020"},
  1206. {"O035", "I021 Switch", "I021"},
  1207. {"O034", "I070 Switch", "I070"},
  1208. {"O035", "I071 Switch", "I071"},
  1209. {"O034", "I072 Switch", "I072"},
  1210. {"O035", "I073 Switch", "I073"},
  1211. {"O036", "I000 Switch", "I000"},
  1212. {"O037", "I001 Switch", "I001"},
  1213. {"O036", "I012 Switch", "I012"},
  1214. {"O037", "I013 Switch", "I013"},
  1215. {"O036", "I020 Switch", "I020"},
  1216. {"O037", "I021 Switch", "I021"},
  1217. {"O036", "I070 Switch", "I070"},
  1218. {"O037", "I071 Switch", "I071"},
  1219. {"O036", "I168 Switch", "I168"},
  1220. {"O037", "I169 Switch", "I169"},
  1221. {"O038", "I022 Switch", "I022"},
  1222. {"O039", "I023 Switch", "I023"},
  1223. {"O182", "I024 Switch", "I024"},
  1224. {"O183", "I025 Switch", "I025"},
  1225. {"O040", "I022 Switch", "I022"},
  1226. {"O041", "I023 Switch", "I023"},
  1227. {"O042", "I024 Switch", "I024"},
  1228. {"O043", "I025 Switch", "I025"},
  1229. {"O044", "I026 Switch", "I026"},
  1230. {"O045", "I027 Switch", "I027"},
  1231. {"O046", "I028 Switch", "I028"},
  1232. {"O047", "I029 Switch", "I029"},
  1233. {"O040", "I002 Switch", "I002"},
  1234. {"O041", "I003 Switch", "I003"},
  1235. {"O002", "I012 Switch", "I012"},
  1236. {"O003", "I013 Switch", "I013"},
  1237. {"O004", "I014 Switch", "I014"},
  1238. {"O005", "I015 Switch", "I015"},
  1239. {"O006", "I016 Switch", "I016"},
  1240. {"O007", "I017 Switch", "I017"},
  1241. {"O008", "I018 Switch", "I018"},
  1242. {"O009", "I019 Switch", "I019"},
  1243. {"O040", "I012 Switch", "I012"},
  1244. {"O041", "I013 Switch", "I013"},
  1245. {"O042", "I014 Switch", "I014"},
  1246. {"O043", "I015 Switch", "I015"},
  1247. {"O044", "I016 Switch", "I016"},
  1248. {"O045", "I017 Switch", "I017"},
  1249. {"O046", "I018 Switch", "I018"},
  1250. {"O047", "I019 Switch", "I019"},
  1251. {"O002", "I072 Switch", "I072"},
  1252. {"O003", "I073 Switch", "I073"},
  1253. {"O004", "I074 Switch", "I074"},
  1254. {"O005", "I075 Switch", "I075"},
  1255. {"O006", "I076 Switch", "I076"},
  1256. {"O007", "I077 Switch", "I077"},
  1257. {"O008", "I078 Switch", "I078"},
  1258. {"O009", "I079 Switch", "I079"},
  1259. {"O010", "I072 Switch", "I072"},
  1260. {"O011", "I073 Switch", "I073"},
  1261. {"O012", "I074 Switch", "I074"},
  1262. {"O013", "I075 Switch", "I075"},
  1263. {"O014", "I076 Switch", "I076"},
  1264. {"O015", "I077 Switch", "I077"},
  1265. {"O016", "I078 Switch", "I078"},
  1266. {"O017", "I079 Switch", "I079"},
  1267. {"O018", "I080 Switch", "I080"},
  1268. {"O019", "I081 Switch", "I081"},
  1269. {"O020", "I082 Switch", "I082"},
  1270. {"O021", "I083 Switch", "I083"},
  1271. {"O022", "I084 Switch", "I084"},
  1272. {"O023", "I085 Switch", "I085"},
  1273. {"O024", "I086 Switch", "I086"},
  1274. {"O025", "I087 Switch", "I087"},
  1275. {"O026", "I088 Switch", "I088"},
  1276. {"O027", "I089 Switch", "I089"},
  1277. {"O028", "I090 Switch", "I090"},
  1278. {"O029", "I091 Switch", "I091"},
  1279. {"O030", "I092 Switch", "I092"},
  1280. {"O031", "I093 Switch", "I093"},
  1281. {"O032", "I094 Switch", "I094"},
  1282. {"O033", "I095 Switch", "I095"},
  1283. {"O002", "I168 Switch", "I168"},
  1284. {"O003", "I169 Switch", "I169"},
  1285. {"O004", "I170 Switch", "I170"},
  1286. {"O005", "I171 Switch", "I171"},
  1287. {"O034", "I168 Switch", "I168"},
  1288. {"O035", "I168 Switch", "I168"},
  1289. {"O035", "I169 Switch", "I169"},
  1290. {"O034", "I170 Switch", "I170"},
  1291. {"O035", "I170 Switch", "I170"},
  1292. {"O035", "I171 Switch", "I171"},
  1293. {"O040", "I168 Switch", "I168"},
  1294. {"O041", "I169 Switch", "I169"},
  1295. {"O042", "I170 Switch", "I170"},
  1296. {"O043", "I171 Switch", "I171"},
  1297. };
  1298. static const char * const mt8195_afe_1x_en_sel_text[] = {
  1299. "a1sys_a2sys", "a3sys", "a4sys",
  1300. };
  1301. static const unsigned int mt8195_afe_1x_en_sel_values[] = {
  1302. 0, 1, 2,
  1303. };
  1304. static int mt8195_memif_1x_en_sel_put(struct snd_kcontrol *kcontrol,
  1305. struct snd_ctl_elem_value *ucontrol)
  1306. {
  1307. struct snd_soc_component *component =
  1308. snd_soc_kcontrol_component(kcontrol);
  1309. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
  1310. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1311. struct mtk_dai_memif_priv *memif_priv;
  1312. unsigned int dai_id = kcontrol->id.device;
  1313. long val = ucontrol->value.integer.value[0];
  1314. int ret = 0;
  1315. memif_priv = afe_priv->dai_priv[dai_id];
  1316. if (val == memif_priv->asys_timing_sel)
  1317. return 0;
  1318. ret = snd_soc_put_enum_double(kcontrol, ucontrol);
  1319. memif_priv->asys_timing_sel = val;
  1320. return ret;
  1321. }
  1322. static int mt8195_asys_irq_1x_en_sel_put(struct snd_kcontrol *kcontrol,
  1323. struct snd_ctl_elem_value *ucontrol)
  1324. {
  1325. struct snd_soc_component *component =
  1326. snd_soc_kcontrol_component(kcontrol);
  1327. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
  1328. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  1329. unsigned int id = kcontrol->id.device;
  1330. long val = ucontrol->value.integer.value[0];
  1331. int ret = 0;
  1332. if (val == afe_priv->irq_priv[id].asys_timing_sel)
  1333. return 0;
  1334. ret = snd_soc_put_enum_double(kcontrol, ucontrol);
  1335. afe_priv->irq_priv[id].asys_timing_sel = val;
  1336. return ret;
  1337. }
  1338. static SOC_VALUE_ENUM_SINGLE_DECL(dl2_1x_en_sel_enum,
  1339. A3_A4_TIMING_SEL1, 18, 0x3,
  1340. mt8195_afe_1x_en_sel_text,
  1341. mt8195_afe_1x_en_sel_values);
  1342. static SOC_VALUE_ENUM_SINGLE_DECL(dl3_1x_en_sel_enum,
  1343. A3_A4_TIMING_SEL1, 20, 0x3,
  1344. mt8195_afe_1x_en_sel_text,
  1345. mt8195_afe_1x_en_sel_values);
  1346. static SOC_VALUE_ENUM_SINGLE_DECL(dl6_1x_en_sel_enum,
  1347. A3_A4_TIMING_SEL1, 22, 0x3,
  1348. mt8195_afe_1x_en_sel_text,
  1349. mt8195_afe_1x_en_sel_values);
  1350. static SOC_VALUE_ENUM_SINGLE_DECL(dl7_1x_en_sel_enum,
  1351. A3_A4_TIMING_SEL1, 24, 0x3,
  1352. mt8195_afe_1x_en_sel_text,
  1353. mt8195_afe_1x_en_sel_values);
  1354. static SOC_VALUE_ENUM_SINGLE_DECL(dl8_1x_en_sel_enum,
  1355. A3_A4_TIMING_SEL1, 26, 0x3,
  1356. mt8195_afe_1x_en_sel_text,
  1357. mt8195_afe_1x_en_sel_values);
  1358. static SOC_VALUE_ENUM_SINGLE_DECL(dl10_1x_en_sel_enum,
  1359. A3_A4_TIMING_SEL1, 28, 0x3,
  1360. mt8195_afe_1x_en_sel_text,
  1361. mt8195_afe_1x_en_sel_values);
  1362. static SOC_VALUE_ENUM_SINGLE_DECL(dl11_1x_en_sel_enum,
  1363. A3_A4_TIMING_SEL1, 30, 0x3,
  1364. mt8195_afe_1x_en_sel_text,
  1365. mt8195_afe_1x_en_sel_values);
  1366. static SOC_VALUE_ENUM_SINGLE_DECL(ul1_1x_en_sel_enum,
  1367. A3_A4_TIMING_SEL1, 0, 0x3,
  1368. mt8195_afe_1x_en_sel_text,
  1369. mt8195_afe_1x_en_sel_values);
  1370. static SOC_VALUE_ENUM_SINGLE_DECL(ul2_1x_en_sel_enum,
  1371. A3_A4_TIMING_SEL1, 2, 0x3,
  1372. mt8195_afe_1x_en_sel_text,
  1373. mt8195_afe_1x_en_sel_values);
  1374. static SOC_VALUE_ENUM_SINGLE_DECL(ul3_1x_en_sel_enum,
  1375. A3_A4_TIMING_SEL1, 4, 0x3,
  1376. mt8195_afe_1x_en_sel_text,
  1377. mt8195_afe_1x_en_sel_values);
  1378. static SOC_VALUE_ENUM_SINGLE_DECL(ul4_1x_en_sel_enum,
  1379. A3_A4_TIMING_SEL1, 6, 0x3,
  1380. mt8195_afe_1x_en_sel_text,
  1381. mt8195_afe_1x_en_sel_values);
  1382. static SOC_VALUE_ENUM_SINGLE_DECL(ul5_1x_en_sel_enum,
  1383. A3_A4_TIMING_SEL1, 8, 0x3,
  1384. mt8195_afe_1x_en_sel_text,
  1385. mt8195_afe_1x_en_sel_values);
  1386. static SOC_VALUE_ENUM_SINGLE_DECL(ul6_1x_en_sel_enum,
  1387. A3_A4_TIMING_SEL1, 10, 0x3,
  1388. mt8195_afe_1x_en_sel_text,
  1389. mt8195_afe_1x_en_sel_values);
  1390. static SOC_VALUE_ENUM_SINGLE_DECL(ul8_1x_en_sel_enum,
  1391. A3_A4_TIMING_SEL1, 12, 0x3,
  1392. mt8195_afe_1x_en_sel_text,
  1393. mt8195_afe_1x_en_sel_values);
  1394. static SOC_VALUE_ENUM_SINGLE_DECL(ul9_1x_en_sel_enum,
  1395. A3_A4_TIMING_SEL1, 14, 0x3,
  1396. mt8195_afe_1x_en_sel_text,
  1397. mt8195_afe_1x_en_sel_values);
  1398. static SOC_VALUE_ENUM_SINGLE_DECL(ul10_1x_en_sel_enum,
  1399. A3_A4_TIMING_SEL1, 16, 0x3,
  1400. mt8195_afe_1x_en_sel_text,
  1401. mt8195_afe_1x_en_sel_values);
  1402. static SOC_VALUE_ENUM_SINGLE_DECL(asys_irq1_1x_en_sel_enum,
  1403. A3_A4_TIMING_SEL6, 0, 0x3,
  1404. mt8195_afe_1x_en_sel_text,
  1405. mt8195_afe_1x_en_sel_values);
  1406. static SOC_VALUE_ENUM_SINGLE_DECL(asys_irq2_1x_en_sel_enum,
  1407. A3_A4_TIMING_SEL6, 2, 0x3,
  1408. mt8195_afe_1x_en_sel_text,
  1409. mt8195_afe_1x_en_sel_values);
  1410. static SOC_VALUE_ENUM_SINGLE_DECL(asys_irq3_1x_en_sel_enum,
  1411. A3_A4_TIMING_SEL6, 4, 0x3,
  1412. mt8195_afe_1x_en_sel_text,
  1413. mt8195_afe_1x_en_sel_values);
  1414. static SOC_VALUE_ENUM_SINGLE_DECL(asys_irq4_1x_en_sel_enum,
  1415. A3_A4_TIMING_SEL6, 6, 0x3,
  1416. mt8195_afe_1x_en_sel_text,
  1417. mt8195_afe_1x_en_sel_values);
  1418. static SOC_VALUE_ENUM_SINGLE_DECL(asys_irq5_1x_en_sel_enum,
  1419. A3_A4_TIMING_SEL6, 8, 0x3,
  1420. mt8195_afe_1x_en_sel_text,
  1421. mt8195_afe_1x_en_sel_values);
  1422. static SOC_VALUE_ENUM_SINGLE_DECL(asys_irq6_1x_en_sel_enum,
  1423. A3_A4_TIMING_SEL6, 10, 0x3,
  1424. mt8195_afe_1x_en_sel_text,
  1425. mt8195_afe_1x_en_sel_values);
  1426. static SOC_VALUE_ENUM_SINGLE_DECL(asys_irq7_1x_en_sel_enum,
  1427. A3_A4_TIMING_SEL6, 12, 0x3,
  1428. mt8195_afe_1x_en_sel_text,
  1429. mt8195_afe_1x_en_sel_values);
  1430. static SOC_VALUE_ENUM_SINGLE_DECL(asys_irq8_1x_en_sel_enum,
  1431. A3_A4_TIMING_SEL6, 14, 0x3,
  1432. mt8195_afe_1x_en_sel_text,
  1433. mt8195_afe_1x_en_sel_values);
  1434. static SOC_VALUE_ENUM_SINGLE_DECL(asys_irq9_1x_en_sel_enum,
  1435. A3_A4_TIMING_SEL6, 16, 0x3,
  1436. mt8195_afe_1x_en_sel_text,
  1437. mt8195_afe_1x_en_sel_values);
  1438. static SOC_VALUE_ENUM_SINGLE_DECL(asys_irq10_1x_en_sel_enum,
  1439. A3_A4_TIMING_SEL6, 18, 0x3,
  1440. mt8195_afe_1x_en_sel_text,
  1441. mt8195_afe_1x_en_sel_values);
  1442. static SOC_VALUE_ENUM_SINGLE_DECL(asys_irq11_1x_en_sel_enum,
  1443. A3_A4_TIMING_SEL6, 20, 0x3,
  1444. mt8195_afe_1x_en_sel_text,
  1445. mt8195_afe_1x_en_sel_values);
  1446. static SOC_VALUE_ENUM_SINGLE_DECL(asys_irq12_1x_en_sel_enum,
  1447. A3_A4_TIMING_SEL6, 22, 0x3,
  1448. mt8195_afe_1x_en_sel_text,
  1449. mt8195_afe_1x_en_sel_values);
  1450. static SOC_VALUE_ENUM_SINGLE_DECL(asys_irq13_1x_en_sel_enum,
  1451. A3_A4_TIMING_SEL6, 24, 0x3,
  1452. mt8195_afe_1x_en_sel_text,
  1453. mt8195_afe_1x_en_sel_values);
  1454. static SOC_VALUE_ENUM_SINGLE_DECL(asys_irq14_1x_en_sel_enum,
  1455. A3_A4_TIMING_SEL6, 26, 0x3,
  1456. mt8195_afe_1x_en_sel_text,
  1457. mt8195_afe_1x_en_sel_values);
  1458. static SOC_VALUE_ENUM_SINGLE_DECL(asys_irq15_1x_en_sel_enum,
  1459. A3_A4_TIMING_SEL6, 28, 0x3,
  1460. mt8195_afe_1x_en_sel_text,
  1461. mt8195_afe_1x_en_sel_values);
  1462. static SOC_VALUE_ENUM_SINGLE_DECL(asys_irq16_1x_en_sel_enum,
  1463. A3_A4_TIMING_SEL6, 30, 0x3,
  1464. mt8195_afe_1x_en_sel_text,
  1465. mt8195_afe_1x_en_sel_values);
  1466. static const struct snd_kcontrol_new mt8195_memif_controls[] = {
  1467. MT8195_SOC_ENUM_EXT("dl2_1x_en_sel",
  1468. dl2_1x_en_sel_enum,
  1469. snd_soc_get_enum_double,
  1470. mt8195_memif_1x_en_sel_put,
  1471. MT8195_AFE_MEMIF_DL2),
  1472. MT8195_SOC_ENUM_EXT("dl3_1x_en_sel",
  1473. dl3_1x_en_sel_enum,
  1474. snd_soc_get_enum_double,
  1475. mt8195_memif_1x_en_sel_put,
  1476. MT8195_AFE_MEMIF_DL3),
  1477. MT8195_SOC_ENUM_EXT("dl6_1x_en_sel",
  1478. dl6_1x_en_sel_enum,
  1479. snd_soc_get_enum_double,
  1480. mt8195_memif_1x_en_sel_put,
  1481. MT8195_AFE_MEMIF_DL6),
  1482. MT8195_SOC_ENUM_EXT("dl7_1x_en_sel",
  1483. dl7_1x_en_sel_enum,
  1484. snd_soc_get_enum_double,
  1485. mt8195_memif_1x_en_sel_put,
  1486. MT8195_AFE_MEMIF_DL7),
  1487. MT8195_SOC_ENUM_EXT("dl8_1x_en_sel",
  1488. dl8_1x_en_sel_enum,
  1489. snd_soc_get_enum_double,
  1490. mt8195_memif_1x_en_sel_put,
  1491. MT8195_AFE_MEMIF_DL8),
  1492. MT8195_SOC_ENUM_EXT("dl10_1x_en_sel",
  1493. dl10_1x_en_sel_enum,
  1494. snd_soc_get_enum_double,
  1495. mt8195_memif_1x_en_sel_put,
  1496. MT8195_AFE_MEMIF_DL10),
  1497. MT8195_SOC_ENUM_EXT("dl11_1x_en_sel",
  1498. dl11_1x_en_sel_enum,
  1499. snd_soc_get_enum_double,
  1500. mt8195_memif_1x_en_sel_put,
  1501. MT8195_AFE_MEMIF_DL11),
  1502. MT8195_SOC_ENUM_EXT("ul1_1x_en_sel",
  1503. ul1_1x_en_sel_enum,
  1504. snd_soc_get_enum_double,
  1505. mt8195_memif_1x_en_sel_put,
  1506. MT8195_AFE_MEMIF_UL1),
  1507. MT8195_SOC_ENUM_EXT("ul2_1x_en_sel",
  1508. ul2_1x_en_sel_enum,
  1509. snd_soc_get_enum_double,
  1510. mt8195_memif_1x_en_sel_put,
  1511. MT8195_AFE_MEMIF_UL2),
  1512. MT8195_SOC_ENUM_EXT("ul3_1x_en_sel",
  1513. ul3_1x_en_sel_enum,
  1514. snd_soc_get_enum_double,
  1515. mt8195_memif_1x_en_sel_put,
  1516. MT8195_AFE_MEMIF_UL3),
  1517. MT8195_SOC_ENUM_EXT("ul4_1x_en_sel",
  1518. ul4_1x_en_sel_enum,
  1519. snd_soc_get_enum_double,
  1520. mt8195_memif_1x_en_sel_put,
  1521. MT8195_AFE_MEMIF_UL4),
  1522. MT8195_SOC_ENUM_EXT("ul5_1x_en_sel",
  1523. ul5_1x_en_sel_enum,
  1524. snd_soc_get_enum_double,
  1525. mt8195_memif_1x_en_sel_put,
  1526. MT8195_AFE_MEMIF_UL5),
  1527. MT8195_SOC_ENUM_EXT("ul6_1x_en_sel",
  1528. ul6_1x_en_sel_enum,
  1529. snd_soc_get_enum_double,
  1530. mt8195_memif_1x_en_sel_put,
  1531. MT8195_AFE_MEMIF_UL6),
  1532. MT8195_SOC_ENUM_EXT("ul8_1x_en_sel",
  1533. ul8_1x_en_sel_enum,
  1534. snd_soc_get_enum_double,
  1535. mt8195_memif_1x_en_sel_put,
  1536. MT8195_AFE_MEMIF_UL8),
  1537. MT8195_SOC_ENUM_EXT("ul9_1x_en_sel",
  1538. ul9_1x_en_sel_enum,
  1539. snd_soc_get_enum_double,
  1540. mt8195_memif_1x_en_sel_put,
  1541. MT8195_AFE_MEMIF_UL9),
  1542. MT8195_SOC_ENUM_EXT("ul10_1x_en_sel",
  1543. ul10_1x_en_sel_enum,
  1544. snd_soc_get_enum_double,
  1545. mt8195_memif_1x_en_sel_put,
  1546. MT8195_AFE_MEMIF_UL10),
  1547. MT8195_SOC_ENUM_EXT("asys_irq1_1x_en_sel",
  1548. asys_irq1_1x_en_sel_enum,
  1549. snd_soc_get_enum_double,
  1550. mt8195_asys_irq_1x_en_sel_put,
  1551. MT8195_AFE_IRQ_13),
  1552. MT8195_SOC_ENUM_EXT("asys_irq2_1x_en_sel",
  1553. asys_irq2_1x_en_sel_enum,
  1554. snd_soc_get_enum_double,
  1555. mt8195_asys_irq_1x_en_sel_put,
  1556. MT8195_AFE_IRQ_14),
  1557. MT8195_SOC_ENUM_EXT("asys_irq3_1x_en_sel",
  1558. asys_irq3_1x_en_sel_enum,
  1559. snd_soc_get_enum_double,
  1560. mt8195_asys_irq_1x_en_sel_put,
  1561. MT8195_AFE_IRQ_15),
  1562. MT8195_SOC_ENUM_EXT("asys_irq4_1x_en_sel",
  1563. asys_irq4_1x_en_sel_enum,
  1564. snd_soc_get_enum_double,
  1565. mt8195_asys_irq_1x_en_sel_put,
  1566. MT8195_AFE_IRQ_16),
  1567. MT8195_SOC_ENUM_EXT("asys_irq5_1x_en_sel",
  1568. asys_irq5_1x_en_sel_enum,
  1569. snd_soc_get_enum_double,
  1570. mt8195_asys_irq_1x_en_sel_put,
  1571. MT8195_AFE_IRQ_17),
  1572. MT8195_SOC_ENUM_EXT("asys_irq6_1x_en_sel",
  1573. asys_irq6_1x_en_sel_enum,
  1574. snd_soc_get_enum_double,
  1575. mt8195_asys_irq_1x_en_sel_put,
  1576. MT8195_AFE_IRQ_18),
  1577. MT8195_SOC_ENUM_EXT("asys_irq7_1x_en_sel",
  1578. asys_irq7_1x_en_sel_enum,
  1579. snd_soc_get_enum_double,
  1580. mt8195_asys_irq_1x_en_sel_put,
  1581. MT8195_AFE_IRQ_19),
  1582. MT8195_SOC_ENUM_EXT("asys_irq8_1x_en_sel",
  1583. asys_irq8_1x_en_sel_enum,
  1584. snd_soc_get_enum_double,
  1585. mt8195_asys_irq_1x_en_sel_put,
  1586. MT8195_AFE_IRQ_20),
  1587. MT8195_SOC_ENUM_EXT("asys_irq9_1x_en_sel",
  1588. asys_irq9_1x_en_sel_enum,
  1589. snd_soc_get_enum_double,
  1590. mt8195_asys_irq_1x_en_sel_put,
  1591. MT8195_AFE_IRQ_21),
  1592. MT8195_SOC_ENUM_EXT("asys_irq10_1x_en_sel",
  1593. asys_irq10_1x_en_sel_enum,
  1594. snd_soc_get_enum_double,
  1595. mt8195_asys_irq_1x_en_sel_put,
  1596. MT8195_AFE_IRQ_22),
  1597. MT8195_SOC_ENUM_EXT("asys_irq11_1x_en_sel",
  1598. asys_irq11_1x_en_sel_enum,
  1599. snd_soc_get_enum_double,
  1600. mt8195_asys_irq_1x_en_sel_put,
  1601. MT8195_AFE_IRQ_23),
  1602. MT8195_SOC_ENUM_EXT("asys_irq12_1x_en_sel",
  1603. asys_irq12_1x_en_sel_enum,
  1604. snd_soc_get_enum_double,
  1605. mt8195_asys_irq_1x_en_sel_put,
  1606. MT8195_AFE_IRQ_24),
  1607. MT8195_SOC_ENUM_EXT("asys_irq13_1x_en_sel",
  1608. asys_irq13_1x_en_sel_enum,
  1609. snd_soc_get_enum_double,
  1610. mt8195_asys_irq_1x_en_sel_put,
  1611. MT8195_AFE_IRQ_25),
  1612. MT8195_SOC_ENUM_EXT("asys_irq14_1x_en_sel",
  1613. asys_irq14_1x_en_sel_enum,
  1614. snd_soc_get_enum_double,
  1615. mt8195_asys_irq_1x_en_sel_put,
  1616. MT8195_AFE_IRQ_26),
  1617. MT8195_SOC_ENUM_EXT("asys_irq15_1x_en_sel",
  1618. asys_irq15_1x_en_sel_enum,
  1619. snd_soc_get_enum_double,
  1620. mt8195_asys_irq_1x_en_sel_put,
  1621. MT8195_AFE_IRQ_27),
  1622. MT8195_SOC_ENUM_EXT("asys_irq16_1x_en_sel",
  1623. asys_irq16_1x_en_sel_enum,
  1624. snd_soc_get_enum_double,
  1625. mt8195_asys_irq_1x_en_sel_put,
  1626. MT8195_AFE_IRQ_28),
  1627. };
  1628. static const struct snd_soc_component_driver mt8195_afe_pcm_dai_component = {
  1629. .name = "mt8195-afe-pcm-dai",
  1630. };
  1631. static const struct mtk_base_memif_data memif_data[MT8195_AFE_MEMIF_NUM] = {
  1632. [MT8195_AFE_MEMIF_DL2] = {
  1633. .name = "DL2",
  1634. .id = MT8195_AFE_MEMIF_DL2,
  1635. .reg_ofs_base = AFE_DL2_BASE,
  1636. .reg_ofs_cur = AFE_DL2_CUR,
  1637. .reg_ofs_end = AFE_DL2_END,
  1638. .fs_reg = AFE_MEMIF_AGENT_FS_CON0,
  1639. .fs_shift = 10,
  1640. .fs_maskbit = 0x1f,
  1641. .mono_reg = -1,
  1642. .mono_shift = 0,
  1643. .int_odd_flag_reg = -1,
  1644. .int_odd_flag_shift = 0,
  1645. .enable_reg = AFE_DAC_CON0,
  1646. .enable_shift = 18,
  1647. .hd_reg = AFE_DL2_CON0,
  1648. .hd_shift = 5,
  1649. .agent_disable_reg = AUDIO_TOP_CON5,
  1650. .agent_disable_shift = 18,
  1651. .ch_num_reg = AFE_DL2_CON0,
  1652. .ch_num_shift = 0,
  1653. .ch_num_maskbit = 0x1f,
  1654. .msb_reg = AFE_NORMAL_BASE_ADR_MSB,
  1655. .msb_shift = 18,
  1656. .msb_end_reg = AFE_NORMAL_END_ADR_MSB,
  1657. .msb_end_shift = 18,
  1658. },
  1659. [MT8195_AFE_MEMIF_DL3] = {
  1660. .name = "DL3",
  1661. .id = MT8195_AFE_MEMIF_DL3,
  1662. .reg_ofs_base = AFE_DL3_BASE,
  1663. .reg_ofs_cur = AFE_DL3_CUR,
  1664. .reg_ofs_end = AFE_DL3_END,
  1665. .fs_reg = AFE_MEMIF_AGENT_FS_CON0,
  1666. .fs_shift = 15,
  1667. .fs_maskbit = 0x1f,
  1668. .mono_reg = -1,
  1669. .mono_shift = 0,
  1670. .int_odd_flag_reg = -1,
  1671. .int_odd_flag_shift = 0,
  1672. .enable_reg = AFE_DAC_CON0,
  1673. .enable_shift = 19,
  1674. .hd_reg = AFE_DL3_CON0,
  1675. .hd_shift = 5,
  1676. .agent_disable_reg = AUDIO_TOP_CON5,
  1677. .agent_disable_shift = 19,
  1678. .ch_num_reg = AFE_DL3_CON0,
  1679. .ch_num_shift = 0,
  1680. .ch_num_maskbit = 0x1f,
  1681. .msb_reg = AFE_NORMAL_BASE_ADR_MSB,
  1682. .msb_shift = 19,
  1683. .msb_end_reg = AFE_NORMAL_END_ADR_MSB,
  1684. .msb_end_shift = 19,
  1685. },
  1686. [MT8195_AFE_MEMIF_DL6] = {
  1687. .name = "DL6",
  1688. .id = MT8195_AFE_MEMIF_DL6,
  1689. .reg_ofs_base = AFE_DL6_BASE,
  1690. .reg_ofs_cur = AFE_DL6_CUR,
  1691. .reg_ofs_end = AFE_DL6_END,
  1692. .fs_reg = AFE_MEMIF_AGENT_FS_CON1,
  1693. .fs_shift = 0,
  1694. .fs_maskbit = 0x1f,
  1695. .mono_reg = -1,
  1696. .mono_shift = 0,
  1697. .int_odd_flag_reg = -1,
  1698. .int_odd_flag_shift = 0,
  1699. .enable_reg = AFE_DAC_CON0,
  1700. .enable_shift = 22,
  1701. .hd_reg = AFE_DL6_CON0,
  1702. .hd_shift = 5,
  1703. .agent_disable_reg = AUDIO_TOP_CON5,
  1704. .agent_disable_shift = 22,
  1705. .ch_num_reg = AFE_DL6_CON0,
  1706. .ch_num_shift = 0,
  1707. .ch_num_maskbit = 0x1f,
  1708. .msb_reg = AFE_NORMAL_BASE_ADR_MSB,
  1709. .msb_shift = 22,
  1710. .msb_end_reg = AFE_NORMAL_END_ADR_MSB,
  1711. .msb_end_shift = 22,
  1712. },
  1713. [MT8195_AFE_MEMIF_DL7] = {
  1714. .name = "DL7",
  1715. .id = MT8195_AFE_MEMIF_DL7,
  1716. .reg_ofs_base = AFE_DL7_BASE,
  1717. .reg_ofs_cur = AFE_DL7_CUR,
  1718. .reg_ofs_end = AFE_DL7_END,
  1719. .fs_reg = -1,
  1720. .fs_shift = 0,
  1721. .fs_maskbit = 0,
  1722. .mono_reg = -1,
  1723. .mono_shift = 0,
  1724. .int_odd_flag_reg = -1,
  1725. .int_odd_flag_shift = 0,
  1726. .enable_reg = AFE_DAC_CON0,
  1727. .enable_shift = 23,
  1728. .hd_reg = AFE_DL7_CON0,
  1729. .hd_shift = 5,
  1730. .agent_disable_reg = AUDIO_TOP_CON5,
  1731. .agent_disable_shift = 23,
  1732. .ch_num_reg = AFE_DL7_CON0,
  1733. .ch_num_shift = 0,
  1734. .ch_num_maskbit = 0x1f,
  1735. .msb_reg = AFE_NORMAL_BASE_ADR_MSB,
  1736. .msb_shift = 23,
  1737. .msb_end_reg = AFE_NORMAL_END_ADR_MSB,
  1738. .msb_end_shift = 23,
  1739. },
  1740. [MT8195_AFE_MEMIF_DL8] = {
  1741. .name = "DL8",
  1742. .id = MT8195_AFE_MEMIF_DL8,
  1743. .reg_ofs_base = AFE_DL8_BASE,
  1744. .reg_ofs_cur = AFE_DL8_CUR,
  1745. .reg_ofs_end = AFE_DL8_END,
  1746. .fs_reg = AFE_MEMIF_AGENT_FS_CON1,
  1747. .fs_shift = 10,
  1748. .fs_maskbit = 0x1f,
  1749. .mono_reg = -1,
  1750. .mono_shift = 0,
  1751. .int_odd_flag_reg = -1,
  1752. .int_odd_flag_shift = 0,
  1753. .enable_reg = AFE_DAC_CON0,
  1754. .enable_shift = 24,
  1755. .hd_reg = AFE_DL8_CON0,
  1756. .hd_shift = 6,
  1757. .agent_disable_reg = -1,
  1758. .agent_disable_shift = 0,
  1759. .ch_num_reg = AFE_DL8_CON0,
  1760. .ch_num_shift = 0,
  1761. .ch_num_maskbit = 0x3f,
  1762. .msb_reg = AFE_NORMAL_BASE_ADR_MSB,
  1763. .msb_shift = 24,
  1764. .msb_end_reg = AFE_NORMAL_END_ADR_MSB,
  1765. .msb_end_shift = 24,
  1766. },
  1767. [MT8195_AFE_MEMIF_DL10] = {
  1768. .name = "DL10",
  1769. .id = MT8195_AFE_MEMIF_DL10,
  1770. .reg_ofs_base = AFE_DL10_BASE,
  1771. .reg_ofs_cur = AFE_DL10_CUR,
  1772. .reg_ofs_end = AFE_DL10_END,
  1773. .fs_reg = AFE_MEMIF_AGENT_FS_CON1,
  1774. .fs_shift = 20,
  1775. .fs_maskbit = 0x1f,
  1776. .mono_reg = -1,
  1777. .mono_shift = 0,
  1778. .int_odd_flag_reg = -1,
  1779. .int_odd_flag_shift = 0,
  1780. .enable_reg = AFE_DAC_CON0,
  1781. .enable_shift = 26,
  1782. .hd_reg = AFE_DL10_CON0,
  1783. .hd_shift = 5,
  1784. .agent_disable_reg = -1,
  1785. .agent_disable_shift = 0,
  1786. .ch_num_reg = AFE_DL10_CON0,
  1787. .ch_num_shift = 0,
  1788. .ch_num_maskbit = 0x1f,
  1789. .msb_reg = AFE_NORMAL_BASE_ADR_MSB,
  1790. .msb_shift = 26,
  1791. .msb_end_reg = AFE_NORMAL_END_ADR_MSB,
  1792. .msb_end_shift = 26,
  1793. },
  1794. [MT8195_AFE_MEMIF_DL11] = {
  1795. .name = "DL11",
  1796. .id = MT8195_AFE_MEMIF_DL11,
  1797. .reg_ofs_base = AFE_DL11_BASE,
  1798. .reg_ofs_cur = AFE_DL11_CUR,
  1799. .reg_ofs_end = AFE_DL11_END,
  1800. .fs_reg = AFE_MEMIF_AGENT_FS_CON1,
  1801. .fs_shift = 25,
  1802. .fs_maskbit = 0x1f,
  1803. .mono_reg = -1,
  1804. .mono_shift = 0,
  1805. .int_odd_flag_reg = -1,
  1806. .int_odd_flag_shift = 0,
  1807. .enable_reg = AFE_DAC_CON0,
  1808. .enable_shift = 27,
  1809. .hd_reg = AFE_DL11_CON0,
  1810. .hd_shift = 7,
  1811. .agent_disable_reg = AUDIO_TOP_CON5,
  1812. .agent_disable_shift = 27,
  1813. .ch_num_reg = AFE_DL11_CON0,
  1814. .ch_num_shift = 0,
  1815. .ch_num_maskbit = 0x7f,
  1816. .msb_reg = AFE_NORMAL_BASE_ADR_MSB,
  1817. .msb_shift = 27,
  1818. .msb_end_reg = AFE_NORMAL_END_ADR_MSB,
  1819. .msb_end_shift = 27,
  1820. },
  1821. [MT8195_AFE_MEMIF_UL1] = {
  1822. .name = "UL1",
  1823. .id = MT8195_AFE_MEMIF_UL1,
  1824. .reg_ofs_base = AFE_UL1_BASE,
  1825. .reg_ofs_cur = AFE_UL1_CUR,
  1826. .reg_ofs_end = AFE_UL1_END,
  1827. .fs_reg = -1,
  1828. .fs_shift = 0,
  1829. .fs_maskbit = 0,
  1830. .mono_reg = AFE_UL1_CON0,
  1831. .mono_shift = 1,
  1832. .int_odd_flag_reg = AFE_UL1_CON0,
  1833. .int_odd_flag_shift = 0,
  1834. .enable_reg = AFE_DAC_CON0,
  1835. .enable_shift = 1,
  1836. .hd_reg = AFE_UL1_CON0,
  1837. .hd_shift = 5,
  1838. .agent_disable_reg = AUDIO_TOP_CON5,
  1839. .agent_disable_shift = 0,
  1840. .ch_num_reg = -1,
  1841. .ch_num_shift = 0,
  1842. .ch_num_maskbit = 0,
  1843. .msb_reg = AFE_NORMAL_BASE_ADR_MSB,
  1844. .msb_shift = 0,
  1845. .msb_end_reg = AFE_NORMAL_END_ADR_MSB,
  1846. .msb_end_shift = 0,
  1847. },
  1848. [MT8195_AFE_MEMIF_UL2] = {
  1849. .name = "UL2",
  1850. .id = MT8195_AFE_MEMIF_UL2,
  1851. .reg_ofs_base = AFE_UL2_BASE,
  1852. .reg_ofs_cur = AFE_UL2_CUR,
  1853. .reg_ofs_end = AFE_UL2_END,
  1854. .fs_reg = AFE_MEMIF_AGENT_FS_CON2,
  1855. .fs_shift = 5,
  1856. .fs_maskbit = 0x1f,
  1857. .mono_reg = AFE_UL2_CON0,
  1858. .mono_shift = 1,
  1859. .int_odd_flag_reg = AFE_UL2_CON0,
  1860. .int_odd_flag_shift = 0,
  1861. .enable_reg = AFE_DAC_CON0,
  1862. .enable_shift = 2,
  1863. .hd_reg = AFE_UL2_CON0,
  1864. .hd_shift = 5,
  1865. .agent_disable_reg = AUDIO_TOP_CON5,
  1866. .agent_disable_shift = 1,
  1867. .ch_num_reg = -1,
  1868. .ch_num_shift = 0,
  1869. .ch_num_maskbit = 0,
  1870. .msb_reg = AFE_NORMAL_BASE_ADR_MSB,
  1871. .msb_shift = 1,
  1872. .msb_end_reg = AFE_NORMAL_END_ADR_MSB,
  1873. .msb_end_shift = 1,
  1874. },
  1875. [MT8195_AFE_MEMIF_UL3] = {
  1876. .name = "UL3",
  1877. .id = MT8195_AFE_MEMIF_UL3,
  1878. .reg_ofs_base = AFE_UL3_BASE,
  1879. .reg_ofs_cur = AFE_UL3_CUR,
  1880. .reg_ofs_end = AFE_UL3_END,
  1881. .fs_reg = AFE_MEMIF_AGENT_FS_CON2,
  1882. .fs_shift = 10,
  1883. .fs_maskbit = 0x1f,
  1884. .mono_reg = AFE_UL3_CON0,
  1885. .mono_shift = 1,
  1886. .int_odd_flag_reg = AFE_UL3_CON0,
  1887. .int_odd_flag_shift = 0,
  1888. .enable_reg = AFE_DAC_CON0,
  1889. .enable_shift = 3,
  1890. .hd_reg = AFE_UL3_CON0,
  1891. .hd_shift = 5,
  1892. .agent_disable_reg = AUDIO_TOP_CON5,
  1893. .agent_disable_shift = 2,
  1894. .ch_num_reg = -1,
  1895. .ch_num_shift = 0,
  1896. .ch_num_maskbit = 0,
  1897. .msb_reg = AFE_NORMAL_BASE_ADR_MSB,
  1898. .msb_shift = 2,
  1899. .msb_end_reg = AFE_NORMAL_END_ADR_MSB,
  1900. .msb_end_shift = 2,
  1901. },
  1902. [MT8195_AFE_MEMIF_UL4] = {
  1903. .name = "UL4",
  1904. .id = MT8195_AFE_MEMIF_UL4,
  1905. .reg_ofs_base = AFE_UL4_BASE,
  1906. .reg_ofs_cur = AFE_UL4_CUR,
  1907. .reg_ofs_end = AFE_UL4_END,
  1908. .fs_reg = AFE_MEMIF_AGENT_FS_CON2,
  1909. .fs_shift = 15,
  1910. .fs_maskbit = 0x1f,
  1911. .mono_reg = AFE_UL4_CON0,
  1912. .mono_shift = 1,
  1913. .int_odd_flag_reg = AFE_UL4_CON0,
  1914. .int_odd_flag_shift = 0,
  1915. .enable_reg = AFE_DAC_CON0,
  1916. .enable_shift = 4,
  1917. .hd_reg = AFE_UL4_CON0,
  1918. .hd_shift = 5,
  1919. .agent_disable_reg = AUDIO_TOP_CON5,
  1920. .agent_disable_shift = 3,
  1921. .ch_num_reg = -1,
  1922. .ch_num_shift = 0,
  1923. .ch_num_maskbit = 0,
  1924. .msb_reg = AFE_NORMAL_BASE_ADR_MSB,
  1925. .msb_shift = 3,
  1926. .msb_end_reg = AFE_NORMAL_END_ADR_MSB,
  1927. .msb_end_shift = 3,
  1928. },
  1929. [MT8195_AFE_MEMIF_UL5] = {
  1930. .name = "UL5",
  1931. .id = MT8195_AFE_MEMIF_UL5,
  1932. .reg_ofs_base = AFE_UL5_BASE,
  1933. .reg_ofs_cur = AFE_UL5_CUR,
  1934. .reg_ofs_end = AFE_UL5_END,
  1935. .fs_reg = AFE_MEMIF_AGENT_FS_CON2,
  1936. .fs_shift = 20,
  1937. .fs_maskbit = 0x1f,
  1938. .mono_reg = AFE_UL5_CON0,
  1939. .mono_shift = 1,
  1940. .int_odd_flag_reg = AFE_UL5_CON0,
  1941. .int_odd_flag_shift = 0,
  1942. .enable_reg = AFE_DAC_CON0,
  1943. .enable_shift = 5,
  1944. .hd_reg = AFE_UL5_CON0,
  1945. .hd_shift = 5,
  1946. .agent_disable_reg = AUDIO_TOP_CON5,
  1947. .agent_disable_shift = 4,
  1948. .ch_num_reg = -1,
  1949. .ch_num_shift = 0,
  1950. .ch_num_maskbit = 0,
  1951. .msb_reg = AFE_NORMAL_BASE_ADR_MSB,
  1952. .msb_shift = 4,
  1953. .msb_end_reg = AFE_NORMAL_END_ADR_MSB,
  1954. .msb_end_shift = 4,
  1955. },
  1956. [MT8195_AFE_MEMIF_UL6] = {
  1957. .name = "UL6",
  1958. .id = MT8195_AFE_MEMIF_UL6,
  1959. .reg_ofs_base = AFE_UL6_BASE,
  1960. .reg_ofs_cur = AFE_UL6_CUR,
  1961. .reg_ofs_end = AFE_UL6_END,
  1962. .fs_reg = -1,
  1963. .fs_shift = 0,
  1964. .fs_maskbit = 0,
  1965. .mono_reg = AFE_UL6_CON0,
  1966. .mono_shift = 1,
  1967. .int_odd_flag_reg = AFE_UL6_CON0,
  1968. .int_odd_flag_shift = 0,
  1969. .enable_reg = AFE_DAC_CON0,
  1970. .enable_shift = 6,
  1971. .hd_reg = AFE_UL6_CON0,
  1972. .hd_shift = 5,
  1973. .agent_disable_reg = AUDIO_TOP_CON5,
  1974. .agent_disable_shift = 5,
  1975. .ch_num_reg = -1,
  1976. .ch_num_shift = 0,
  1977. .ch_num_maskbit = 0,
  1978. .msb_reg = AFE_NORMAL_BASE_ADR_MSB,
  1979. .msb_shift = 5,
  1980. .msb_end_reg = AFE_NORMAL_END_ADR_MSB,
  1981. .msb_end_shift = 5,
  1982. },
  1983. [MT8195_AFE_MEMIF_UL8] = {
  1984. .name = "UL8",
  1985. .id = MT8195_AFE_MEMIF_UL8,
  1986. .reg_ofs_base = AFE_UL8_BASE,
  1987. .reg_ofs_cur = AFE_UL8_CUR,
  1988. .reg_ofs_end = AFE_UL8_END,
  1989. .fs_reg = AFE_MEMIF_AGENT_FS_CON3,
  1990. .fs_shift = 5,
  1991. .fs_maskbit = 0x1f,
  1992. .mono_reg = AFE_UL8_CON0,
  1993. .mono_shift = 1,
  1994. .int_odd_flag_reg = AFE_UL8_CON0,
  1995. .int_odd_flag_shift = 0,
  1996. .enable_reg = AFE_DAC_CON0,
  1997. .enable_shift = 8,
  1998. .hd_reg = AFE_UL8_CON0,
  1999. .hd_shift = 5,
  2000. .agent_disable_reg = AUDIO_TOP_CON5,
  2001. .agent_disable_shift = 7,
  2002. .ch_num_reg = -1,
  2003. .ch_num_shift = 0,
  2004. .ch_num_maskbit = 0,
  2005. .msb_reg = AFE_NORMAL_BASE_ADR_MSB,
  2006. .msb_shift = 7,
  2007. .msb_end_reg = AFE_NORMAL_END_ADR_MSB,
  2008. .msb_end_shift = 7,
  2009. },
  2010. [MT8195_AFE_MEMIF_UL9] = {
  2011. .name = "UL9",
  2012. .id = MT8195_AFE_MEMIF_UL9,
  2013. .reg_ofs_base = AFE_UL9_BASE,
  2014. .reg_ofs_cur = AFE_UL9_CUR,
  2015. .reg_ofs_end = AFE_UL9_END,
  2016. .fs_reg = AFE_MEMIF_AGENT_FS_CON3,
  2017. .fs_shift = 10,
  2018. .fs_maskbit = 0x1f,
  2019. .mono_reg = AFE_UL9_CON0,
  2020. .mono_shift = 1,
  2021. .int_odd_flag_reg = AFE_UL9_CON0,
  2022. .int_odd_flag_shift = 0,
  2023. .enable_reg = AFE_DAC_CON0,
  2024. .enable_shift = 9,
  2025. .hd_reg = AFE_UL9_CON0,
  2026. .hd_shift = 5,
  2027. .agent_disable_reg = AUDIO_TOP_CON5,
  2028. .agent_disable_shift = 8,
  2029. .ch_num_reg = -1,
  2030. .ch_num_shift = 0,
  2031. .ch_num_maskbit = 0,
  2032. .msb_reg = AFE_NORMAL_BASE_ADR_MSB,
  2033. .msb_shift = 8,
  2034. .msb_end_reg = AFE_NORMAL_END_ADR_MSB,
  2035. .msb_end_shift = 8,
  2036. },
  2037. [MT8195_AFE_MEMIF_UL10] = {
  2038. .name = "UL10",
  2039. .id = MT8195_AFE_MEMIF_UL10,
  2040. .reg_ofs_base = AFE_UL10_BASE,
  2041. .reg_ofs_cur = AFE_UL10_CUR,
  2042. .reg_ofs_end = AFE_UL10_END,
  2043. .fs_reg = AFE_MEMIF_AGENT_FS_CON3,
  2044. .fs_shift = 15,
  2045. .fs_maskbit = 0x1f,
  2046. .mono_reg = AFE_UL10_CON0,
  2047. .mono_shift = 1,
  2048. .int_odd_flag_reg = AFE_UL10_CON0,
  2049. .int_odd_flag_shift = 0,
  2050. .enable_reg = AFE_DAC_CON0,
  2051. .enable_shift = 10,
  2052. .hd_reg = AFE_UL10_CON0,
  2053. .hd_shift = 5,
  2054. .agent_disable_reg = AUDIO_TOP_CON5,
  2055. .agent_disable_shift = 9,
  2056. .ch_num_reg = -1,
  2057. .ch_num_shift = 0,
  2058. .ch_num_maskbit = 0,
  2059. .msb_reg = AFE_NORMAL_BASE_ADR_MSB,
  2060. .msb_shift = 9,
  2061. .msb_end_reg = AFE_NORMAL_END_ADR_MSB,
  2062. .msb_end_shift = 9,
  2063. },
  2064. };
  2065. static const struct mtk_base_irq_data irq_data_array[MT8195_AFE_IRQ_NUM] = {
  2066. [MT8195_AFE_IRQ_1] = {
  2067. .id = MT8195_AFE_IRQ_1,
  2068. .irq_cnt_reg = -1,
  2069. .irq_cnt_shift = 0,
  2070. .irq_cnt_maskbit = 0,
  2071. .irq_fs_reg = -1,
  2072. .irq_fs_shift = 0,
  2073. .irq_fs_maskbit = 0,
  2074. .irq_en_reg = AFE_IRQ1_CON,
  2075. .irq_en_shift = 31,
  2076. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  2077. .irq_clr_shift = 0,
  2078. .irq_status_shift = 16,
  2079. },
  2080. [MT8195_AFE_IRQ_2] = {
  2081. .id = MT8195_AFE_IRQ_2,
  2082. .irq_cnt_reg = -1,
  2083. .irq_cnt_shift = 0,
  2084. .irq_cnt_maskbit = 0,
  2085. .irq_fs_reg = -1,
  2086. .irq_fs_shift = 0,
  2087. .irq_fs_maskbit = 0,
  2088. .irq_en_reg = AFE_IRQ2_CON,
  2089. .irq_en_shift = 31,
  2090. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  2091. .irq_clr_shift = 1,
  2092. .irq_status_shift = 17,
  2093. },
  2094. [MT8195_AFE_IRQ_3] = {
  2095. .id = MT8195_AFE_IRQ_3,
  2096. .irq_cnt_reg = AFE_IRQ3_CON,
  2097. .irq_cnt_shift = 0,
  2098. .irq_cnt_maskbit = 0xffffff,
  2099. .irq_fs_reg = -1,
  2100. .irq_fs_shift = 0,
  2101. .irq_fs_maskbit = 0,
  2102. .irq_en_reg = AFE_IRQ3_CON,
  2103. .irq_en_shift = 31,
  2104. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  2105. .irq_clr_shift = 2,
  2106. .irq_status_shift = 18,
  2107. },
  2108. [MT8195_AFE_IRQ_8] = {
  2109. .id = MT8195_AFE_IRQ_8,
  2110. .irq_cnt_reg = -1,
  2111. .irq_cnt_shift = 0,
  2112. .irq_cnt_maskbit = 0,
  2113. .irq_fs_reg = -1,
  2114. .irq_fs_shift = 0,
  2115. .irq_fs_maskbit = 0,
  2116. .irq_en_reg = AFE_IRQ8_CON,
  2117. .irq_en_shift = 31,
  2118. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  2119. .irq_clr_shift = 7,
  2120. .irq_status_shift = 23,
  2121. },
  2122. [MT8195_AFE_IRQ_9] = {
  2123. .id = MT8195_AFE_IRQ_9,
  2124. .irq_cnt_reg = AFE_IRQ9_CON,
  2125. .irq_cnt_shift = 0,
  2126. .irq_cnt_maskbit = 0xffffff,
  2127. .irq_fs_reg = -1,
  2128. .irq_fs_shift = 0,
  2129. .irq_fs_maskbit = 0,
  2130. .irq_en_reg = AFE_IRQ9_CON,
  2131. .irq_en_shift = 31,
  2132. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  2133. .irq_clr_shift = 8,
  2134. .irq_status_shift = 24,
  2135. },
  2136. [MT8195_AFE_IRQ_10] = {
  2137. .id = MT8195_AFE_IRQ_10,
  2138. .irq_cnt_reg = -1,
  2139. .irq_cnt_shift = 0,
  2140. .irq_cnt_maskbit = 0,
  2141. .irq_fs_reg = -1,
  2142. .irq_fs_shift = 0,
  2143. .irq_fs_maskbit = 0,
  2144. .irq_en_reg = AFE_IRQ10_CON,
  2145. .irq_en_shift = 31,
  2146. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  2147. .irq_clr_shift = 9,
  2148. .irq_status_shift = 25,
  2149. },
  2150. [MT8195_AFE_IRQ_13] = {
  2151. .id = MT8195_AFE_IRQ_13,
  2152. .irq_cnt_reg = ASYS_IRQ1_CON,
  2153. .irq_cnt_shift = 0,
  2154. .irq_cnt_maskbit = 0xffffff,
  2155. .irq_fs_reg = ASYS_IRQ1_CON,
  2156. .irq_fs_shift = 24,
  2157. .irq_fs_maskbit = 0x1ffff,
  2158. .irq_en_reg = ASYS_IRQ1_CON,
  2159. .irq_en_shift = 31,
  2160. .irq_clr_reg = ASYS_IRQ_CLR,
  2161. .irq_clr_shift = 0,
  2162. .irq_status_shift = 0,
  2163. },
  2164. [MT8195_AFE_IRQ_14] = {
  2165. .id = MT8195_AFE_IRQ_14,
  2166. .irq_cnt_reg = ASYS_IRQ2_CON,
  2167. .irq_cnt_shift = 0,
  2168. .irq_cnt_maskbit = 0xffffff,
  2169. .irq_fs_reg = ASYS_IRQ2_CON,
  2170. .irq_fs_shift = 24,
  2171. .irq_fs_maskbit = 0x1ffff,
  2172. .irq_en_reg = ASYS_IRQ2_CON,
  2173. .irq_en_shift = 31,
  2174. .irq_clr_reg = ASYS_IRQ_CLR,
  2175. .irq_clr_shift = 1,
  2176. .irq_status_shift = 1,
  2177. },
  2178. [MT8195_AFE_IRQ_15] = {
  2179. .id = MT8195_AFE_IRQ_15,
  2180. .irq_cnt_reg = ASYS_IRQ3_CON,
  2181. .irq_cnt_shift = 0,
  2182. .irq_cnt_maskbit = 0xffffff,
  2183. .irq_fs_reg = ASYS_IRQ3_CON,
  2184. .irq_fs_shift = 24,
  2185. .irq_fs_maskbit = 0x1ffff,
  2186. .irq_en_reg = ASYS_IRQ3_CON,
  2187. .irq_en_shift = 31,
  2188. .irq_clr_reg = ASYS_IRQ_CLR,
  2189. .irq_clr_shift = 2,
  2190. .irq_status_shift = 2,
  2191. },
  2192. [MT8195_AFE_IRQ_16] = {
  2193. .id = MT8195_AFE_IRQ_16,
  2194. .irq_cnt_reg = ASYS_IRQ4_CON,
  2195. .irq_cnt_shift = 0,
  2196. .irq_cnt_maskbit = 0xffffff,
  2197. .irq_fs_reg = ASYS_IRQ4_CON,
  2198. .irq_fs_shift = 24,
  2199. .irq_fs_maskbit = 0x1ffff,
  2200. .irq_en_reg = ASYS_IRQ4_CON,
  2201. .irq_en_shift = 31,
  2202. .irq_clr_reg = ASYS_IRQ_CLR,
  2203. .irq_clr_shift = 3,
  2204. .irq_status_shift = 3,
  2205. },
  2206. [MT8195_AFE_IRQ_17] = {
  2207. .id = MT8195_AFE_IRQ_17,
  2208. .irq_cnt_reg = ASYS_IRQ5_CON,
  2209. .irq_cnt_shift = 0,
  2210. .irq_cnt_maskbit = 0xffffff,
  2211. .irq_fs_reg = ASYS_IRQ5_CON,
  2212. .irq_fs_shift = 24,
  2213. .irq_fs_maskbit = 0x1ffff,
  2214. .irq_en_reg = ASYS_IRQ5_CON,
  2215. .irq_en_shift = 31,
  2216. .irq_clr_reg = ASYS_IRQ_CLR,
  2217. .irq_clr_shift = 4,
  2218. .irq_status_shift = 4,
  2219. },
  2220. [MT8195_AFE_IRQ_18] = {
  2221. .id = MT8195_AFE_IRQ_18,
  2222. .irq_cnt_reg = ASYS_IRQ6_CON,
  2223. .irq_cnt_shift = 0,
  2224. .irq_cnt_maskbit = 0xffffff,
  2225. .irq_fs_reg = ASYS_IRQ6_CON,
  2226. .irq_fs_shift = 24,
  2227. .irq_fs_maskbit = 0x1ffff,
  2228. .irq_en_reg = ASYS_IRQ6_CON,
  2229. .irq_en_shift = 31,
  2230. .irq_clr_reg = ASYS_IRQ_CLR,
  2231. .irq_clr_shift = 5,
  2232. .irq_status_shift = 5,
  2233. },
  2234. [MT8195_AFE_IRQ_19] = {
  2235. .id = MT8195_AFE_IRQ_19,
  2236. .irq_cnt_reg = ASYS_IRQ7_CON,
  2237. .irq_cnt_shift = 0,
  2238. .irq_cnt_maskbit = 0xffffff,
  2239. .irq_fs_reg = ASYS_IRQ7_CON,
  2240. .irq_fs_shift = 24,
  2241. .irq_fs_maskbit = 0x1ffff,
  2242. .irq_en_reg = ASYS_IRQ7_CON,
  2243. .irq_en_shift = 31,
  2244. .irq_clr_reg = ASYS_IRQ_CLR,
  2245. .irq_clr_shift = 6,
  2246. .irq_status_shift = 6,
  2247. },
  2248. [MT8195_AFE_IRQ_20] = {
  2249. .id = MT8195_AFE_IRQ_20,
  2250. .irq_cnt_reg = ASYS_IRQ8_CON,
  2251. .irq_cnt_shift = 0,
  2252. .irq_cnt_maskbit = 0xffffff,
  2253. .irq_fs_reg = ASYS_IRQ8_CON,
  2254. .irq_fs_shift = 24,
  2255. .irq_fs_maskbit = 0x1ffff,
  2256. .irq_en_reg = ASYS_IRQ8_CON,
  2257. .irq_en_shift = 31,
  2258. .irq_clr_reg = ASYS_IRQ_CLR,
  2259. .irq_clr_shift = 7,
  2260. .irq_status_shift = 7,
  2261. },
  2262. [MT8195_AFE_IRQ_21] = {
  2263. .id = MT8195_AFE_IRQ_21,
  2264. .irq_cnt_reg = ASYS_IRQ9_CON,
  2265. .irq_cnt_shift = 0,
  2266. .irq_cnt_maskbit = 0xffffff,
  2267. .irq_fs_reg = ASYS_IRQ9_CON,
  2268. .irq_fs_shift = 24,
  2269. .irq_fs_maskbit = 0x1ffff,
  2270. .irq_en_reg = ASYS_IRQ9_CON,
  2271. .irq_en_shift = 31,
  2272. .irq_clr_reg = ASYS_IRQ_CLR,
  2273. .irq_clr_shift = 8,
  2274. .irq_status_shift = 8,
  2275. },
  2276. [MT8195_AFE_IRQ_22] = {
  2277. .id = MT8195_AFE_IRQ_22,
  2278. .irq_cnt_reg = ASYS_IRQ10_CON,
  2279. .irq_cnt_shift = 0,
  2280. .irq_cnt_maskbit = 0xffffff,
  2281. .irq_fs_reg = ASYS_IRQ10_CON,
  2282. .irq_fs_shift = 24,
  2283. .irq_fs_maskbit = 0x1ffff,
  2284. .irq_en_reg = ASYS_IRQ10_CON,
  2285. .irq_en_shift = 31,
  2286. .irq_clr_reg = ASYS_IRQ_CLR,
  2287. .irq_clr_shift = 9,
  2288. .irq_status_shift = 9,
  2289. },
  2290. [MT8195_AFE_IRQ_23] = {
  2291. .id = MT8195_AFE_IRQ_23,
  2292. .irq_cnt_reg = ASYS_IRQ11_CON,
  2293. .irq_cnt_shift = 0,
  2294. .irq_cnt_maskbit = 0xffffff,
  2295. .irq_fs_reg = ASYS_IRQ11_CON,
  2296. .irq_fs_shift = 24,
  2297. .irq_fs_maskbit = 0x1ffff,
  2298. .irq_en_reg = ASYS_IRQ11_CON,
  2299. .irq_en_shift = 31,
  2300. .irq_clr_reg = ASYS_IRQ_CLR,
  2301. .irq_clr_shift = 10,
  2302. .irq_status_shift = 10,
  2303. },
  2304. [MT8195_AFE_IRQ_24] = {
  2305. .id = MT8195_AFE_IRQ_24,
  2306. .irq_cnt_reg = ASYS_IRQ12_CON,
  2307. .irq_cnt_shift = 0,
  2308. .irq_cnt_maskbit = 0xffffff,
  2309. .irq_fs_reg = ASYS_IRQ12_CON,
  2310. .irq_fs_shift = 24,
  2311. .irq_fs_maskbit = 0x1ffff,
  2312. .irq_en_reg = ASYS_IRQ12_CON,
  2313. .irq_en_shift = 31,
  2314. .irq_clr_reg = ASYS_IRQ_CLR,
  2315. .irq_clr_shift = 11,
  2316. .irq_status_shift = 11,
  2317. },
  2318. [MT8195_AFE_IRQ_25] = {
  2319. .id = MT8195_AFE_IRQ_25,
  2320. .irq_cnt_reg = ASYS_IRQ13_CON,
  2321. .irq_cnt_shift = 0,
  2322. .irq_cnt_maskbit = 0xffffff,
  2323. .irq_fs_reg = ASYS_IRQ13_CON,
  2324. .irq_fs_shift = 24,
  2325. .irq_fs_maskbit = 0x1ffff,
  2326. .irq_en_reg = ASYS_IRQ13_CON,
  2327. .irq_en_shift = 31,
  2328. .irq_clr_reg = ASYS_IRQ_CLR,
  2329. .irq_clr_shift = 12,
  2330. .irq_status_shift = 12,
  2331. },
  2332. [MT8195_AFE_IRQ_26] = {
  2333. .id = MT8195_AFE_IRQ_26,
  2334. .irq_cnt_reg = ASYS_IRQ14_CON,
  2335. .irq_cnt_shift = 0,
  2336. .irq_cnt_maskbit = 0xffffff,
  2337. .irq_fs_reg = ASYS_IRQ14_CON,
  2338. .irq_fs_shift = 24,
  2339. .irq_fs_maskbit = 0x1ffff,
  2340. .irq_en_reg = ASYS_IRQ14_CON,
  2341. .irq_en_shift = 31,
  2342. .irq_clr_reg = ASYS_IRQ_CLR,
  2343. .irq_clr_shift = 13,
  2344. .irq_status_shift = 13,
  2345. },
  2346. [MT8195_AFE_IRQ_27] = {
  2347. .id = MT8195_AFE_IRQ_27,
  2348. .irq_cnt_reg = ASYS_IRQ15_CON,
  2349. .irq_cnt_shift = 0,
  2350. .irq_cnt_maskbit = 0xffffff,
  2351. .irq_fs_reg = ASYS_IRQ15_CON,
  2352. .irq_fs_shift = 24,
  2353. .irq_fs_maskbit = 0x1ffff,
  2354. .irq_en_reg = ASYS_IRQ15_CON,
  2355. .irq_en_shift = 31,
  2356. .irq_clr_reg = ASYS_IRQ_CLR,
  2357. .irq_clr_shift = 14,
  2358. .irq_status_shift = 14,
  2359. },
  2360. [MT8195_AFE_IRQ_28] = {
  2361. .id = MT8195_AFE_IRQ_28,
  2362. .irq_cnt_reg = ASYS_IRQ16_CON,
  2363. .irq_cnt_shift = 0,
  2364. .irq_cnt_maskbit = 0xffffff,
  2365. .irq_fs_reg = ASYS_IRQ16_CON,
  2366. .irq_fs_shift = 24,
  2367. .irq_fs_maskbit = 0x1ffff,
  2368. .irq_en_reg = ASYS_IRQ16_CON,
  2369. .irq_en_shift = 31,
  2370. .irq_clr_reg = ASYS_IRQ_CLR,
  2371. .irq_clr_shift = 15,
  2372. .irq_status_shift = 15,
  2373. },
  2374. };
  2375. static const int mt8195_afe_memif_const_irqs[MT8195_AFE_MEMIF_NUM] = {
  2376. [MT8195_AFE_MEMIF_DL2] = MT8195_AFE_IRQ_13,
  2377. [MT8195_AFE_MEMIF_DL3] = MT8195_AFE_IRQ_14,
  2378. [MT8195_AFE_MEMIF_DL6] = MT8195_AFE_IRQ_15,
  2379. [MT8195_AFE_MEMIF_DL7] = MT8195_AFE_IRQ_1,
  2380. [MT8195_AFE_MEMIF_DL8] = MT8195_AFE_IRQ_16,
  2381. [MT8195_AFE_MEMIF_DL10] = MT8195_AFE_IRQ_17,
  2382. [MT8195_AFE_MEMIF_DL11] = MT8195_AFE_IRQ_18,
  2383. [MT8195_AFE_MEMIF_UL1] = MT8195_AFE_IRQ_3,
  2384. [MT8195_AFE_MEMIF_UL2] = MT8195_AFE_IRQ_19,
  2385. [MT8195_AFE_MEMIF_UL3] = MT8195_AFE_IRQ_20,
  2386. [MT8195_AFE_MEMIF_UL4] = MT8195_AFE_IRQ_21,
  2387. [MT8195_AFE_MEMIF_UL5] = MT8195_AFE_IRQ_22,
  2388. [MT8195_AFE_MEMIF_UL6] = MT8195_AFE_IRQ_9,
  2389. [MT8195_AFE_MEMIF_UL8] = MT8195_AFE_IRQ_23,
  2390. [MT8195_AFE_MEMIF_UL9] = MT8195_AFE_IRQ_24,
  2391. [MT8195_AFE_MEMIF_UL10] = MT8195_AFE_IRQ_25,
  2392. };
  2393. static bool mt8195_is_volatile_reg(struct device *dev, unsigned int reg)
  2394. {
  2395. /* these auto-gen reg has read-only bit, so put it as volatile */
  2396. /* volatile reg cannot be cached, so cannot be set when power off */
  2397. switch (reg) {
  2398. case AUDIO_TOP_CON0:
  2399. case AUDIO_TOP_CON1:
  2400. case AUDIO_TOP_CON3:
  2401. case AUDIO_TOP_CON4:
  2402. case AUDIO_TOP_CON5:
  2403. case AUDIO_TOP_CON6:
  2404. case ASYS_IRQ_CLR:
  2405. case ASYS_IRQ_STATUS:
  2406. case ASYS_IRQ_MON1:
  2407. case ASYS_IRQ_MON2:
  2408. case AFE_IRQ_MCU_CLR:
  2409. case AFE_IRQ_STATUS:
  2410. case AFE_IRQ3_CON_MON:
  2411. case AFE_IRQ_MCU_MON2:
  2412. case ADSP_IRQ_STATUS:
  2413. case AUDIO_TOP_STA0:
  2414. case AUDIO_TOP_STA1:
  2415. case AFE_GAIN1_CUR:
  2416. case AFE_GAIN2_CUR:
  2417. case AFE_IEC_BURST_INFO:
  2418. case AFE_IEC_CHL_STAT0:
  2419. case AFE_IEC_CHL_STAT1:
  2420. case AFE_IEC_CHR_STAT0:
  2421. case AFE_IEC_CHR_STAT1:
  2422. case AFE_SPDIFIN_CHSTS1:
  2423. case AFE_SPDIFIN_CHSTS2:
  2424. case AFE_SPDIFIN_CHSTS3:
  2425. case AFE_SPDIFIN_CHSTS4:
  2426. case AFE_SPDIFIN_CHSTS5:
  2427. case AFE_SPDIFIN_CHSTS6:
  2428. case AFE_SPDIFIN_DEBUG1:
  2429. case AFE_SPDIFIN_DEBUG2:
  2430. case AFE_SPDIFIN_DEBUG3:
  2431. case AFE_SPDIFIN_DEBUG4:
  2432. case AFE_SPDIFIN_EC:
  2433. case AFE_SPDIFIN_CKLOCK_CFG:
  2434. case AFE_SPDIFIN_BR_DBG1:
  2435. case AFE_SPDIFIN_CKFBDIV:
  2436. case AFE_SPDIFIN_INT_EXT:
  2437. case AFE_SPDIFIN_INT_EXT2:
  2438. case SPDIFIN_FREQ_STATUS:
  2439. case SPDIFIN_USERCODE1:
  2440. case SPDIFIN_USERCODE2:
  2441. case SPDIFIN_USERCODE3:
  2442. case SPDIFIN_USERCODE4:
  2443. case SPDIFIN_USERCODE5:
  2444. case SPDIFIN_USERCODE6:
  2445. case SPDIFIN_USERCODE7:
  2446. case SPDIFIN_USERCODE8:
  2447. case SPDIFIN_USERCODE9:
  2448. case SPDIFIN_USERCODE10:
  2449. case SPDIFIN_USERCODE11:
  2450. case SPDIFIN_USERCODE12:
  2451. case AFE_LINEIN_APLL_TUNER_MON:
  2452. case AFE_EARC_APLL_TUNER_MON:
  2453. case AFE_CM0_MON:
  2454. case AFE_CM1_MON:
  2455. case AFE_CM2_MON:
  2456. case AFE_MPHONE_MULTI_DET_MON0:
  2457. case AFE_MPHONE_MULTI_DET_MON1:
  2458. case AFE_MPHONE_MULTI_DET_MON2:
  2459. case AFE_MPHONE_MULTI2_DET_MON0:
  2460. case AFE_MPHONE_MULTI2_DET_MON1:
  2461. case AFE_MPHONE_MULTI2_DET_MON2:
  2462. case AFE_ADDA_MTKAIF_MON0:
  2463. case AFE_ADDA_MTKAIF_MON1:
  2464. case AFE_AUD_PAD_TOP:
  2465. case AFE_ADDA6_MTKAIF_MON0:
  2466. case AFE_ADDA6_MTKAIF_MON1:
  2467. case AFE_ADDA6_SRC_DEBUG_MON0:
  2468. case AFE_ADDA6_UL_SRC_MON0:
  2469. case AFE_ADDA6_UL_SRC_MON1:
  2470. case AFE_ASRC11_NEW_CON8:
  2471. case AFE_ASRC11_NEW_CON9:
  2472. case AFE_ASRC12_NEW_CON8:
  2473. case AFE_ASRC12_NEW_CON9:
  2474. case AFE_LRCK_CNT:
  2475. case AFE_DAC_MON0:
  2476. case AFE_DL2_CUR:
  2477. case AFE_DL3_CUR:
  2478. case AFE_DL6_CUR:
  2479. case AFE_DL7_CUR:
  2480. case AFE_DL8_CUR:
  2481. case AFE_DL10_CUR:
  2482. case AFE_DL11_CUR:
  2483. case AFE_UL1_CUR:
  2484. case AFE_UL2_CUR:
  2485. case AFE_UL3_CUR:
  2486. case AFE_UL4_CUR:
  2487. case AFE_UL5_CUR:
  2488. case AFE_UL6_CUR:
  2489. case AFE_UL8_CUR:
  2490. case AFE_UL9_CUR:
  2491. case AFE_UL10_CUR:
  2492. case AFE_DL8_CHK_SUM1:
  2493. case AFE_DL8_CHK_SUM2:
  2494. case AFE_DL8_CHK_SUM3:
  2495. case AFE_DL8_CHK_SUM4:
  2496. case AFE_DL8_CHK_SUM5:
  2497. case AFE_DL8_CHK_SUM6:
  2498. case AFE_DL10_CHK_SUM1:
  2499. case AFE_DL10_CHK_SUM2:
  2500. case AFE_DL10_CHK_SUM3:
  2501. case AFE_DL10_CHK_SUM4:
  2502. case AFE_DL10_CHK_SUM5:
  2503. case AFE_DL10_CHK_SUM6:
  2504. case AFE_DL11_CHK_SUM1:
  2505. case AFE_DL11_CHK_SUM2:
  2506. case AFE_DL11_CHK_SUM3:
  2507. case AFE_DL11_CHK_SUM4:
  2508. case AFE_DL11_CHK_SUM5:
  2509. case AFE_DL11_CHK_SUM6:
  2510. case AFE_UL1_CHK_SUM1:
  2511. case AFE_UL1_CHK_SUM2:
  2512. case AFE_UL2_CHK_SUM1:
  2513. case AFE_UL2_CHK_SUM2:
  2514. case AFE_UL3_CHK_SUM1:
  2515. case AFE_UL3_CHK_SUM2:
  2516. case AFE_UL4_CHK_SUM1:
  2517. case AFE_UL4_CHK_SUM2:
  2518. case AFE_UL5_CHK_SUM1:
  2519. case AFE_UL5_CHK_SUM2:
  2520. case AFE_UL6_CHK_SUM1:
  2521. case AFE_UL6_CHK_SUM2:
  2522. case AFE_UL8_CHK_SUM1:
  2523. case AFE_UL8_CHK_SUM2:
  2524. case AFE_DL2_CHK_SUM1:
  2525. case AFE_DL2_CHK_SUM2:
  2526. case AFE_DL3_CHK_SUM1:
  2527. case AFE_DL3_CHK_SUM2:
  2528. case AFE_DL6_CHK_SUM1:
  2529. case AFE_DL6_CHK_SUM2:
  2530. case AFE_DL7_CHK_SUM1:
  2531. case AFE_DL7_CHK_SUM2:
  2532. case AFE_UL9_CHK_SUM1:
  2533. case AFE_UL9_CHK_SUM2:
  2534. case AFE_BUS_MON1:
  2535. case UL1_MOD2AGT_CNT_LAT:
  2536. case UL2_MOD2AGT_CNT_LAT:
  2537. case UL3_MOD2AGT_CNT_LAT:
  2538. case UL4_MOD2AGT_CNT_LAT:
  2539. case UL5_MOD2AGT_CNT_LAT:
  2540. case UL6_MOD2AGT_CNT_LAT:
  2541. case UL8_MOD2AGT_CNT_LAT:
  2542. case UL9_MOD2AGT_CNT_LAT:
  2543. case UL10_MOD2AGT_CNT_LAT:
  2544. case AFE_MEMIF_BUF_FULL_MON:
  2545. case AFE_MEMIF_BUF_MON1:
  2546. case AFE_MEMIF_BUF_MON3:
  2547. case AFE_MEMIF_BUF_MON4:
  2548. case AFE_MEMIF_BUF_MON5:
  2549. case AFE_MEMIF_BUF_MON6:
  2550. case AFE_MEMIF_BUF_MON7:
  2551. case AFE_MEMIF_BUF_MON8:
  2552. case AFE_MEMIF_BUF_MON9:
  2553. case AFE_MEMIF_BUF_MON10:
  2554. case DL2_AGENT2MODULE_CNT:
  2555. case DL3_AGENT2MODULE_CNT:
  2556. case DL6_AGENT2MODULE_CNT:
  2557. case DL7_AGENT2MODULE_CNT:
  2558. case DL8_AGENT2MODULE_CNT:
  2559. case DL10_AGENT2MODULE_CNT:
  2560. case DL11_AGENT2MODULE_CNT:
  2561. case UL1_MODULE2AGENT_CNT:
  2562. case UL2_MODULE2AGENT_CNT:
  2563. case UL3_MODULE2AGENT_CNT:
  2564. case UL4_MODULE2AGENT_CNT:
  2565. case UL5_MODULE2AGENT_CNT:
  2566. case UL6_MODULE2AGENT_CNT:
  2567. case UL8_MODULE2AGENT_CNT:
  2568. case UL9_MODULE2AGENT_CNT:
  2569. case UL10_MODULE2AGENT_CNT:
  2570. case AFE_DMIC0_SRC_DEBUG_MON0:
  2571. case AFE_DMIC0_UL_SRC_MON0:
  2572. case AFE_DMIC0_UL_SRC_MON1:
  2573. case AFE_DMIC1_SRC_DEBUG_MON0:
  2574. case AFE_DMIC1_UL_SRC_MON0:
  2575. case AFE_DMIC1_UL_SRC_MON1:
  2576. case AFE_DMIC2_SRC_DEBUG_MON0:
  2577. case AFE_DMIC2_UL_SRC_MON0:
  2578. case AFE_DMIC2_UL_SRC_MON1:
  2579. case AFE_DMIC3_SRC_DEBUG_MON0:
  2580. case AFE_DMIC3_UL_SRC_MON0:
  2581. case AFE_DMIC3_UL_SRC_MON1:
  2582. case DMIC_GAIN1_CUR:
  2583. case DMIC_GAIN2_CUR:
  2584. case DMIC_GAIN3_CUR:
  2585. case DMIC_GAIN4_CUR:
  2586. case ETDM_IN1_MONITOR:
  2587. case ETDM_IN2_MONITOR:
  2588. case ETDM_OUT1_MONITOR:
  2589. case ETDM_OUT2_MONITOR:
  2590. case ETDM_OUT3_MONITOR:
  2591. case AFE_ADDA_SRC_DEBUG_MON0:
  2592. case AFE_ADDA_SRC_DEBUG_MON1:
  2593. case AFE_ADDA_DL_SDM_FIFO_MON:
  2594. case AFE_ADDA_DL_SRC_LCH_MON:
  2595. case AFE_ADDA_DL_SRC_RCH_MON:
  2596. case AFE_ADDA_DL_SDM_OUT_MON:
  2597. case AFE_GASRC0_NEW_CON8:
  2598. case AFE_GASRC0_NEW_CON9:
  2599. case AFE_GASRC0_NEW_CON12:
  2600. case AFE_GASRC1_NEW_CON8:
  2601. case AFE_GASRC1_NEW_CON9:
  2602. case AFE_GASRC1_NEW_CON12:
  2603. case AFE_GASRC2_NEW_CON8:
  2604. case AFE_GASRC2_NEW_CON9:
  2605. case AFE_GASRC2_NEW_CON12:
  2606. case AFE_GASRC3_NEW_CON8:
  2607. case AFE_GASRC3_NEW_CON9:
  2608. case AFE_GASRC3_NEW_CON12:
  2609. case AFE_GASRC4_NEW_CON8:
  2610. case AFE_GASRC4_NEW_CON9:
  2611. case AFE_GASRC4_NEW_CON12:
  2612. case AFE_GASRC5_NEW_CON8:
  2613. case AFE_GASRC5_NEW_CON9:
  2614. case AFE_GASRC5_NEW_CON12:
  2615. case AFE_GASRC6_NEW_CON8:
  2616. case AFE_GASRC6_NEW_CON9:
  2617. case AFE_GASRC6_NEW_CON12:
  2618. case AFE_GASRC7_NEW_CON8:
  2619. case AFE_GASRC7_NEW_CON9:
  2620. case AFE_GASRC7_NEW_CON12:
  2621. case AFE_GASRC8_NEW_CON8:
  2622. case AFE_GASRC8_NEW_CON9:
  2623. case AFE_GASRC8_NEW_CON12:
  2624. case AFE_GASRC9_NEW_CON8:
  2625. case AFE_GASRC9_NEW_CON9:
  2626. case AFE_GASRC9_NEW_CON12:
  2627. case AFE_GASRC10_NEW_CON8:
  2628. case AFE_GASRC10_NEW_CON9:
  2629. case AFE_GASRC10_NEW_CON12:
  2630. case AFE_GASRC11_NEW_CON8:
  2631. case AFE_GASRC11_NEW_CON9:
  2632. case AFE_GASRC11_NEW_CON12:
  2633. case AFE_GASRC12_NEW_CON8:
  2634. case AFE_GASRC12_NEW_CON9:
  2635. case AFE_GASRC12_NEW_CON12:
  2636. case AFE_GASRC13_NEW_CON8:
  2637. case AFE_GASRC13_NEW_CON9:
  2638. case AFE_GASRC13_NEW_CON12:
  2639. case AFE_GASRC14_NEW_CON8:
  2640. case AFE_GASRC14_NEW_CON9:
  2641. case AFE_GASRC14_NEW_CON12:
  2642. case AFE_GASRC15_NEW_CON8:
  2643. case AFE_GASRC15_NEW_CON9:
  2644. case AFE_GASRC15_NEW_CON12:
  2645. case AFE_GASRC16_NEW_CON8:
  2646. case AFE_GASRC16_NEW_CON9:
  2647. case AFE_GASRC16_NEW_CON12:
  2648. case AFE_GASRC17_NEW_CON8:
  2649. case AFE_GASRC17_NEW_CON9:
  2650. case AFE_GASRC17_NEW_CON12:
  2651. case AFE_GASRC18_NEW_CON8:
  2652. case AFE_GASRC18_NEW_CON9:
  2653. case AFE_GASRC18_NEW_CON12:
  2654. case AFE_GASRC19_NEW_CON8:
  2655. case AFE_GASRC19_NEW_CON9:
  2656. case AFE_GASRC19_NEW_CON12:
  2657. return true;
  2658. default:
  2659. return false;
  2660. };
  2661. }
  2662. static const struct regmap_config mt8195_afe_regmap_config = {
  2663. .reg_bits = 32,
  2664. .reg_stride = 4,
  2665. .val_bits = 32,
  2666. .volatile_reg = mt8195_is_volatile_reg,
  2667. .max_register = AFE_MAX_REGISTER,
  2668. .num_reg_defaults_raw = ((AFE_MAX_REGISTER / 4) + 1),
  2669. .cache_type = REGCACHE_FLAT,
  2670. };
  2671. #define AFE_IRQ_CLR_BITS (0x387)
  2672. #define ASYS_IRQ_CLR_BITS (0xffff)
  2673. static irqreturn_t mt8195_afe_irq_handler(int irq_id, void *dev_id)
  2674. {
  2675. struct mtk_base_afe *afe = dev_id;
  2676. unsigned int val = 0;
  2677. unsigned int asys_irq_clr_bits = 0;
  2678. unsigned int afe_irq_clr_bits = 0;
  2679. unsigned int irq_status_bits = 0;
  2680. unsigned int irq_clr_bits = 0;
  2681. unsigned int mcu_irq_mask = 0;
  2682. int i = 0;
  2683. int ret = 0;
  2684. ret = regmap_read(afe->regmap, AFE_IRQ_STATUS, &val);
  2685. if (ret) {
  2686. dev_info(afe->dev, "%s irq status err\n", __func__);
  2687. afe_irq_clr_bits = AFE_IRQ_CLR_BITS;
  2688. asys_irq_clr_bits = ASYS_IRQ_CLR_BITS;
  2689. goto err_irq;
  2690. }
  2691. ret = regmap_read(afe->regmap, AFE_IRQ_MASK, &mcu_irq_mask);
  2692. if (ret) {
  2693. dev_info(afe->dev, "%s read irq mask err\n", __func__);
  2694. afe_irq_clr_bits = AFE_IRQ_CLR_BITS;
  2695. asys_irq_clr_bits = ASYS_IRQ_CLR_BITS;
  2696. goto err_irq;
  2697. }
  2698. /* only clr cpu irq */
  2699. val &= mcu_irq_mask;
  2700. for (i = 0; i < MT8195_AFE_MEMIF_NUM; i++) {
  2701. struct mtk_base_afe_memif *memif = &afe->memif[i];
  2702. struct mtk_base_irq_data const *irq_data;
  2703. if (memif->irq_usage < 0)
  2704. continue;
  2705. irq_data = afe->irqs[memif->irq_usage].irq_data;
  2706. irq_status_bits = BIT(irq_data->irq_status_shift);
  2707. irq_clr_bits = BIT(irq_data->irq_clr_shift);
  2708. if (!(val & irq_status_bits))
  2709. continue;
  2710. if (irq_data->irq_clr_reg == ASYS_IRQ_CLR)
  2711. asys_irq_clr_bits |= irq_clr_bits;
  2712. else
  2713. afe_irq_clr_bits |= irq_clr_bits;
  2714. snd_pcm_period_elapsed(memif->substream);
  2715. }
  2716. err_irq:
  2717. /* clear irq */
  2718. if (asys_irq_clr_bits)
  2719. regmap_write(afe->regmap, ASYS_IRQ_CLR, asys_irq_clr_bits);
  2720. if (afe_irq_clr_bits)
  2721. regmap_write(afe->regmap, AFE_IRQ_MCU_CLR, afe_irq_clr_bits);
  2722. return IRQ_HANDLED;
  2723. }
  2724. static int mt8195_afe_runtime_suspend(struct device *dev)
  2725. {
  2726. struct mtk_base_afe *afe = dev_get_drvdata(dev);
  2727. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  2728. if (!afe->regmap || afe_priv->pm_runtime_bypass_reg_ctl)
  2729. goto skip_regmap;
  2730. mt8195_afe_disable_main_clock(afe);
  2731. regcache_cache_only(afe->regmap, true);
  2732. regcache_mark_dirty(afe->regmap);
  2733. skip_regmap:
  2734. mt8195_afe_disable_reg_rw_clk(afe);
  2735. return 0;
  2736. }
  2737. static int mt8195_afe_runtime_resume(struct device *dev)
  2738. {
  2739. struct mtk_base_afe *afe = dev_get_drvdata(dev);
  2740. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  2741. mt8195_afe_enable_reg_rw_clk(afe);
  2742. if (!afe->regmap || afe_priv->pm_runtime_bypass_reg_ctl)
  2743. goto skip_regmap;
  2744. regcache_cache_only(afe->regmap, false);
  2745. regcache_sync(afe->regmap);
  2746. mt8195_afe_enable_main_clock(afe);
  2747. skip_regmap:
  2748. return 0;
  2749. }
  2750. static int mt8195_afe_component_probe(struct snd_soc_component *component)
  2751. {
  2752. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
  2753. int ret = 0;
  2754. snd_soc_component_init_regmap(component, afe->regmap);
  2755. ret = mtk_afe_add_sub_dai_control(component);
  2756. return ret;
  2757. }
  2758. static const struct snd_soc_component_driver mt8195_afe_component = {
  2759. .name = AFE_PCM_NAME,
  2760. .pointer = mtk_afe_pcm_pointer,
  2761. .pcm_construct = mtk_afe_pcm_new,
  2762. .probe = mt8195_afe_component_probe,
  2763. };
  2764. static int init_memif_priv_data(struct mtk_base_afe *afe)
  2765. {
  2766. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  2767. struct mtk_dai_memif_priv *memif_priv;
  2768. int i;
  2769. for (i = MT8195_AFE_MEMIF_START; i < MT8195_AFE_MEMIF_END; i++) {
  2770. memif_priv = devm_kzalloc(afe->dev,
  2771. sizeof(struct mtk_dai_memif_priv),
  2772. GFP_KERNEL);
  2773. if (!memif_priv)
  2774. return -ENOMEM;
  2775. afe_priv->dai_priv[i] = memif_priv;
  2776. }
  2777. return 0;
  2778. }
  2779. static int mt8195_dai_memif_register(struct mtk_base_afe *afe)
  2780. {
  2781. struct mtk_base_afe_dai *dai;
  2782. dai = devm_kzalloc(afe->dev, sizeof(*dai), GFP_KERNEL);
  2783. if (!dai)
  2784. return -ENOMEM;
  2785. list_add(&dai->list, &afe->sub_dais);
  2786. dai->dai_drivers = mt8195_memif_dai_driver;
  2787. dai->num_dai_drivers = ARRAY_SIZE(mt8195_memif_dai_driver);
  2788. dai->dapm_widgets = mt8195_memif_widgets;
  2789. dai->num_dapm_widgets = ARRAY_SIZE(mt8195_memif_widgets);
  2790. dai->dapm_routes = mt8195_memif_routes;
  2791. dai->num_dapm_routes = ARRAY_SIZE(mt8195_memif_routes);
  2792. dai->controls = mt8195_memif_controls;
  2793. dai->num_controls = ARRAY_SIZE(mt8195_memif_controls);
  2794. return init_memif_priv_data(afe);
  2795. }
  2796. typedef int (*dai_register_cb)(struct mtk_base_afe *);
  2797. static const dai_register_cb dai_register_cbs[] = {
  2798. mt8195_dai_adda_register,
  2799. mt8195_dai_etdm_register,
  2800. mt8195_dai_pcm_register,
  2801. mt8195_dai_memif_register,
  2802. };
  2803. static const struct reg_sequence mt8195_afe_reg_defaults[] = {
  2804. { AFE_IRQ_MASK, 0x387ffff },
  2805. { AFE_IRQ3_CON, BIT(30) },
  2806. { AFE_IRQ9_CON, BIT(30) },
  2807. { ETDM_IN1_CON4, 0x12000100 },
  2808. { ETDM_IN2_CON4, 0x12000100 },
  2809. };
  2810. static const struct reg_sequence mt8195_cg_patch[] = {
  2811. { AUDIO_TOP_CON0, 0xfffffffb },
  2812. { AUDIO_TOP_CON1, 0xfffffff8 },
  2813. };
  2814. static int mt8195_afe_init_registers(struct mtk_base_afe *afe)
  2815. {
  2816. return regmap_multi_reg_write(afe->regmap,
  2817. mt8195_afe_reg_defaults,
  2818. ARRAY_SIZE(mt8195_afe_reg_defaults));
  2819. }
  2820. static void mt8195_afe_parse_of(struct mtk_base_afe *afe,
  2821. struct device_node *np)
  2822. {
  2823. #if IS_ENABLED(CONFIG_SND_SOC_MT6359)
  2824. struct mt8195_afe_private *afe_priv = afe->platform_priv;
  2825. afe_priv->topckgen = syscon_regmap_lookup_by_phandle(afe->dev->of_node,
  2826. "mediatek,topckgen");
  2827. if (IS_ERR(afe_priv->topckgen)) {
  2828. dev_info(afe->dev, "%s() Cannot find topckgen controller: %ld\n",
  2829. __func__, PTR_ERR(afe_priv->topckgen));
  2830. }
  2831. #endif
  2832. }
  2833. static int mt8195_afe_pcm_dev_probe(struct platform_device *pdev)
  2834. {
  2835. struct mtk_base_afe *afe;
  2836. struct mt8195_afe_private *afe_priv;
  2837. struct device *dev = &pdev->dev;
  2838. struct reset_control *rstc;
  2839. int i, irq_id, ret;
  2840. struct snd_soc_component *component;
  2841. ret = of_reserved_mem_device_init(dev);
  2842. if (ret) {
  2843. dev_err(dev, "failed to assign memory region: %d\n", ret);
  2844. return ret;
  2845. }
  2846. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(33));
  2847. if (ret)
  2848. return ret;
  2849. afe = devm_kzalloc(dev, sizeof(*afe), GFP_KERNEL);
  2850. if (!afe)
  2851. return -ENOMEM;
  2852. afe->platform_priv = devm_kzalloc(dev, sizeof(*afe_priv),
  2853. GFP_KERNEL);
  2854. if (!afe->platform_priv)
  2855. return -ENOMEM;
  2856. afe_priv = afe->platform_priv;
  2857. afe->dev = &pdev->dev;
  2858. afe->base_addr = devm_platform_ioremap_resource(pdev, 0);
  2859. if (IS_ERR(afe->base_addr))
  2860. return PTR_ERR(afe->base_addr);
  2861. /* initial audio related clock */
  2862. ret = mt8195_afe_init_clock(afe);
  2863. if (ret) {
  2864. dev_err(dev, "init clock error\n");
  2865. return ret;
  2866. }
  2867. /* reset controller to reset audio regs before regmap cache */
  2868. rstc = devm_reset_control_get_exclusive(dev, "audiosys");
  2869. if (IS_ERR(rstc)) {
  2870. ret = PTR_ERR(rstc);
  2871. dev_err(dev, "could not get audiosys reset:%d\n", ret);
  2872. return ret;
  2873. }
  2874. ret = reset_control_reset(rstc);
  2875. if (ret) {
  2876. dev_err(dev, "failed to trigger audio reset:%d\n", ret);
  2877. return ret;
  2878. }
  2879. spin_lock_init(&afe_priv->afe_ctrl_lock);
  2880. mutex_init(&afe->irq_alloc_lock);
  2881. /* irq initialize */
  2882. afe->irqs_size = MT8195_AFE_IRQ_NUM;
  2883. afe->irqs = devm_kcalloc(dev, afe->irqs_size, sizeof(*afe->irqs),
  2884. GFP_KERNEL);
  2885. if (!afe->irqs)
  2886. return -ENOMEM;
  2887. for (i = 0; i < afe->irqs_size; i++)
  2888. afe->irqs[i].irq_data = &irq_data_array[i];
  2889. /* init memif */
  2890. afe->memif_size = MT8195_AFE_MEMIF_NUM;
  2891. afe->memif = devm_kcalloc(dev, afe->memif_size, sizeof(*afe->memif),
  2892. GFP_KERNEL);
  2893. if (!afe->memif)
  2894. return -ENOMEM;
  2895. for (i = 0; i < afe->memif_size; i++) {
  2896. afe->memif[i].data = &memif_data[i];
  2897. afe->memif[i].irq_usage = mt8195_afe_memif_const_irqs[i];
  2898. afe->memif[i].const_irq = 1;
  2899. afe->irqs[afe->memif[i].irq_usage].irq_occupyed = true;
  2900. }
  2901. /* request irq */
  2902. irq_id = platform_get_irq(pdev, 0);
  2903. if (irq_id < 0)
  2904. return -ENXIO;
  2905. ret = devm_request_irq(dev, irq_id, mt8195_afe_irq_handler,
  2906. IRQF_TRIGGER_NONE, "asys-isr", (void *)afe);
  2907. if (ret) {
  2908. dev_err(dev, "could not request_irq for asys-isr\n");
  2909. return ret;
  2910. }
  2911. /* init sub_dais */
  2912. INIT_LIST_HEAD(&afe->sub_dais);
  2913. for (i = 0; i < ARRAY_SIZE(dai_register_cbs); i++) {
  2914. ret = dai_register_cbs[i](afe);
  2915. if (ret) {
  2916. dev_warn(dev, "dai register i %d fail, ret %d\n",
  2917. i, ret);
  2918. return ret;
  2919. }
  2920. }
  2921. /* init dai_driver and component_driver */
  2922. ret = mtk_afe_combine_sub_dai(afe);
  2923. if (ret) {
  2924. dev_warn(dev, "mtk_afe_combine_sub_dai fail, ret %d\n",
  2925. ret);
  2926. return ret;
  2927. }
  2928. afe->mtk_afe_hardware = &mt8195_afe_hardware;
  2929. afe->memif_fs = mt8195_memif_fs;
  2930. afe->irq_fs = mt8195_irq_fs;
  2931. afe->runtime_resume = mt8195_afe_runtime_resume;
  2932. afe->runtime_suspend = mt8195_afe_runtime_suspend;
  2933. platform_set_drvdata(pdev, afe);
  2934. mt8195_afe_parse_of(afe, pdev->dev.of_node);
  2935. pm_runtime_enable(dev);
  2936. if (!pm_runtime_enabled(dev)) {
  2937. ret = mt8195_afe_runtime_resume(dev);
  2938. if (ret)
  2939. return ret;
  2940. }
  2941. /* enable clock for regcache get default value from hw */
  2942. afe_priv->pm_runtime_bypass_reg_ctl = true;
  2943. pm_runtime_get_sync(dev);
  2944. afe->regmap = devm_regmap_init_mmio(&pdev->dev, afe->base_addr,
  2945. &mt8195_afe_regmap_config);
  2946. if (IS_ERR(afe->regmap)) {
  2947. ret = PTR_ERR(afe->regmap);
  2948. goto err_pm_put;
  2949. }
  2950. ret = regmap_register_patch(afe->regmap, mt8195_cg_patch,
  2951. ARRAY_SIZE(mt8195_cg_patch));
  2952. if (ret < 0) {
  2953. dev_err(dev, "Failed to apply cg patch\n");
  2954. goto err_pm_put;
  2955. }
  2956. /* register component */
  2957. ret = devm_snd_soc_register_component(dev, &mt8195_afe_component,
  2958. NULL, 0);
  2959. if (ret) {
  2960. dev_warn(dev, "err_platform\n");
  2961. goto err_pm_put;
  2962. }
  2963. component = devm_kzalloc(dev, sizeof(*component), GFP_KERNEL);
  2964. if (!component) {
  2965. ret = -ENOMEM;
  2966. goto err_pm_put;
  2967. }
  2968. ret = snd_soc_component_initialize(component,
  2969. &mt8195_afe_pcm_dai_component,
  2970. dev);
  2971. if (ret)
  2972. goto err_pm_put;
  2973. #ifdef CONFIG_DEBUG_FS
  2974. component->debugfs_prefix = "pcm";
  2975. #endif
  2976. ret = snd_soc_add_component(component,
  2977. afe->dai_drivers,
  2978. afe->num_dai_drivers);
  2979. if (ret) {
  2980. dev_warn(dev, "err_dai_component\n");
  2981. goto err_pm_put;
  2982. }
  2983. mt8195_afe_init_registers(afe);
  2984. pm_runtime_put_sync(dev);
  2985. afe_priv->pm_runtime_bypass_reg_ctl = false;
  2986. regcache_cache_only(afe->regmap, true);
  2987. regcache_mark_dirty(afe->regmap);
  2988. return 0;
  2989. err_pm_put:
  2990. pm_runtime_put_sync(dev);
  2991. pm_runtime_disable(dev);
  2992. return ret;
  2993. }
  2994. static void mt8195_afe_pcm_dev_remove(struct platform_device *pdev)
  2995. {
  2996. snd_soc_unregister_component(&pdev->dev);
  2997. pm_runtime_disable(&pdev->dev);
  2998. if (!pm_runtime_status_suspended(&pdev->dev))
  2999. mt8195_afe_runtime_suspend(&pdev->dev);
  3000. }
  3001. static const struct of_device_id mt8195_afe_pcm_dt_match[] = {
  3002. {.compatible = "mediatek,mt8195-audio", },
  3003. {},
  3004. };
  3005. MODULE_DEVICE_TABLE(of, mt8195_afe_pcm_dt_match);
  3006. static const struct dev_pm_ops mt8195_afe_pm_ops = {
  3007. SET_RUNTIME_PM_OPS(mt8195_afe_runtime_suspend,
  3008. mt8195_afe_runtime_resume, NULL)
  3009. };
  3010. static struct platform_driver mt8195_afe_pcm_driver = {
  3011. .driver = {
  3012. .name = "mt8195-audio",
  3013. .of_match_table = mt8195_afe_pcm_dt_match,
  3014. .pm = &mt8195_afe_pm_ops,
  3015. },
  3016. .probe = mt8195_afe_pcm_dev_probe,
  3017. .remove_new = mt8195_afe_pcm_dev_remove,
  3018. };
  3019. module_platform_driver(mt8195_afe_pcm_driver);
  3020. MODULE_DESCRIPTION("Mediatek ALSA SoC AFE platform driver for 8195");
  3021. MODULE_AUTHOR("Bicycle Tsai <[email protected]>");
  3022. MODULE_LICENSE("GPL v2");