mt8195-afe-common.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * mt8195-afe-common.h -- Mediatek 8195 audio driver definitions
  4. *
  5. * Copyright (c) 2021 MediaTek Inc.
  6. * Author: Bicycle Tsai <[email protected]>
  7. * Trevor Wu <[email protected]>
  8. */
  9. #ifndef _MT_8195_AFE_COMMON_H_
  10. #define _MT_8195_AFE_COMMON_H_
  11. #include <sound/soc.h>
  12. #include <linux/list.h>
  13. #include <linux/regmap.h>
  14. #include "../common/mtk-base-afe.h"
  15. enum {
  16. MT8195_DAI_START,
  17. MT8195_AFE_MEMIF_START = MT8195_DAI_START,
  18. MT8195_AFE_MEMIF_DL2 = MT8195_AFE_MEMIF_START,
  19. MT8195_AFE_MEMIF_DL3,
  20. MT8195_AFE_MEMIF_DL6,
  21. MT8195_AFE_MEMIF_DL7,
  22. MT8195_AFE_MEMIF_DL8,
  23. MT8195_AFE_MEMIF_DL10,
  24. MT8195_AFE_MEMIF_DL11,
  25. MT8195_AFE_MEMIF_UL_START,
  26. MT8195_AFE_MEMIF_UL1 = MT8195_AFE_MEMIF_UL_START,
  27. MT8195_AFE_MEMIF_UL2,
  28. MT8195_AFE_MEMIF_UL3,
  29. MT8195_AFE_MEMIF_UL4,
  30. MT8195_AFE_MEMIF_UL5,
  31. MT8195_AFE_MEMIF_UL6,
  32. MT8195_AFE_MEMIF_UL8,
  33. MT8195_AFE_MEMIF_UL9,
  34. MT8195_AFE_MEMIF_UL10,
  35. MT8195_AFE_MEMIF_END,
  36. MT8195_AFE_MEMIF_NUM = (MT8195_AFE_MEMIF_END - MT8195_AFE_MEMIF_START),
  37. MT8195_AFE_IO_START = MT8195_AFE_MEMIF_END,
  38. MT8195_AFE_IO_DL_SRC = MT8195_AFE_IO_START,
  39. MT8195_AFE_IO_DPTX,
  40. MT8195_AFE_IO_ETDM_START,
  41. MT8195_AFE_IO_ETDM1_IN = MT8195_AFE_IO_ETDM_START,
  42. MT8195_AFE_IO_ETDM2_IN,
  43. MT8195_AFE_IO_ETDM1_OUT,
  44. MT8195_AFE_IO_ETDM2_OUT,
  45. MT8195_AFE_IO_ETDM3_OUT,
  46. MT8195_AFE_IO_ETDM_END,
  47. MT8195_AFE_IO_ETDM_NUM =
  48. (MT8195_AFE_IO_ETDM_END - MT8195_AFE_IO_ETDM_START),
  49. MT8195_AFE_IO_PCM = MT8195_AFE_IO_ETDM_END,
  50. MT8195_AFE_IO_UL_SRC1,
  51. MT8195_AFE_IO_UL_SRC2,
  52. MT8195_AFE_IO_END,
  53. MT8195_AFE_IO_NUM = (MT8195_AFE_IO_END - MT8195_AFE_IO_START),
  54. MT8195_DAI_END = MT8195_AFE_IO_END,
  55. MT8195_DAI_NUM = (MT8195_DAI_END - MT8195_DAI_START),
  56. };
  57. enum {
  58. MT8195_TOP_CG_A1SYS_TIMING,
  59. MT8195_TOP_CG_A2SYS_TIMING,
  60. MT8195_TOP_CG_26M_TIMING,
  61. MT8195_TOP_CG_NUM,
  62. };
  63. enum {
  64. MT8195_AFE_IRQ_1,
  65. MT8195_AFE_IRQ_2,
  66. MT8195_AFE_IRQ_3,
  67. MT8195_AFE_IRQ_8,
  68. MT8195_AFE_IRQ_9,
  69. MT8195_AFE_IRQ_10,
  70. MT8195_AFE_IRQ_13,
  71. MT8195_AFE_IRQ_14,
  72. MT8195_AFE_IRQ_15,
  73. MT8195_AFE_IRQ_16,
  74. MT8195_AFE_IRQ_17,
  75. MT8195_AFE_IRQ_18,
  76. MT8195_AFE_IRQ_19,
  77. MT8195_AFE_IRQ_20,
  78. MT8195_AFE_IRQ_21,
  79. MT8195_AFE_IRQ_22,
  80. MT8195_AFE_IRQ_23,
  81. MT8195_AFE_IRQ_24,
  82. MT8195_AFE_IRQ_25,
  83. MT8195_AFE_IRQ_26,
  84. MT8195_AFE_IRQ_27,
  85. MT8195_AFE_IRQ_28,
  86. MT8195_AFE_IRQ_NUM,
  87. };
  88. enum {
  89. MT8195_ETDM_OUT1_1X_EN = 9,
  90. MT8195_ETDM_OUT2_1X_EN = 10,
  91. MT8195_ETDM_OUT3_1X_EN = 11,
  92. MT8195_ETDM_IN1_1X_EN = 12,
  93. MT8195_ETDM_IN2_1X_EN = 13,
  94. MT8195_ETDM_IN1_NX_EN = 25,
  95. MT8195_ETDM_IN2_NX_EN = 26,
  96. };
  97. enum {
  98. MT8195_MTKAIF_MISO_0,
  99. MT8195_MTKAIF_MISO_1,
  100. MT8195_MTKAIF_MISO_2,
  101. MT8195_MTKAIF_MISO_NUM,
  102. };
  103. struct mtk_dai_memif_irq_priv {
  104. unsigned int asys_timing_sel;
  105. };
  106. struct mtkaif_param {
  107. bool mtkaif_calibration_ok;
  108. int mtkaif_chosen_phase[MT8195_MTKAIF_MISO_NUM];
  109. int mtkaif_phase_cycle[MT8195_MTKAIF_MISO_NUM];
  110. int mtkaif_dmic_on;
  111. int mtkaif_adda6_only;
  112. };
  113. struct clk;
  114. struct mt8195_afe_private {
  115. struct clk **clk;
  116. struct clk_lookup **lookup;
  117. struct regmap *topckgen;
  118. int pm_runtime_bypass_reg_ctl;
  119. #ifdef CONFIG_DEBUG_FS
  120. struct dentry **debugfs_dentry;
  121. #endif
  122. int afe_on_ref_cnt;
  123. int top_cg_ref_cnt[MT8195_TOP_CG_NUM];
  124. spinlock_t afe_ctrl_lock; /* Lock for afe control */
  125. struct mtk_dai_memif_irq_priv irq_priv[MT8195_AFE_IRQ_NUM];
  126. struct mtkaif_param mtkaif_params;
  127. /* dai */
  128. void *dai_priv[MT8195_DAI_NUM];
  129. };
  130. int mt8195_afe_fs_timing(unsigned int rate);
  131. /* dai register */
  132. int mt8195_dai_adda_register(struct mtk_base_afe *afe);
  133. int mt8195_dai_etdm_register(struct mtk_base_afe *afe);
  134. int mt8195_dai_pcm_register(struct mtk_base_afe *afe);
  135. #define MT8195_SOC_ENUM_EXT(xname, xenum, xhandler_get, xhandler_put, id) \
  136. { \
  137. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  138. .info = snd_soc_info_enum_double, \
  139. .get = xhandler_get, .put = xhandler_put, \
  140. .device = id, \
  141. .private_value = (unsigned long)&xenum, \
  142. }
  143. #endif