mt8192-dai-i2s.c 70 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // MediaTek ALSA SoC Audio DAI I2S Control
  4. //
  5. // Copyright (c) 2020 MediaTek Inc.
  6. // Author: Shane Chien <[email protected]>
  7. //
  8. #include <linux/bitops.h>
  9. #include <linux/regmap.h>
  10. #include <sound/pcm_params.h>
  11. #include "mt8192-afe-clk.h"
  12. #include "mt8192-afe-common.h"
  13. #include "mt8192-afe-gpio.h"
  14. #include "mt8192-interconnection.h"
  15. enum {
  16. I2S_FMT_EIAJ = 0,
  17. I2S_FMT_I2S = 1,
  18. };
  19. enum {
  20. I2S_WLEN_16_BIT = 0,
  21. I2S_WLEN_32_BIT = 1,
  22. };
  23. enum {
  24. I2S_HD_NORMAL = 0,
  25. I2S_HD_LOW_JITTER = 1,
  26. };
  27. enum {
  28. I2S1_SEL_O28_O29 = 0,
  29. I2S1_SEL_O03_O04 = 1,
  30. };
  31. enum {
  32. I2S_IN_PAD_CONNSYS = 0,
  33. I2S_IN_PAD_IO_MUX = 1,
  34. };
  35. struct mtk_afe_i2s_priv {
  36. int id;
  37. int rate; /* for determine which apll to use */
  38. int low_jitter_en;
  39. int share_i2s_id;
  40. int mclk_id;
  41. int mclk_rate;
  42. int mclk_apll;
  43. };
  44. static unsigned int get_i2s_wlen(snd_pcm_format_t format)
  45. {
  46. return snd_pcm_format_physical_width(format) <= 16 ?
  47. I2S_WLEN_16_BIT : I2S_WLEN_32_BIT;
  48. }
  49. #define MTK_AFE_I2S0_KCONTROL_NAME "I2S0_HD_Mux"
  50. #define MTK_AFE_I2S1_KCONTROL_NAME "I2S1_HD_Mux"
  51. #define MTK_AFE_I2S2_KCONTROL_NAME "I2S2_HD_Mux"
  52. #define MTK_AFE_I2S3_KCONTROL_NAME "I2S3_HD_Mux"
  53. #define MTK_AFE_I2S5_KCONTROL_NAME "I2S5_HD_Mux"
  54. #define MTK_AFE_I2S6_KCONTROL_NAME "I2S6_HD_Mux"
  55. #define MTK_AFE_I2S7_KCONTROL_NAME "I2S7_HD_Mux"
  56. #define MTK_AFE_I2S8_KCONTROL_NAME "I2S8_HD_Mux"
  57. #define MTK_AFE_I2S9_KCONTROL_NAME "I2S9_HD_Mux"
  58. #define I2S0_HD_EN_W_NAME "I2S0_HD_EN"
  59. #define I2S1_HD_EN_W_NAME "I2S1_HD_EN"
  60. #define I2S2_HD_EN_W_NAME "I2S2_HD_EN"
  61. #define I2S3_HD_EN_W_NAME "I2S3_HD_EN"
  62. #define I2S5_HD_EN_W_NAME "I2S5_HD_EN"
  63. #define I2S6_HD_EN_W_NAME "I2S6_HD_EN"
  64. #define I2S7_HD_EN_W_NAME "I2S7_HD_EN"
  65. #define I2S8_HD_EN_W_NAME "I2S8_HD_EN"
  66. #define I2S9_HD_EN_W_NAME "I2S9_HD_EN"
  67. #define I2S0_MCLK_EN_W_NAME "I2S0_MCLK_EN"
  68. #define I2S1_MCLK_EN_W_NAME "I2S1_MCLK_EN"
  69. #define I2S2_MCLK_EN_W_NAME "I2S2_MCLK_EN"
  70. #define I2S3_MCLK_EN_W_NAME "I2S3_MCLK_EN"
  71. #define I2S5_MCLK_EN_W_NAME "I2S5_MCLK_EN"
  72. #define I2S6_MCLK_EN_W_NAME "I2S6_MCLK_EN"
  73. #define I2S7_MCLK_EN_W_NAME "I2S7_MCLK_EN"
  74. #define I2S8_MCLK_EN_W_NAME "I2S8_MCLK_EN"
  75. #define I2S9_MCLK_EN_W_NAME "I2S9_MCLK_EN"
  76. static int get_i2s_id_by_name(struct mtk_base_afe *afe,
  77. const char *name)
  78. {
  79. if (strncmp(name, "I2S0", 4) == 0)
  80. return MT8192_DAI_I2S_0;
  81. else if (strncmp(name, "I2S1", 4) == 0)
  82. return MT8192_DAI_I2S_1;
  83. else if (strncmp(name, "I2S2", 4) == 0)
  84. return MT8192_DAI_I2S_2;
  85. else if (strncmp(name, "I2S3", 4) == 0)
  86. return MT8192_DAI_I2S_3;
  87. else if (strncmp(name, "I2S5", 4) == 0)
  88. return MT8192_DAI_I2S_5;
  89. else if (strncmp(name, "I2S6", 4) == 0)
  90. return MT8192_DAI_I2S_6;
  91. else if (strncmp(name, "I2S7", 4) == 0)
  92. return MT8192_DAI_I2S_7;
  93. else if (strncmp(name, "I2S8", 4) == 0)
  94. return MT8192_DAI_I2S_8;
  95. else if (strncmp(name, "I2S9", 4) == 0)
  96. return MT8192_DAI_I2S_9;
  97. else
  98. return -EINVAL;
  99. }
  100. static struct mtk_afe_i2s_priv *get_i2s_priv_by_name(struct mtk_base_afe *afe,
  101. const char *name)
  102. {
  103. struct mt8192_afe_private *afe_priv = afe->platform_priv;
  104. int dai_id = get_i2s_id_by_name(afe, name);
  105. if (dai_id < 0)
  106. return NULL;
  107. return afe_priv->dai_priv[dai_id];
  108. }
  109. /* low jitter control */
  110. static const char * const mt8192_i2s_hd_str[] = {
  111. "Normal", "Low_Jitter"
  112. };
  113. static SOC_ENUM_SINGLE_EXT_DECL(mt8192_i2s_enum, mt8192_i2s_hd_str);
  114. static int mt8192_i2s_hd_get(struct snd_kcontrol *kcontrol,
  115. struct snd_ctl_elem_value *ucontrol)
  116. {
  117. struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
  118. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  119. struct mtk_afe_i2s_priv *i2s_priv;
  120. i2s_priv = get_i2s_priv_by_name(afe, kcontrol->id.name);
  121. if (!i2s_priv) {
  122. dev_warn(afe->dev, "%s(), i2s_priv == NULL", __func__);
  123. return -EINVAL;
  124. }
  125. ucontrol->value.integer.value[0] = i2s_priv->low_jitter_en;
  126. return 0;
  127. }
  128. static int mt8192_i2s_hd_set(struct snd_kcontrol *kcontrol,
  129. struct snd_ctl_elem_value *ucontrol)
  130. {
  131. struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
  132. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  133. struct mtk_afe_i2s_priv *i2s_priv;
  134. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  135. int hd_en;
  136. if (ucontrol->value.enumerated.item[0] >= e->items)
  137. return -EINVAL;
  138. hd_en = ucontrol->value.integer.value[0];
  139. dev_dbg(afe->dev, "%s(), kcontrol name %s, hd_en %d\n",
  140. __func__, kcontrol->id.name, hd_en);
  141. i2s_priv = get_i2s_priv_by_name(afe, kcontrol->id.name);
  142. if (!i2s_priv) {
  143. dev_warn(afe->dev, "%s(), i2s_priv == NULL", __func__);
  144. return -EINVAL;
  145. }
  146. i2s_priv->low_jitter_en = hd_en;
  147. return 0;
  148. }
  149. static const struct snd_kcontrol_new mtk_dai_i2s_controls[] = {
  150. SOC_ENUM_EXT(MTK_AFE_I2S0_KCONTROL_NAME, mt8192_i2s_enum,
  151. mt8192_i2s_hd_get, mt8192_i2s_hd_set),
  152. SOC_ENUM_EXT(MTK_AFE_I2S1_KCONTROL_NAME, mt8192_i2s_enum,
  153. mt8192_i2s_hd_get, mt8192_i2s_hd_set),
  154. SOC_ENUM_EXT(MTK_AFE_I2S2_KCONTROL_NAME, mt8192_i2s_enum,
  155. mt8192_i2s_hd_get, mt8192_i2s_hd_set),
  156. SOC_ENUM_EXT(MTK_AFE_I2S3_KCONTROL_NAME, mt8192_i2s_enum,
  157. mt8192_i2s_hd_get, mt8192_i2s_hd_set),
  158. SOC_ENUM_EXT(MTK_AFE_I2S5_KCONTROL_NAME, mt8192_i2s_enum,
  159. mt8192_i2s_hd_get, mt8192_i2s_hd_set),
  160. SOC_ENUM_EXT(MTK_AFE_I2S6_KCONTROL_NAME, mt8192_i2s_enum,
  161. mt8192_i2s_hd_get, mt8192_i2s_hd_set),
  162. SOC_ENUM_EXT(MTK_AFE_I2S7_KCONTROL_NAME, mt8192_i2s_enum,
  163. mt8192_i2s_hd_get, mt8192_i2s_hd_set),
  164. SOC_ENUM_EXT(MTK_AFE_I2S8_KCONTROL_NAME, mt8192_i2s_enum,
  165. mt8192_i2s_hd_get, mt8192_i2s_hd_set),
  166. SOC_ENUM_EXT(MTK_AFE_I2S9_KCONTROL_NAME, mt8192_i2s_enum,
  167. mt8192_i2s_hd_get, mt8192_i2s_hd_set),
  168. };
  169. /* dai component */
  170. /* i2s virtual mux to output widget */
  171. static const char * const i2s_mux_map[] = {
  172. "Normal", "Dummy_Widget",
  173. };
  174. static int i2s_mux_map_value[] = {
  175. 0, 1,
  176. };
  177. static SOC_VALUE_ENUM_SINGLE_AUTODISABLE_DECL(i2s_mux_map_enum,
  178. SND_SOC_NOPM,
  179. 0,
  180. 1,
  181. i2s_mux_map,
  182. i2s_mux_map_value);
  183. static const struct snd_kcontrol_new i2s0_in_mux_control =
  184. SOC_DAPM_ENUM("I2S0 In Select", i2s_mux_map_enum);
  185. static const struct snd_kcontrol_new i2s8_in_mux_control =
  186. SOC_DAPM_ENUM("I2S8 In Select", i2s_mux_map_enum);
  187. static const struct snd_kcontrol_new i2s1_out_mux_control =
  188. SOC_DAPM_ENUM("I2S1 Out Select", i2s_mux_map_enum);
  189. static const struct snd_kcontrol_new i2s3_out_mux_control =
  190. SOC_DAPM_ENUM("I2S3 Out Select", i2s_mux_map_enum);
  191. static const struct snd_kcontrol_new i2s5_out_mux_control =
  192. SOC_DAPM_ENUM("I2S5 Out Select", i2s_mux_map_enum);
  193. static const struct snd_kcontrol_new i2s7_out_mux_control =
  194. SOC_DAPM_ENUM("I2S7 Out Select", i2s_mux_map_enum);
  195. static const struct snd_kcontrol_new i2s9_out_mux_control =
  196. SOC_DAPM_ENUM("I2S9 Out Select", i2s_mux_map_enum);
  197. /* Tinyconn Mux */
  198. enum {
  199. TINYCONN_CH1_MUX_DL1 = 0x0,
  200. TINYCONN_CH2_MUX_DL1 = 0x1,
  201. TINYCONN_CH1_MUX_DL12 = 0x2,
  202. TINYCONN_CH2_MUX_DL12 = 0x3,
  203. TINYCONN_CH1_MUX_DL2 = 0x4,
  204. TINYCONN_CH2_MUX_DL2 = 0x5,
  205. TINYCONN_CH1_MUX_DL3 = 0x6,
  206. TINYCONN_CH2_MUX_DL3 = 0x7,
  207. TINYCONN_MUX_NONE = 0x1f,
  208. };
  209. static const char * const tinyconn_mux_map[] = {
  210. "NONE",
  211. "DL1_CH1",
  212. "DL1_CH2",
  213. "DL12_CH1",
  214. "DL12_CH2",
  215. "DL2_CH1",
  216. "DL2_CH2",
  217. "DL3_CH1",
  218. "DL3_CH2",
  219. };
  220. static int tinyconn_mux_map_value[] = {
  221. TINYCONN_MUX_NONE,
  222. TINYCONN_CH1_MUX_DL1,
  223. TINYCONN_CH2_MUX_DL1,
  224. TINYCONN_CH1_MUX_DL12,
  225. TINYCONN_CH2_MUX_DL12,
  226. TINYCONN_CH1_MUX_DL2,
  227. TINYCONN_CH2_MUX_DL2,
  228. TINYCONN_CH1_MUX_DL3,
  229. TINYCONN_CH2_MUX_DL3,
  230. };
  231. static SOC_VALUE_ENUM_SINGLE_DECL(i2s1_tinyconn_ch1_mux_map_enum,
  232. AFE_TINY_CONN5,
  233. O_20_CFG_SFT,
  234. O_20_CFG_MASK,
  235. tinyconn_mux_map,
  236. tinyconn_mux_map_value);
  237. static const struct snd_kcontrol_new i2s1_tinyconn_ch1_mux_control =
  238. SOC_DAPM_ENUM("i2s1 ch1 tinyconn Select",
  239. i2s1_tinyconn_ch1_mux_map_enum);
  240. static SOC_VALUE_ENUM_SINGLE_DECL(i2s1_tinyconn_ch2_mux_map_enum,
  241. AFE_TINY_CONN5,
  242. O_21_CFG_SFT,
  243. O_21_CFG_MASK,
  244. tinyconn_mux_map,
  245. tinyconn_mux_map_value);
  246. static const struct snd_kcontrol_new i2s1_tinyconn_ch2_mux_control =
  247. SOC_DAPM_ENUM("i2s1 ch2 tinyconn Select",
  248. i2s1_tinyconn_ch2_mux_map_enum);
  249. static SOC_VALUE_ENUM_SINGLE_DECL(i2s3_tinyconn_ch1_mux_map_enum,
  250. AFE_TINY_CONN5,
  251. O_22_CFG_SFT,
  252. O_22_CFG_MASK,
  253. tinyconn_mux_map,
  254. tinyconn_mux_map_value);
  255. static const struct snd_kcontrol_new i2s3_tinyconn_ch1_mux_control =
  256. SOC_DAPM_ENUM("i2s3 ch1 tinyconn Select",
  257. i2s3_tinyconn_ch1_mux_map_enum);
  258. static SOC_VALUE_ENUM_SINGLE_DECL(i2s3_tinyconn_ch2_mux_map_enum,
  259. AFE_TINY_CONN5,
  260. O_23_CFG_SFT,
  261. O_23_CFG_MASK,
  262. tinyconn_mux_map,
  263. tinyconn_mux_map_value);
  264. static const struct snd_kcontrol_new i2s3_tinyconn_ch2_mux_control =
  265. SOC_DAPM_ENUM("i2s3 ch2 tinyconn Select",
  266. i2s3_tinyconn_ch2_mux_map_enum);
  267. /* i2s in lpbk */
  268. static const char * const i2s_lpbk_mux_map[] = {
  269. "Normal", "Lpbk",
  270. };
  271. static int i2s_lpbk_mux_map_value[] = {
  272. 0, 1,
  273. };
  274. static SOC_VALUE_ENUM_SINGLE_AUTODISABLE_DECL(i2s0_lpbk_mux_map_enum,
  275. AFE_I2S_CON,
  276. I2S_LOOPBACK_SFT,
  277. 1,
  278. i2s_lpbk_mux_map,
  279. i2s_lpbk_mux_map_value);
  280. static const struct snd_kcontrol_new i2s0_lpbk_mux_control =
  281. SOC_DAPM_ENUM("I2S Lpbk Select", i2s0_lpbk_mux_map_enum);
  282. static SOC_VALUE_ENUM_SINGLE_AUTODISABLE_DECL(i2s2_lpbk_mux_map_enum,
  283. AFE_I2S_CON2,
  284. I2S3_LOOPBACK_SFT,
  285. 1,
  286. i2s_lpbk_mux_map,
  287. i2s_lpbk_mux_map_value);
  288. static const struct snd_kcontrol_new i2s2_lpbk_mux_control =
  289. SOC_DAPM_ENUM("I2S Lpbk Select", i2s2_lpbk_mux_map_enum);
  290. /* interconnection */
  291. static const struct snd_kcontrol_new mtk_i2s3_ch1_mix[] = {
  292. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN0, I_DL1_CH1, 1, 0),
  293. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1", AFE_CONN0, I_DL2_CH1, 1, 0),
  294. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1", AFE_CONN0, I_DL3_CH1, 1, 0),
  295. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH1", AFE_CONN0, I_DL12_CH1, 1, 0),
  296. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH1", AFE_CONN0_1, I_DL6_CH1, 1, 0),
  297. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH1", AFE_CONN0_1, I_DL4_CH1, 1, 0),
  298. SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH1", AFE_CONN0_1, I_DL5_CH1, 1, 0),
  299. SOC_DAPM_SINGLE_AUTODISABLE("DL8_CH1", AFE_CONN0_1, I_DL8_CH1, 1, 0),
  300. SOC_DAPM_SINGLE_AUTODISABLE("DL9_CH1", AFE_CONN0_1, I_DL9_CH1, 1, 0),
  301. SOC_DAPM_SINGLE_AUTODISABLE("GAIN1_OUT_CH1", AFE_CONN0,
  302. I_GAIN1_OUT_CH1, 1, 0),
  303. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN0,
  304. I_ADDA_UL_CH1, 1, 0),
  305. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN0,
  306. I_ADDA_UL_CH2, 1, 0),
  307. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH3", AFE_CONN0,
  308. I_ADDA_UL_CH3, 1, 0),
  309. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN0,
  310. I_PCM_1_CAP_CH1, 1, 0),
  311. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN0,
  312. I_PCM_2_CAP_CH1, 1, 0),
  313. };
  314. static const struct snd_kcontrol_new mtk_i2s3_ch2_mix[] = {
  315. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH2", AFE_CONN1, I_DL1_CH2, 1, 0),
  316. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH2", AFE_CONN1, I_DL2_CH2, 1, 0),
  317. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH2", AFE_CONN1, I_DL3_CH2, 1, 0),
  318. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH2", AFE_CONN1, I_DL12_CH2, 1, 0),
  319. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH2", AFE_CONN1_1, I_DL6_CH2, 1, 0),
  320. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH2", AFE_CONN1_1, I_DL4_CH2, 1, 0),
  321. SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH2", AFE_CONN1_1, I_DL5_CH2, 1, 0),
  322. SOC_DAPM_SINGLE_AUTODISABLE("DL8_CH2", AFE_CONN1_1, I_DL8_CH2, 1, 0),
  323. SOC_DAPM_SINGLE_AUTODISABLE("DL9_CH2", AFE_CONN1_1, I_DL9_CH2, 1, 0),
  324. SOC_DAPM_SINGLE_AUTODISABLE("GAIN1_OUT_CH2", AFE_CONN1,
  325. I_GAIN1_OUT_CH2, 1, 0),
  326. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN1,
  327. I_ADDA_UL_CH1, 1, 0),
  328. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN1,
  329. I_ADDA_UL_CH2, 1, 0),
  330. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH3", AFE_CONN1,
  331. I_ADDA_UL_CH3, 1, 0),
  332. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN1,
  333. I_PCM_1_CAP_CH1, 1, 0),
  334. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN1,
  335. I_PCM_2_CAP_CH1, 1, 0),
  336. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH2", AFE_CONN1,
  337. I_PCM_1_CAP_CH2, 1, 0),
  338. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH2", AFE_CONN1,
  339. I_PCM_2_CAP_CH2, 1, 0),
  340. };
  341. static const struct snd_kcontrol_new mtk_i2s1_ch1_mix[] = {
  342. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN28, I_DL1_CH1, 1, 0),
  343. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1", AFE_CONN28, I_DL2_CH1, 1, 0),
  344. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1", AFE_CONN28, I_DL3_CH1, 1, 0),
  345. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH1", AFE_CONN28, I_DL12_CH1, 1, 0),
  346. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH1", AFE_CONN28_1, I_DL6_CH1, 1, 0),
  347. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH1", AFE_CONN28_1, I_DL4_CH1, 1, 0),
  348. SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH1", AFE_CONN28_1, I_DL5_CH1, 1, 0),
  349. SOC_DAPM_SINGLE_AUTODISABLE("DL8_CH1", AFE_CONN28_1, I_DL8_CH1, 1, 0),
  350. SOC_DAPM_SINGLE_AUTODISABLE("DL9_CH1", AFE_CONN28_1, I_DL9_CH1, 1, 0),
  351. SOC_DAPM_SINGLE_AUTODISABLE("GAIN1_OUT_CH1", AFE_CONN28,
  352. I_GAIN1_OUT_CH1, 1, 0),
  353. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN28,
  354. I_ADDA_UL_CH1, 1, 0),
  355. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN28,
  356. I_PCM_1_CAP_CH1, 1, 0),
  357. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN28,
  358. I_PCM_2_CAP_CH1, 1, 0),
  359. };
  360. static const struct snd_kcontrol_new mtk_i2s1_ch2_mix[] = {
  361. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH2", AFE_CONN29, I_DL1_CH2, 1, 0),
  362. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH2", AFE_CONN29, I_DL2_CH2, 1, 0),
  363. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH2", AFE_CONN29, I_DL3_CH2, 1, 0),
  364. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH2", AFE_CONN29, I_DL12_CH2, 1, 0),
  365. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH2", AFE_CONN29_1, I_DL6_CH2, 1, 0),
  366. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH2", AFE_CONN29_1, I_DL4_CH2, 1, 0),
  367. SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH2", AFE_CONN29_1, I_DL5_CH2, 1, 0),
  368. SOC_DAPM_SINGLE_AUTODISABLE("DL8_CH2", AFE_CONN29_1, I_DL8_CH2, 1, 0),
  369. SOC_DAPM_SINGLE_AUTODISABLE("DL9_CH2", AFE_CONN29_1, I_DL9_CH2, 1, 0),
  370. SOC_DAPM_SINGLE_AUTODISABLE("GAIN1_OUT_CH2", AFE_CONN29,
  371. I_GAIN1_OUT_CH2, 1, 0),
  372. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN29,
  373. I_ADDA_UL_CH2, 1, 0),
  374. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN29,
  375. I_PCM_1_CAP_CH1, 1, 0),
  376. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN29,
  377. I_PCM_2_CAP_CH1, 1, 0),
  378. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH2", AFE_CONN29,
  379. I_PCM_1_CAP_CH2, 1, 0),
  380. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH2", AFE_CONN29,
  381. I_PCM_2_CAP_CH2, 1, 0),
  382. };
  383. static const struct snd_kcontrol_new mtk_i2s5_ch1_mix[] = {
  384. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN30, I_DL1_CH1, 1, 0),
  385. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1", AFE_CONN30, I_DL2_CH1, 1, 0),
  386. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1", AFE_CONN30, I_DL3_CH1, 1, 0),
  387. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH1", AFE_CONN30, I_DL12_CH1, 1, 0),
  388. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH1", AFE_CONN30_1, I_DL6_CH1, 1, 0),
  389. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH1", AFE_CONN30_1, I_DL4_CH1, 1, 0),
  390. SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH1", AFE_CONN30_1, I_DL5_CH1, 1, 0),
  391. SOC_DAPM_SINGLE_AUTODISABLE("DL8_CH1", AFE_CONN30_1, I_DL8_CH1, 1, 0),
  392. SOC_DAPM_SINGLE_AUTODISABLE("DL9_CH1", AFE_CONN30_1, I_DL9_CH1, 1, 0),
  393. SOC_DAPM_SINGLE_AUTODISABLE("GAIN1_OUT_CH1", AFE_CONN30,
  394. I_GAIN1_OUT_CH1, 1, 0),
  395. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN30,
  396. I_ADDA_UL_CH1, 1, 0),
  397. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN30,
  398. I_PCM_1_CAP_CH1, 1, 0),
  399. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN30,
  400. I_PCM_2_CAP_CH1, 1, 0),
  401. };
  402. static const struct snd_kcontrol_new mtk_i2s5_ch2_mix[] = {
  403. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH2", AFE_CONN31, I_DL1_CH2, 1, 0),
  404. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH2", AFE_CONN31, I_DL2_CH2, 1, 0),
  405. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH2", AFE_CONN31, I_DL3_CH2, 1, 0),
  406. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH2", AFE_CONN31, I_DL12_CH2, 1, 0),
  407. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH2", AFE_CONN31_1, I_DL6_CH2, 1, 0),
  408. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH2", AFE_CONN31_1, I_DL4_CH2, 1, 0),
  409. SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH2", AFE_CONN31_1, I_DL5_CH2, 1, 0),
  410. SOC_DAPM_SINGLE_AUTODISABLE("DL8_CH2", AFE_CONN31_1, I_DL8_CH2, 1, 0),
  411. SOC_DAPM_SINGLE_AUTODISABLE("DL9_CH2", AFE_CONN31_1, I_DL9_CH2, 1, 0),
  412. SOC_DAPM_SINGLE_AUTODISABLE("GAIN1_OUT_CH2", AFE_CONN31,
  413. I_GAIN1_OUT_CH2, 1, 0),
  414. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN31,
  415. I_ADDA_UL_CH2, 1, 0),
  416. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN31,
  417. I_PCM_1_CAP_CH1, 1, 0),
  418. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN31,
  419. I_PCM_2_CAP_CH1, 1, 0),
  420. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH2", AFE_CONN31,
  421. I_PCM_1_CAP_CH2, 1, 0),
  422. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH2", AFE_CONN31,
  423. I_PCM_2_CAP_CH2, 1, 0),
  424. };
  425. static const struct snd_kcontrol_new mtk_i2s7_ch1_mix[] = {
  426. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN54, I_DL1_CH1, 1, 0),
  427. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1", AFE_CONN54, I_DL2_CH1, 1, 0),
  428. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1", AFE_CONN54, I_DL3_CH1, 1, 0),
  429. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH1", AFE_CONN54, I_DL12_CH1, 1, 0),
  430. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH1", AFE_CONN54_1, I_DL6_CH1, 1, 0),
  431. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH1", AFE_CONN54_1, I_DL4_CH1, 1, 0),
  432. SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH1", AFE_CONN54_1, I_DL5_CH1, 1, 0),
  433. SOC_DAPM_SINGLE_AUTODISABLE("DL9_CH1", AFE_CONN54_1, I_DL9_CH1, 1, 0),
  434. SOC_DAPM_SINGLE_AUTODISABLE("GAIN1_OUT_CH1", AFE_CONN54,
  435. I_GAIN1_OUT_CH1, 1, 0),
  436. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN54,
  437. I_ADDA_UL_CH1, 1, 0),
  438. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN54,
  439. I_PCM_1_CAP_CH1, 1, 0),
  440. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN54,
  441. I_PCM_2_CAP_CH1, 1, 0),
  442. };
  443. static const struct snd_kcontrol_new mtk_i2s7_ch2_mix[] = {
  444. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH2", AFE_CONN55, I_DL1_CH2, 1, 0),
  445. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH2", AFE_CONN55, I_DL2_CH2, 1, 0),
  446. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH2", AFE_CONN55, I_DL3_CH2, 1, 0),
  447. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH2", AFE_CONN55, I_DL12_CH2, 1, 0),
  448. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH2", AFE_CONN55_1, I_DL6_CH2, 1, 0),
  449. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH2", AFE_CONN55_1, I_DL4_CH2, 1, 0),
  450. SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH2", AFE_CONN55_1, I_DL5_CH2, 1, 0),
  451. SOC_DAPM_SINGLE_AUTODISABLE("DL9_CH2", AFE_CONN55_1, I_DL9_CH2, 1, 0),
  452. SOC_DAPM_SINGLE_AUTODISABLE("GAIN1_OUT_CH2", AFE_CONN55,
  453. I_GAIN1_OUT_CH2, 1, 0),
  454. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN55,
  455. I_ADDA_UL_CH2, 1, 0),
  456. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN55,
  457. I_PCM_1_CAP_CH1, 1, 0),
  458. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN55,
  459. I_PCM_2_CAP_CH1, 1, 0),
  460. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH2", AFE_CONN55,
  461. I_PCM_1_CAP_CH2, 1, 0),
  462. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH2", AFE_CONN55,
  463. I_PCM_2_CAP_CH2, 1, 0),
  464. };
  465. static const struct snd_kcontrol_new mtk_i2s9_ch1_mix[] = {
  466. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN56, I_DL1_CH1, 1, 0),
  467. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1", AFE_CONN56, I_DL2_CH1, 1, 0),
  468. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1", AFE_CONN56, I_DL3_CH1, 1, 0),
  469. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH1", AFE_CONN56, I_DL12_CH1, 1, 0),
  470. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH1", AFE_CONN56_1, I_DL6_CH1, 1, 0),
  471. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH1", AFE_CONN56_1, I_DL4_CH1, 1, 0),
  472. SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH1", AFE_CONN56_1, I_DL5_CH1, 1, 0),
  473. SOC_DAPM_SINGLE_AUTODISABLE("DL8_CH1", AFE_CONN56_1, I_DL8_CH1, 1, 0),
  474. SOC_DAPM_SINGLE_AUTODISABLE("DL9_CH1", AFE_CONN56_1, I_DL9_CH1, 1, 0),
  475. SOC_DAPM_SINGLE_AUTODISABLE("GAIN1_OUT_CH1", AFE_CONN56,
  476. I_GAIN1_OUT_CH1, 1, 0),
  477. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN56,
  478. I_ADDA_UL_CH1, 1, 0),
  479. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN56,
  480. I_PCM_1_CAP_CH1, 1, 0),
  481. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN56,
  482. I_PCM_2_CAP_CH1, 1, 0),
  483. };
  484. static const struct snd_kcontrol_new mtk_i2s9_ch2_mix[] = {
  485. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH2", AFE_CONN57, I_DL1_CH2, 1, 0),
  486. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH2", AFE_CONN57, I_DL2_CH2, 1, 0),
  487. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH2", AFE_CONN57, I_DL3_CH2, 1, 0),
  488. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH2", AFE_CONN57, I_DL12_CH2, 1, 0),
  489. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH2", AFE_CONN57_1, I_DL6_CH2, 1, 0),
  490. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH2", AFE_CONN57_1, I_DL4_CH2, 1, 0),
  491. SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH2", AFE_CONN57_1, I_DL5_CH2, 1, 0),
  492. SOC_DAPM_SINGLE_AUTODISABLE("DL8_CH2", AFE_CONN57_1, I_DL8_CH2, 1, 0),
  493. SOC_DAPM_SINGLE_AUTODISABLE("DL9_CH2", AFE_CONN57_1, I_DL9_CH2, 1, 0),
  494. SOC_DAPM_SINGLE_AUTODISABLE("GAIN1_OUT_CH2", AFE_CONN57,
  495. I_GAIN1_OUT_CH2, 1, 0),
  496. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN57,
  497. I_ADDA_UL_CH2, 1, 0),
  498. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN57,
  499. I_PCM_1_CAP_CH1, 1, 0),
  500. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN57,
  501. I_PCM_2_CAP_CH1, 1, 0),
  502. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH2", AFE_CONN57,
  503. I_PCM_1_CAP_CH2, 1, 0),
  504. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH2", AFE_CONN57,
  505. I_PCM_2_CAP_CH2, 1, 0),
  506. };
  507. enum {
  508. SUPPLY_SEQ_APLL,
  509. SUPPLY_SEQ_I2S_MCLK_EN,
  510. SUPPLY_SEQ_I2S_HD_EN,
  511. SUPPLY_SEQ_I2S_EN,
  512. };
  513. static int mtk_i2s_en_event(struct snd_soc_dapm_widget *w,
  514. struct snd_kcontrol *kcontrol,
  515. int event)
  516. {
  517. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  518. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  519. struct mtk_afe_i2s_priv *i2s_priv;
  520. i2s_priv = get_i2s_priv_by_name(afe, w->name);
  521. if (!i2s_priv) {
  522. dev_warn(afe->dev, "%s(), i2s_priv == NULL", __func__);
  523. return -EINVAL;
  524. }
  525. dev_dbg(cmpnt->dev, "%s(), name %s, event 0x%x\n",
  526. __func__, w->name, event);
  527. switch (event) {
  528. case SND_SOC_DAPM_PRE_PMU:
  529. mt8192_afe_gpio_request(afe->dev, true, i2s_priv->id, 0);
  530. break;
  531. case SND_SOC_DAPM_POST_PMD:
  532. mt8192_afe_gpio_request(afe->dev, false, i2s_priv->id, 0);
  533. break;
  534. default:
  535. break;
  536. }
  537. return 0;
  538. }
  539. static int mtk_apll_event(struct snd_soc_dapm_widget *w,
  540. struct snd_kcontrol *kcontrol,
  541. int event)
  542. {
  543. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  544. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  545. dev_dbg(cmpnt->dev, "%s(), name %s, event 0x%x\n",
  546. __func__, w->name, event);
  547. switch (event) {
  548. case SND_SOC_DAPM_PRE_PMU:
  549. if (strcmp(w->name, APLL1_W_NAME) == 0)
  550. mt8192_apll1_enable(afe);
  551. else
  552. mt8192_apll2_enable(afe);
  553. break;
  554. case SND_SOC_DAPM_POST_PMD:
  555. if (strcmp(w->name, APLL1_W_NAME) == 0)
  556. mt8192_apll1_disable(afe);
  557. else
  558. mt8192_apll2_disable(afe);
  559. break;
  560. default:
  561. break;
  562. }
  563. return 0;
  564. }
  565. static int i2s_out_tinyconn_event(struct snd_soc_dapm_widget *w,
  566. struct snd_kcontrol *kcontrol,
  567. int event)
  568. {
  569. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  570. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  571. unsigned int reg;
  572. unsigned int reg_shift;
  573. unsigned int reg_mask_shift;
  574. dev_dbg(afe->dev, "%s(), event 0x%x\n", __func__, event);
  575. if (strstr(w->name, "I2S1")) {
  576. reg = AFE_I2S_CON1;
  577. reg_shift = I2S2_32BIT_EN_SFT;
  578. reg_mask_shift = I2S2_32BIT_EN_MASK_SFT;
  579. } else if (strstr(w->name, "I2S3")) {
  580. reg = AFE_I2S_CON3;
  581. reg_shift = I2S4_32BIT_EN_SFT;
  582. reg_mask_shift = I2S4_32BIT_EN_MASK_SFT;
  583. } else if (strstr(w->name, "I2S5")) {
  584. reg = AFE_I2S_CON4;
  585. reg_shift = I2S5_32BIT_EN_SFT;
  586. reg_mask_shift = I2S5_32BIT_EN_MASK_SFT;
  587. } else if (strstr(w->name, "I2S7")) {
  588. reg = AFE_I2S_CON7;
  589. reg_shift = I2S7_32BIT_EN_SFT;
  590. reg_mask_shift = I2S7_32BIT_EN_MASK_SFT;
  591. } else if (strstr(w->name, "I2S9")) {
  592. reg = AFE_I2S_CON9;
  593. reg_shift = I2S9_32BIT_EN_SFT;
  594. reg_mask_shift = I2S9_32BIT_EN_MASK_SFT;
  595. } else {
  596. reg = AFE_I2S_CON1;
  597. reg_shift = I2S2_32BIT_EN_SFT;
  598. reg_mask_shift = I2S2_32BIT_EN_MASK_SFT;
  599. dev_warn(afe->dev, "%s(), error widget name %s, use i2s1\n",
  600. __func__, w->name);
  601. }
  602. switch (event) {
  603. case SND_SOC_DAPM_PRE_PMU:
  604. regmap_update_bits(afe->regmap, reg, reg_mask_shift,
  605. 0x1 << reg_shift);
  606. break;
  607. case SND_SOC_DAPM_PRE_PMD:
  608. regmap_update_bits(afe->regmap, reg, reg_mask_shift,
  609. 0x0 << reg_shift);
  610. break;
  611. default:
  612. break;
  613. }
  614. return 0;
  615. }
  616. static int mtk_mclk_en_event(struct snd_soc_dapm_widget *w,
  617. struct snd_kcontrol *kcontrol,
  618. int event)
  619. {
  620. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  621. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  622. struct mtk_afe_i2s_priv *i2s_priv;
  623. dev_dbg(cmpnt->dev, "%s(), name %s, event 0x%x\n",
  624. __func__, w->name, event);
  625. i2s_priv = get_i2s_priv_by_name(afe, w->name);
  626. if (!i2s_priv) {
  627. dev_warn(afe->dev, "%s(), i2s_priv == NULL", __func__);
  628. return -EINVAL;
  629. }
  630. switch (event) {
  631. case SND_SOC_DAPM_PRE_PMU:
  632. mt8192_mck_enable(afe, i2s_priv->mclk_id, i2s_priv->mclk_rate);
  633. break;
  634. case SND_SOC_DAPM_POST_PMD:
  635. i2s_priv->mclk_rate = 0;
  636. mt8192_mck_disable(afe, i2s_priv->mclk_id);
  637. break;
  638. default:
  639. break;
  640. }
  641. return 0;
  642. }
  643. static const struct snd_soc_dapm_widget mtk_dai_i2s_widgets[] = {
  644. SND_SOC_DAPM_INPUT("CONNSYS"),
  645. SND_SOC_DAPM_MIXER("I2S1_CH1", SND_SOC_NOPM, 0, 0,
  646. mtk_i2s1_ch1_mix,
  647. ARRAY_SIZE(mtk_i2s1_ch1_mix)),
  648. SND_SOC_DAPM_MIXER("I2S1_CH2", SND_SOC_NOPM, 0, 0,
  649. mtk_i2s1_ch2_mix,
  650. ARRAY_SIZE(mtk_i2s1_ch2_mix)),
  651. SND_SOC_DAPM_MIXER("I2S3_CH1", SND_SOC_NOPM, 0, 0,
  652. mtk_i2s3_ch1_mix,
  653. ARRAY_SIZE(mtk_i2s3_ch1_mix)),
  654. SND_SOC_DAPM_MIXER("I2S3_CH2", SND_SOC_NOPM, 0, 0,
  655. mtk_i2s3_ch2_mix,
  656. ARRAY_SIZE(mtk_i2s3_ch2_mix)),
  657. SND_SOC_DAPM_MIXER("I2S5_CH1", SND_SOC_NOPM, 0, 0,
  658. mtk_i2s5_ch1_mix,
  659. ARRAY_SIZE(mtk_i2s5_ch1_mix)),
  660. SND_SOC_DAPM_MIXER("I2S5_CH2", SND_SOC_NOPM, 0, 0,
  661. mtk_i2s5_ch2_mix,
  662. ARRAY_SIZE(mtk_i2s5_ch2_mix)),
  663. SND_SOC_DAPM_MIXER("I2S7_CH1", SND_SOC_NOPM, 0, 0,
  664. mtk_i2s7_ch1_mix,
  665. ARRAY_SIZE(mtk_i2s7_ch1_mix)),
  666. SND_SOC_DAPM_MIXER("I2S7_CH2", SND_SOC_NOPM, 0, 0,
  667. mtk_i2s7_ch2_mix,
  668. ARRAY_SIZE(mtk_i2s7_ch2_mix)),
  669. SND_SOC_DAPM_MIXER("I2S9_CH1", SND_SOC_NOPM, 0, 0,
  670. mtk_i2s9_ch1_mix,
  671. ARRAY_SIZE(mtk_i2s9_ch1_mix)),
  672. SND_SOC_DAPM_MIXER("I2S9_CH2", SND_SOC_NOPM, 0, 0,
  673. mtk_i2s9_ch2_mix,
  674. ARRAY_SIZE(mtk_i2s9_ch2_mix)),
  675. SND_SOC_DAPM_MUX_E("I2S1_TINYCONN_CH1_MUX", SND_SOC_NOPM, 0, 0,
  676. &i2s1_tinyconn_ch1_mux_control,
  677. i2s_out_tinyconn_event,
  678. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  679. SND_SOC_DAPM_MUX_E("I2S1_TINYCONN_CH2_MUX", SND_SOC_NOPM, 0, 0,
  680. &i2s1_tinyconn_ch2_mux_control,
  681. i2s_out_tinyconn_event,
  682. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  683. SND_SOC_DAPM_MUX_E("I2S3_TINYCONN_CH1_MUX", SND_SOC_NOPM, 0, 0,
  684. &i2s3_tinyconn_ch1_mux_control,
  685. i2s_out_tinyconn_event,
  686. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  687. SND_SOC_DAPM_MUX_E("I2S3_TINYCONN_CH2_MUX", SND_SOC_NOPM, 0, 0,
  688. &i2s3_tinyconn_ch2_mux_control,
  689. i2s_out_tinyconn_event,
  690. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  691. /* i2s en*/
  692. SND_SOC_DAPM_SUPPLY_S("I2S0_EN", SUPPLY_SEQ_I2S_EN,
  693. AFE_I2S_CON, I2S_EN_SFT, 0,
  694. mtk_i2s_en_event,
  695. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  696. SND_SOC_DAPM_SUPPLY_S("I2S1_EN", SUPPLY_SEQ_I2S_EN,
  697. AFE_I2S_CON1, I2S_EN_SFT, 0,
  698. mtk_i2s_en_event,
  699. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  700. SND_SOC_DAPM_SUPPLY_S("I2S2_EN", SUPPLY_SEQ_I2S_EN,
  701. AFE_I2S_CON2, I2S_EN_SFT, 0,
  702. mtk_i2s_en_event,
  703. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  704. SND_SOC_DAPM_SUPPLY_S("I2S3_EN", SUPPLY_SEQ_I2S_EN,
  705. AFE_I2S_CON3, I2S_EN_SFT, 0,
  706. mtk_i2s_en_event,
  707. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  708. SND_SOC_DAPM_SUPPLY_S("I2S5_EN", SUPPLY_SEQ_I2S_EN,
  709. AFE_I2S_CON4, I2S5_EN_SFT, 0,
  710. mtk_i2s_en_event,
  711. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  712. SND_SOC_DAPM_SUPPLY_S("I2S6_EN", SUPPLY_SEQ_I2S_EN,
  713. AFE_I2S_CON6, I2S6_EN_SFT, 0,
  714. mtk_i2s_en_event,
  715. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  716. SND_SOC_DAPM_SUPPLY_S("I2S7_EN", SUPPLY_SEQ_I2S_EN,
  717. AFE_I2S_CON7, I2S7_EN_SFT, 0,
  718. mtk_i2s_en_event,
  719. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  720. SND_SOC_DAPM_SUPPLY_S("I2S8_EN", SUPPLY_SEQ_I2S_EN,
  721. AFE_I2S_CON8, I2S8_EN_SFT, 0,
  722. mtk_i2s_en_event,
  723. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  724. SND_SOC_DAPM_SUPPLY_S("I2S9_EN", SUPPLY_SEQ_I2S_EN,
  725. AFE_I2S_CON9, I2S9_EN_SFT, 0,
  726. mtk_i2s_en_event,
  727. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  728. /* i2s hd en */
  729. SND_SOC_DAPM_SUPPLY_S(I2S0_HD_EN_W_NAME, SUPPLY_SEQ_I2S_HD_EN,
  730. AFE_I2S_CON, I2S1_HD_EN_SFT, 0, NULL, 0),
  731. SND_SOC_DAPM_SUPPLY_S(I2S1_HD_EN_W_NAME, SUPPLY_SEQ_I2S_HD_EN,
  732. AFE_I2S_CON1, I2S2_HD_EN_SFT, 0, NULL, 0),
  733. SND_SOC_DAPM_SUPPLY_S(I2S2_HD_EN_W_NAME, SUPPLY_SEQ_I2S_HD_EN,
  734. AFE_I2S_CON2, I2S3_HD_EN_SFT, 0, NULL, 0),
  735. SND_SOC_DAPM_SUPPLY_S(I2S3_HD_EN_W_NAME, SUPPLY_SEQ_I2S_HD_EN,
  736. AFE_I2S_CON3, I2S4_HD_EN_SFT, 0, NULL, 0),
  737. SND_SOC_DAPM_SUPPLY_S(I2S5_HD_EN_W_NAME, SUPPLY_SEQ_I2S_HD_EN,
  738. AFE_I2S_CON4, I2S5_HD_EN_SFT, 0, NULL, 0),
  739. SND_SOC_DAPM_SUPPLY_S(I2S6_HD_EN_W_NAME, SUPPLY_SEQ_I2S_HD_EN,
  740. AFE_I2S_CON6, I2S6_HD_EN_SFT, 0, NULL, 0),
  741. SND_SOC_DAPM_SUPPLY_S(I2S7_HD_EN_W_NAME, SUPPLY_SEQ_I2S_HD_EN,
  742. AFE_I2S_CON7, I2S7_HD_EN_SFT, 0, NULL, 0),
  743. SND_SOC_DAPM_SUPPLY_S(I2S8_HD_EN_W_NAME, SUPPLY_SEQ_I2S_HD_EN,
  744. AFE_I2S_CON8, I2S8_HD_EN_SFT, 0, NULL, 0),
  745. SND_SOC_DAPM_SUPPLY_S(I2S9_HD_EN_W_NAME, SUPPLY_SEQ_I2S_HD_EN,
  746. AFE_I2S_CON9, I2S9_HD_EN_SFT, 0, NULL, 0),
  747. /* i2s mclk en */
  748. SND_SOC_DAPM_SUPPLY_S(I2S0_MCLK_EN_W_NAME, SUPPLY_SEQ_I2S_MCLK_EN,
  749. SND_SOC_NOPM, 0, 0,
  750. mtk_mclk_en_event,
  751. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  752. SND_SOC_DAPM_SUPPLY_S(I2S1_MCLK_EN_W_NAME, SUPPLY_SEQ_I2S_MCLK_EN,
  753. SND_SOC_NOPM, 0, 0,
  754. mtk_mclk_en_event,
  755. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  756. SND_SOC_DAPM_SUPPLY_S(I2S2_MCLK_EN_W_NAME, SUPPLY_SEQ_I2S_MCLK_EN,
  757. SND_SOC_NOPM, 0, 0,
  758. mtk_mclk_en_event,
  759. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  760. SND_SOC_DAPM_SUPPLY_S(I2S3_MCLK_EN_W_NAME, SUPPLY_SEQ_I2S_MCLK_EN,
  761. SND_SOC_NOPM, 0, 0,
  762. mtk_mclk_en_event,
  763. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  764. SND_SOC_DAPM_SUPPLY_S(I2S5_MCLK_EN_W_NAME, SUPPLY_SEQ_I2S_MCLK_EN,
  765. SND_SOC_NOPM, 0, 0,
  766. mtk_mclk_en_event,
  767. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  768. SND_SOC_DAPM_SUPPLY_S(I2S6_MCLK_EN_W_NAME, SUPPLY_SEQ_I2S_MCLK_EN,
  769. SND_SOC_NOPM, 0, 0,
  770. mtk_mclk_en_event,
  771. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  772. SND_SOC_DAPM_SUPPLY_S(I2S7_MCLK_EN_W_NAME, SUPPLY_SEQ_I2S_MCLK_EN,
  773. SND_SOC_NOPM, 0, 0,
  774. mtk_mclk_en_event,
  775. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  776. SND_SOC_DAPM_SUPPLY_S(I2S8_MCLK_EN_W_NAME, SUPPLY_SEQ_I2S_MCLK_EN,
  777. SND_SOC_NOPM, 0, 0,
  778. mtk_mclk_en_event,
  779. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  780. SND_SOC_DAPM_SUPPLY_S(I2S9_MCLK_EN_W_NAME, SUPPLY_SEQ_I2S_MCLK_EN,
  781. SND_SOC_NOPM, 0, 0,
  782. mtk_mclk_en_event,
  783. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  784. /* apll */
  785. SND_SOC_DAPM_SUPPLY_S(APLL1_W_NAME, SUPPLY_SEQ_APLL,
  786. SND_SOC_NOPM, 0, 0,
  787. mtk_apll_event,
  788. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  789. SND_SOC_DAPM_SUPPLY_S(APLL2_W_NAME, SUPPLY_SEQ_APLL,
  790. SND_SOC_NOPM, 0, 0,
  791. mtk_apll_event,
  792. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  793. /* allow i2s on without codec on */
  794. SND_SOC_DAPM_OUTPUT("I2S_DUMMY_OUT"),
  795. SND_SOC_DAPM_MUX("I2S1_Out_Mux",
  796. SND_SOC_NOPM, 0, 0, &i2s1_out_mux_control),
  797. SND_SOC_DAPM_MUX("I2S3_Out_Mux",
  798. SND_SOC_NOPM, 0, 0, &i2s3_out_mux_control),
  799. SND_SOC_DAPM_MUX("I2S5_Out_Mux",
  800. SND_SOC_NOPM, 0, 0, &i2s5_out_mux_control),
  801. SND_SOC_DAPM_MUX("I2S7_Out_Mux",
  802. SND_SOC_NOPM, 0, 0, &i2s7_out_mux_control),
  803. SND_SOC_DAPM_MUX("I2S9_Out_Mux",
  804. SND_SOC_NOPM, 0, 0, &i2s9_out_mux_control),
  805. SND_SOC_DAPM_INPUT("I2S_DUMMY_IN"),
  806. SND_SOC_DAPM_MUX("I2S0_In_Mux",
  807. SND_SOC_NOPM, 0, 0, &i2s0_in_mux_control),
  808. SND_SOC_DAPM_MUX("I2S8_In_Mux",
  809. SND_SOC_NOPM, 0, 0, &i2s8_in_mux_control),
  810. /* i2s in lpbk */
  811. SND_SOC_DAPM_MUX("I2S0_Lpbk_Mux",
  812. SND_SOC_NOPM, 0, 0, &i2s0_lpbk_mux_control),
  813. SND_SOC_DAPM_MUX("I2S2_Lpbk_Mux",
  814. SND_SOC_NOPM, 0, 0, &i2s2_lpbk_mux_control),
  815. };
  816. static int mtk_afe_i2s_share_connect(struct snd_soc_dapm_widget *source,
  817. struct snd_soc_dapm_widget *sink)
  818. {
  819. struct snd_soc_dapm_widget *w = sink;
  820. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  821. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  822. struct mtk_afe_i2s_priv *i2s_priv;
  823. i2s_priv = get_i2s_priv_by_name(afe, sink->name);
  824. if (!i2s_priv) {
  825. dev_warn(afe->dev, "%s(), i2s_priv == NULL", __func__);
  826. return 0;
  827. }
  828. if (i2s_priv->share_i2s_id < 0)
  829. return 0;
  830. return i2s_priv->share_i2s_id == get_i2s_id_by_name(afe, source->name);
  831. }
  832. static int mtk_afe_i2s_hd_connect(struct snd_soc_dapm_widget *source,
  833. struct snd_soc_dapm_widget *sink)
  834. {
  835. struct snd_soc_dapm_widget *w = sink;
  836. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  837. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  838. struct mtk_afe_i2s_priv *i2s_priv;
  839. i2s_priv = get_i2s_priv_by_name(afe, sink->name);
  840. if (!i2s_priv) {
  841. dev_warn(afe->dev, "%s(), i2s_priv == NULL", __func__);
  842. return 0;
  843. }
  844. if (get_i2s_id_by_name(afe, sink->name) ==
  845. get_i2s_id_by_name(afe, source->name))
  846. return i2s_priv->low_jitter_en;
  847. /* check if share i2s need hd en */
  848. if (i2s_priv->share_i2s_id < 0)
  849. return 0;
  850. if (i2s_priv->share_i2s_id == get_i2s_id_by_name(afe, source->name))
  851. return i2s_priv->low_jitter_en;
  852. return 0;
  853. }
  854. static int mtk_afe_i2s_apll_connect(struct snd_soc_dapm_widget *source,
  855. struct snd_soc_dapm_widget *sink)
  856. {
  857. struct snd_soc_dapm_widget *w = sink;
  858. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  859. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  860. struct mtk_afe_i2s_priv *i2s_priv;
  861. int cur_apll;
  862. int i2s_need_apll;
  863. i2s_priv = get_i2s_priv_by_name(afe, w->name);
  864. if (!i2s_priv) {
  865. dev_warn(afe->dev, "%s(), i2s_priv == NULL", __func__);
  866. return 0;
  867. }
  868. /* which apll */
  869. cur_apll = mt8192_get_apll_by_name(afe, source->name);
  870. /* choose APLL from i2s rate */
  871. i2s_need_apll = mt8192_get_apll_by_rate(afe, i2s_priv->rate);
  872. if (i2s_need_apll == cur_apll)
  873. return 1;
  874. return 0;
  875. }
  876. static int mtk_afe_i2s_mclk_connect(struct snd_soc_dapm_widget *source,
  877. struct snd_soc_dapm_widget *sink)
  878. {
  879. struct snd_soc_dapm_widget *w = sink;
  880. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  881. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  882. struct mtk_afe_i2s_priv *i2s_priv;
  883. i2s_priv = get_i2s_priv_by_name(afe, sink->name);
  884. if (!i2s_priv) {
  885. dev_warn(afe->dev, "%s(), i2s_priv == NULL", __func__);
  886. return 0;
  887. }
  888. if (get_i2s_id_by_name(afe, sink->name) ==
  889. get_i2s_id_by_name(afe, source->name))
  890. return (i2s_priv->mclk_rate > 0) ? 1 : 0;
  891. /* check if share i2s need mclk */
  892. if (i2s_priv->share_i2s_id < 0)
  893. return 0;
  894. if (i2s_priv->share_i2s_id == get_i2s_id_by_name(afe, source->name))
  895. return (i2s_priv->mclk_rate > 0) ? 1 : 0;
  896. return 0;
  897. }
  898. static int mtk_afe_mclk_apll_connect(struct snd_soc_dapm_widget *source,
  899. struct snd_soc_dapm_widget *sink)
  900. {
  901. struct snd_soc_dapm_widget *w = sink;
  902. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  903. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  904. struct mtk_afe_i2s_priv *i2s_priv;
  905. int cur_apll;
  906. i2s_priv = get_i2s_priv_by_name(afe, w->name);
  907. if (!i2s_priv) {
  908. dev_warn(afe->dev, "%s(), i2s_priv == NULL", __func__);
  909. return 0;
  910. }
  911. /* which apll */
  912. cur_apll = mt8192_get_apll_by_name(afe, source->name);
  913. if (i2s_priv->mclk_apll == cur_apll)
  914. return 1;
  915. return 0;
  916. }
  917. static const struct snd_soc_dapm_route mtk_dai_i2s_routes[] = {
  918. {"Connsys I2S", NULL, "CONNSYS"},
  919. /* i2s0 */
  920. {"I2S0", NULL, "I2S0_EN"},
  921. {"I2S0", NULL, "I2S1_EN", mtk_afe_i2s_share_connect},
  922. {"I2S0", NULL, "I2S2_EN", mtk_afe_i2s_share_connect},
  923. {"I2S0", NULL, "I2S3_EN", mtk_afe_i2s_share_connect},
  924. {"I2S0", NULL, "I2S5_EN", mtk_afe_i2s_share_connect},
  925. {"I2S0", NULL, "I2S6_EN", mtk_afe_i2s_share_connect},
  926. {"I2S0", NULL, "I2S7_EN", mtk_afe_i2s_share_connect},
  927. {"I2S0", NULL, "I2S8_EN", mtk_afe_i2s_share_connect},
  928. {"I2S0", NULL, "I2S9_EN", mtk_afe_i2s_share_connect},
  929. {"I2S0", NULL, I2S0_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  930. {"I2S0", NULL, I2S1_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  931. {"I2S0", NULL, I2S2_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  932. {"I2S0", NULL, I2S3_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  933. {"I2S0", NULL, I2S5_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  934. {"I2S0", NULL, I2S6_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  935. {"I2S0", NULL, I2S7_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  936. {"I2S0", NULL, I2S8_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  937. {"I2S0", NULL, I2S9_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  938. {I2S0_HD_EN_W_NAME, NULL, APLL1_W_NAME, mtk_afe_i2s_apll_connect},
  939. {I2S0_HD_EN_W_NAME, NULL, APLL2_W_NAME, mtk_afe_i2s_apll_connect},
  940. {"I2S0", NULL, I2S0_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  941. {"I2S0", NULL, I2S1_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  942. {"I2S0", NULL, I2S2_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  943. {"I2S0", NULL, I2S3_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  944. {"I2S0", NULL, I2S5_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  945. {"I2S0", NULL, I2S6_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  946. {"I2S0", NULL, I2S7_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  947. {"I2S0", NULL, I2S8_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  948. {"I2S0", NULL, I2S9_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  949. {I2S0_MCLK_EN_W_NAME, NULL, APLL1_W_NAME, mtk_afe_mclk_apll_connect},
  950. {I2S0_MCLK_EN_W_NAME, NULL, APLL2_W_NAME, mtk_afe_mclk_apll_connect},
  951. /* i2s1 */
  952. {"I2S1_CH1", "DL1_CH1", "DL1"},
  953. {"I2S1_CH2", "DL1_CH2", "DL1"},
  954. {"I2S1_TINYCONN_CH1_MUX", "DL1_CH1", "DL1"},
  955. {"I2S1_TINYCONN_CH2_MUX", "DL1_CH2", "DL1"},
  956. {"I2S1_CH1", "DL2_CH1", "DL2"},
  957. {"I2S1_CH2", "DL2_CH2", "DL2"},
  958. {"I2S1_TINYCONN_CH1_MUX", "DL2_CH1", "DL2"},
  959. {"I2S1_TINYCONN_CH2_MUX", "DL2_CH2", "DL2"},
  960. {"I2S1_CH1", "DL3_CH1", "DL3"},
  961. {"I2S1_CH2", "DL3_CH2", "DL3"},
  962. {"I2S1_TINYCONN_CH1_MUX", "DL3_CH1", "DL3"},
  963. {"I2S1_TINYCONN_CH2_MUX", "DL3_CH2", "DL3"},
  964. {"I2S1_CH1", "DL12_CH1", "DL12"},
  965. {"I2S1_CH2", "DL12_CH2", "DL12"},
  966. {"I2S1_TINYCONN_CH1_MUX", "DL12_CH1", "DL12"},
  967. {"I2S1_TINYCONN_CH2_MUX", "DL12_CH2", "DL12"},
  968. {"I2S1_CH1", "DL4_CH1", "DL4"},
  969. {"I2S1_CH2", "DL4_CH2", "DL4"},
  970. {"I2S1_CH1", "DL5_CH1", "DL5"},
  971. {"I2S1_CH2", "DL5_CH2", "DL5"},
  972. {"I2S1_CH1", "DL6_CH1", "DL6"},
  973. {"I2S1_CH2", "DL6_CH2", "DL6"},
  974. {"I2S1_CH1", "DL8_CH1", "DL8"},
  975. {"I2S1_CH2", "DL8_CH2", "DL8"},
  976. {"I2S1", NULL, "I2S1_CH1"},
  977. {"I2S1", NULL, "I2S1_CH2"},
  978. {"I2S1", NULL, "I2S3_TINYCONN_CH1_MUX"},
  979. {"I2S1", NULL, "I2S3_TINYCONN_CH2_MUX"},
  980. {"I2S1", NULL, "I2S0_EN", mtk_afe_i2s_share_connect},
  981. {"I2S1", NULL, "I2S1_EN"},
  982. {"I2S1", NULL, "I2S2_EN", mtk_afe_i2s_share_connect},
  983. {"I2S1", NULL, "I2S3_EN", mtk_afe_i2s_share_connect},
  984. {"I2S1", NULL, "I2S5_EN", mtk_afe_i2s_share_connect},
  985. {"I2S1", NULL, "I2S6_EN", mtk_afe_i2s_share_connect},
  986. {"I2S1", NULL, "I2S7_EN", mtk_afe_i2s_share_connect},
  987. {"I2S1", NULL, "I2S8_EN", mtk_afe_i2s_share_connect},
  988. {"I2S1", NULL, "I2S9_EN", mtk_afe_i2s_share_connect},
  989. {"I2S1", NULL, I2S0_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  990. {"I2S1", NULL, I2S1_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  991. {"I2S1", NULL, I2S2_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  992. {"I2S1", NULL, I2S3_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  993. {"I2S1", NULL, I2S5_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  994. {"I2S1", NULL, I2S6_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  995. {"I2S1", NULL, I2S7_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  996. {"I2S1", NULL, I2S8_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  997. {"I2S1", NULL, I2S9_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  998. {I2S1_HD_EN_W_NAME, NULL, APLL1_W_NAME, mtk_afe_i2s_apll_connect},
  999. {I2S1_HD_EN_W_NAME, NULL, APLL2_W_NAME, mtk_afe_i2s_apll_connect},
  1000. {"I2S1", NULL, I2S0_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1001. {"I2S1", NULL, I2S1_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1002. {"I2S1", NULL, I2S2_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1003. {"I2S1", NULL, I2S3_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1004. {"I2S1", NULL, I2S5_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1005. {"I2S1", NULL, I2S6_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1006. {"I2S1", NULL, I2S7_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1007. {"I2S1", NULL, I2S8_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1008. {"I2S1", NULL, I2S9_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1009. {I2S1_MCLK_EN_W_NAME, NULL, APLL1_W_NAME, mtk_afe_mclk_apll_connect},
  1010. {I2S1_MCLK_EN_W_NAME, NULL, APLL2_W_NAME, mtk_afe_mclk_apll_connect},
  1011. /* i2s2 */
  1012. {"I2S2", NULL, "I2S0_EN", mtk_afe_i2s_share_connect},
  1013. {"I2S2", NULL, "I2S1_EN", mtk_afe_i2s_share_connect},
  1014. {"I2S2", NULL, "I2S2_EN"},
  1015. {"I2S2", NULL, "I2S3_EN", mtk_afe_i2s_share_connect},
  1016. {"I2S2", NULL, "I2S5_EN", mtk_afe_i2s_share_connect},
  1017. {"I2S2", NULL, "I2S6_EN", mtk_afe_i2s_share_connect},
  1018. {"I2S2", NULL, "I2S7_EN", mtk_afe_i2s_share_connect},
  1019. {"I2S2", NULL, "I2S8_EN", mtk_afe_i2s_share_connect},
  1020. {"I2S2", NULL, "I2S9_EN", mtk_afe_i2s_share_connect},
  1021. {"I2S2", NULL, I2S0_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1022. {"I2S2", NULL, I2S1_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1023. {"I2S2", NULL, I2S2_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1024. {"I2S2", NULL, I2S3_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1025. {"I2S2", NULL, I2S5_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1026. {"I2S2", NULL, I2S6_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1027. {"I2S2", NULL, I2S7_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1028. {"I2S2", NULL, I2S8_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1029. {"I2S2", NULL, I2S9_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1030. {I2S2_HD_EN_W_NAME, NULL, APLL1_W_NAME, mtk_afe_i2s_apll_connect},
  1031. {I2S2_HD_EN_W_NAME, NULL, APLL2_W_NAME, mtk_afe_i2s_apll_connect},
  1032. {"I2S2", NULL, I2S0_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1033. {"I2S2", NULL, I2S1_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1034. {"I2S2", NULL, I2S2_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1035. {"I2S2", NULL, I2S3_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1036. {"I2S2", NULL, I2S5_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1037. {"I2S2", NULL, I2S6_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1038. {"I2S2", NULL, I2S7_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1039. {"I2S2", NULL, I2S8_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1040. {"I2S2", NULL, I2S9_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1041. {I2S2_MCLK_EN_W_NAME, NULL, APLL1_W_NAME, mtk_afe_mclk_apll_connect},
  1042. {I2S2_MCLK_EN_W_NAME, NULL, APLL2_W_NAME, mtk_afe_mclk_apll_connect},
  1043. /* i2s3 */
  1044. {"I2S3_CH1", "DL1_CH1", "DL1"},
  1045. {"I2S3_CH2", "DL1_CH2", "DL1"},
  1046. {"I2S3_TINYCONN_CH1_MUX", "DL1_CH1", "DL1"},
  1047. {"I2S3_TINYCONN_CH2_MUX", "DL1_CH2", "DL1"},
  1048. {"I2S3_CH1", "DL2_CH1", "DL2"},
  1049. {"I2S3_CH2", "DL2_CH2", "DL2"},
  1050. {"I2S3_TINYCONN_CH1_MUX", "DL2_CH1", "DL2"},
  1051. {"I2S3_TINYCONN_CH2_MUX", "DL2_CH2", "DL2"},
  1052. {"I2S3_CH1", "DL3_CH1", "DL3"},
  1053. {"I2S3_CH2", "DL3_CH2", "DL3"},
  1054. {"I2S3_TINYCONN_CH1_MUX", "DL3_CH1", "DL3"},
  1055. {"I2S3_TINYCONN_CH2_MUX", "DL3_CH2", "DL3"},
  1056. {"I2S3_CH1", "DL12_CH1", "DL12"},
  1057. {"I2S3_CH2", "DL12_CH2", "DL12"},
  1058. {"I2S3_TINYCONN_CH1_MUX", "DL12_CH1", "DL12"},
  1059. {"I2S3_TINYCONN_CH2_MUX", "DL12_CH2", "DL12"},
  1060. {"I2S3_CH1", "DL4_CH1", "DL4"},
  1061. {"I2S3_CH2", "DL4_CH2", "DL4"},
  1062. {"I2S3_CH1", "DL5_CH1", "DL5"},
  1063. {"I2S3_CH2", "DL5_CH2", "DL5"},
  1064. {"I2S3_CH1", "DL6_CH1", "DL6"},
  1065. {"I2S3_CH2", "DL6_CH2", "DL6"},
  1066. {"I2S3_CH1", "DL8_CH1", "DL8"},
  1067. {"I2S3_CH2", "DL8_CH2", "DL8"},
  1068. {"I2S3", NULL, "I2S3_CH1"},
  1069. {"I2S3", NULL, "I2S3_CH2"},
  1070. {"I2S3", NULL, "I2S3_TINYCONN_CH1_MUX"},
  1071. {"I2S3", NULL, "I2S3_TINYCONN_CH2_MUX"},
  1072. {"I2S3", NULL, "I2S0_EN", mtk_afe_i2s_share_connect},
  1073. {"I2S3", NULL, "I2S1_EN", mtk_afe_i2s_share_connect},
  1074. {"I2S3", NULL, "I2S2_EN", mtk_afe_i2s_share_connect},
  1075. {"I2S3", NULL, "I2S3_EN"},
  1076. {"I2S3", NULL, "I2S5_EN", mtk_afe_i2s_share_connect},
  1077. {"I2S3", NULL, "I2S6_EN", mtk_afe_i2s_share_connect},
  1078. {"I2S3", NULL, "I2S7_EN", mtk_afe_i2s_share_connect},
  1079. {"I2S3", NULL, "I2S8_EN", mtk_afe_i2s_share_connect},
  1080. {"I2S3", NULL, "I2S9_EN", mtk_afe_i2s_share_connect},
  1081. {"I2S3", NULL, I2S0_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1082. {"I2S3", NULL, I2S1_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1083. {"I2S3", NULL, I2S2_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1084. {"I2S3", NULL, I2S3_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1085. {"I2S3", NULL, I2S5_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1086. {"I2S3", NULL, I2S6_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1087. {"I2S3", NULL, I2S7_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1088. {"I2S3", NULL, I2S8_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1089. {"I2S3", NULL, I2S9_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1090. {I2S3_HD_EN_W_NAME, NULL, APLL1_W_NAME, mtk_afe_i2s_apll_connect},
  1091. {I2S3_HD_EN_W_NAME, NULL, APLL2_W_NAME, mtk_afe_i2s_apll_connect},
  1092. {"I2S3", NULL, I2S0_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1093. {"I2S3", NULL, I2S1_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1094. {"I2S3", NULL, I2S2_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1095. {"I2S3", NULL, I2S3_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1096. {"I2S3", NULL, I2S5_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1097. {"I2S3", NULL, I2S6_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1098. {"I2S3", NULL, I2S7_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1099. {"I2S3", NULL, I2S8_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1100. {"I2S3", NULL, I2S9_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1101. {I2S3_MCLK_EN_W_NAME, NULL, APLL1_W_NAME, mtk_afe_mclk_apll_connect},
  1102. {I2S3_MCLK_EN_W_NAME, NULL, APLL2_W_NAME, mtk_afe_mclk_apll_connect},
  1103. /* i2s5 */
  1104. {"I2S5_CH1", "DL1_CH1", "DL1"},
  1105. {"I2S5_CH2", "DL1_CH2", "DL1"},
  1106. {"I2S5_CH1", "DL2_CH1", "DL2"},
  1107. {"I2S5_CH2", "DL2_CH2", "DL2"},
  1108. {"I2S5_CH1", "DL3_CH1", "DL3"},
  1109. {"I2S5_CH2", "DL3_CH2", "DL3"},
  1110. {"I2S5_CH1", "DL12_CH1", "DL12"},
  1111. {"I2S5_CH2", "DL12_CH2", "DL12"},
  1112. {"I2S5_CH1", "DL4_CH1", "DL4"},
  1113. {"I2S5_CH2", "DL4_CH2", "DL4"},
  1114. {"I2S5_CH1", "DL5_CH1", "DL5"},
  1115. {"I2S5_CH2", "DL5_CH2", "DL5"},
  1116. {"I2S5_CH1", "DL6_CH1", "DL6"},
  1117. {"I2S5_CH2", "DL6_CH2", "DL6"},
  1118. {"I2S5_CH1", "DL8_CH1", "DL8"},
  1119. {"I2S5_CH2", "DL8_CH2", "DL8"},
  1120. {"I2S5", NULL, "I2S5_CH1"},
  1121. {"I2S5", NULL, "I2S5_CH2"},
  1122. {"I2S5", NULL, "I2S0_EN", mtk_afe_i2s_share_connect},
  1123. {"I2S5", NULL, "I2S1_EN", mtk_afe_i2s_share_connect},
  1124. {"I2S5", NULL, "I2S2_EN", mtk_afe_i2s_share_connect},
  1125. {"I2S5", NULL, "I2S3_EN", mtk_afe_i2s_share_connect},
  1126. {"I2S5", NULL, "I2S5_EN"},
  1127. {"I2S5", NULL, "I2S6_EN", mtk_afe_i2s_share_connect},
  1128. {"I2S5", NULL, "I2S7_EN", mtk_afe_i2s_share_connect},
  1129. {"I2S5", NULL, "I2S8_EN", mtk_afe_i2s_share_connect},
  1130. {"I2S5", NULL, "I2S9_EN", mtk_afe_i2s_share_connect},
  1131. {"I2S5", NULL, I2S0_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1132. {"I2S5", NULL, I2S1_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1133. {"I2S5", NULL, I2S2_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1134. {"I2S5", NULL, I2S3_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1135. {"I2S5", NULL, I2S5_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1136. {"I2S5", NULL, I2S6_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1137. {"I2S5", NULL, I2S7_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1138. {"I2S5", NULL, I2S8_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1139. {"I2S5", NULL, I2S9_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1140. {I2S5_HD_EN_W_NAME, NULL, APLL1_W_NAME, mtk_afe_i2s_apll_connect},
  1141. {I2S5_HD_EN_W_NAME, NULL, APLL2_W_NAME, mtk_afe_i2s_apll_connect},
  1142. {"I2S5", NULL, I2S0_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1143. {"I2S5", NULL, I2S1_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1144. {"I2S5", NULL, I2S2_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1145. {"I2S5", NULL, I2S3_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1146. {"I2S5", NULL, I2S5_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1147. {"I2S5", NULL, I2S6_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1148. {"I2S5", NULL, I2S7_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1149. {"I2S5", NULL, I2S8_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1150. {"I2S5", NULL, I2S9_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1151. {I2S5_MCLK_EN_W_NAME, NULL, APLL1_W_NAME, mtk_afe_mclk_apll_connect},
  1152. {I2S5_MCLK_EN_W_NAME, NULL, APLL2_W_NAME, mtk_afe_mclk_apll_connect},
  1153. /* i2s6 */
  1154. {"I2S6", NULL, "I2S0_EN", mtk_afe_i2s_share_connect},
  1155. {"I2S6", NULL, "I2S1_EN", mtk_afe_i2s_share_connect},
  1156. {"I2S6", NULL, "I2S2_EN", mtk_afe_i2s_share_connect},
  1157. {"I2S6", NULL, "I2S3_EN", mtk_afe_i2s_share_connect},
  1158. {"I2S6", NULL, "I2S5_EN", mtk_afe_i2s_share_connect},
  1159. {"I2S6", NULL, "I2S6_EN"},
  1160. {"I2S6", NULL, "I2S7_EN", mtk_afe_i2s_share_connect},
  1161. {"I2S6", NULL, "I2S8_EN", mtk_afe_i2s_share_connect},
  1162. {"I2S6", NULL, "I2S9_EN", mtk_afe_i2s_share_connect},
  1163. {"I2S6", NULL, I2S0_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1164. {"I2S6", NULL, I2S1_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1165. {"I2S6", NULL, I2S2_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1166. {"I2S6", NULL, I2S3_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1167. {"I2S6", NULL, I2S5_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1168. {"I2S6", NULL, I2S6_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1169. {"I2S6", NULL, I2S7_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1170. {"I2S6", NULL, I2S8_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1171. {"I2S6", NULL, I2S9_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1172. {I2S6_HD_EN_W_NAME, NULL, APLL1_W_NAME, mtk_afe_i2s_apll_connect},
  1173. {I2S6_HD_EN_W_NAME, NULL, APLL2_W_NAME, mtk_afe_i2s_apll_connect},
  1174. {"I2S6", NULL, I2S0_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1175. {"I2S6", NULL, I2S1_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1176. {"I2S6", NULL, I2S2_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1177. {"I2S6", NULL, I2S3_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1178. {"I2S6", NULL, I2S5_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1179. {"I2S6", NULL, I2S6_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1180. {"I2S6", NULL, I2S7_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1181. {"I2S6", NULL, I2S8_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1182. {"I2S6", NULL, I2S9_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1183. {I2S6_MCLK_EN_W_NAME, NULL, APLL1_W_NAME, mtk_afe_mclk_apll_connect},
  1184. {I2S6_MCLK_EN_W_NAME, NULL, APLL2_W_NAME, mtk_afe_mclk_apll_connect},
  1185. /* i2s7 */
  1186. {"I2S7", NULL, "I2S7_CH1"},
  1187. {"I2S7", NULL, "I2S7_CH2"},
  1188. {"I2S7", NULL, "I2S0_EN", mtk_afe_i2s_share_connect},
  1189. {"I2S7", NULL, "I2S1_EN", mtk_afe_i2s_share_connect},
  1190. {"I2S7", NULL, "I2S2_EN", mtk_afe_i2s_share_connect},
  1191. {"I2S7", NULL, "I2S3_EN", mtk_afe_i2s_share_connect},
  1192. {"I2S7", NULL, "I2S5_EN", mtk_afe_i2s_share_connect},
  1193. {"I2S7", NULL, "I2S6_EN", mtk_afe_i2s_share_connect},
  1194. {"I2S7", NULL, "I2S7_EN"},
  1195. {"I2S7", NULL, "I2S8_EN", mtk_afe_i2s_share_connect},
  1196. {"I2S7", NULL, "I2S9_EN", mtk_afe_i2s_share_connect},
  1197. {"I2S7", NULL, I2S0_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1198. {"I2S7", NULL, I2S1_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1199. {"I2S7", NULL, I2S2_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1200. {"I2S7", NULL, I2S3_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1201. {"I2S7", NULL, I2S5_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1202. {"I2S7", NULL, I2S6_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1203. {"I2S7", NULL, I2S7_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1204. {"I2S7", NULL, I2S8_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1205. {"I2S7", NULL, I2S9_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1206. {I2S7_HD_EN_W_NAME, NULL, APLL1_W_NAME, mtk_afe_i2s_apll_connect},
  1207. {I2S7_HD_EN_W_NAME, NULL, APLL2_W_NAME, mtk_afe_i2s_apll_connect},
  1208. {"I2S7", NULL, I2S0_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1209. {"I2S7", NULL, I2S1_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1210. {"I2S7", NULL, I2S2_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1211. {"I2S7", NULL, I2S3_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1212. {"I2S7", NULL, I2S5_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1213. {"I2S7", NULL, I2S6_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1214. {"I2S7", NULL, I2S7_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1215. {"I2S7", NULL, I2S8_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1216. {"I2S7", NULL, I2S9_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1217. {I2S7_MCLK_EN_W_NAME, NULL, APLL1_W_NAME, mtk_afe_mclk_apll_connect},
  1218. {I2S7_MCLK_EN_W_NAME, NULL, APLL2_W_NAME, mtk_afe_mclk_apll_connect},
  1219. /* i2s8 */
  1220. {"I2S8", NULL, "I2S0_EN", mtk_afe_i2s_share_connect},
  1221. {"I2S8", NULL, "I2S1_EN", mtk_afe_i2s_share_connect},
  1222. {"I2S8", NULL, "I2S2_EN", mtk_afe_i2s_share_connect},
  1223. {"I2S8", NULL, "I2S3_EN", mtk_afe_i2s_share_connect},
  1224. {"I2S8", NULL, "I2S5_EN", mtk_afe_i2s_share_connect},
  1225. {"I2S8", NULL, "I2S6_EN", mtk_afe_i2s_share_connect},
  1226. {"I2S8", NULL, "I2S7_EN", mtk_afe_i2s_share_connect},
  1227. {"I2S8", NULL, "I2S8_EN"},
  1228. {"I2S8", NULL, "I2S9_EN", mtk_afe_i2s_share_connect},
  1229. {"I2S8", NULL, I2S0_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1230. {"I2S8", NULL, I2S1_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1231. {"I2S8", NULL, I2S2_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1232. {"I2S8", NULL, I2S3_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1233. {"I2S8", NULL, I2S5_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1234. {"I2S8", NULL, I2S6_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1235. {"I2S8", NULL, I2S7_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1236. {"I2S8", NULL, I2S8_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1237. {"I2S8", NULL, I2S9_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1238. {I2S8_HD_EN_W_NAME, NULL, APLL1_W_NAME, mtk_afe_i2s_apll_connect},
  1239. {I2S8_HD_EN_W_NAME, NULL, APLL2_W_NAME, mtk_afe_i2s_apll_connect},
  1240. {"I2S8", NULL, I2S0_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1241. {"I2S8", NULL, I2S1_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1242. {"I2S8", NULL, I2S2_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1243. {"I2S8", NULL, I2S3_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1244. {"I2S8", NULL, I2S5_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1245. {"I2S8", NULL, I2S6_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1246. {"I2S8", NULL, I2S7_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1247. {"I2S8", NULL, I2S8_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1248. {"I2S8", NULL, I2S9_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1249. {I2S8_MCLK_EN_W_NAME, NULL, APLL1_W_NAME, mtk_afe_mclk_apll_connect},
  1250. {I2S8_MCLK_EN_W_NAME, NULL, APLL2_W_NAME, mtk_afe_mclk_apll_connect},
  1251. /* i2s9 */
  1252. {"I2S9_CH1", "DL1_CH1", "DL1"},
  1253. {"I2S9_CH2", "DL1_CH2", "DL1"},
  1254. {"I2S9_CH1", "DL2_CH1", "DL2"},
  1255. {"I2S9_CH2", "DL2_CH2", "DL2"},
  1256. {"I2S9_CH1", "DL3_CH1", "DL3"},
  1257. {"I2S9_CH2", "DL3_CH2", "DL3"},
  1258. {"I2S9_CH1", "DL12_CH1", "DL12"},
  1259. {"I2S9_CH2", "DL12_CH2", "DL12"},
  1260. {"I2S9_CH1", "DL4_CH1", "DL4"},
  1261. {"I2S9_CH2", "DL4_CH2", "DL4"},
  1262. {"I2S9_CH1", "DL5_CH1", "DL5"},
  1263. {"I2S9_CH2", "DL5_CH2", "DL5"},
  1264. {"I2S9_CH1", "DL6_CH1", "DL6"},
  1265. {"I2S9_CH2", "DL6_CH2", "DL6"},
  1266. {"I2S9_CH1", "DL8_CH1", "DL8"},
  1267. {"I2S9_CH2", "DL8_CH2", "DL8"},
  1268. {"I2S9_CH1", "DL9_CH1", "DL9"},
  1269. {"I2S9_CH2", "DL9_CH2", "DL9"},
  1270. {"I2S9", NULL, "I2S9_CH1"},
  1271. {"I2S9", NULL, "I2S9_CH2"},
  1272. {"I2S9", NULL, "I2S0_EN", mtk_afe_i2s_share_connect},
  1273. {"I2S9", NULL, "I2S1_EN", mtk_afe_i2s_share_connect},
  1274. {"I2S9", NULL, "I2S2_EN", mtk_afe_i2s_share_connect},
  1275. {"I2S9", NULL, "I2S3_EN", mtk_afe_i2s_share_connect},
  1276. {"I2S9", NULL, "I2S5_EN", mtk_afe_i2s_share_connect},
  1277. {"I2S9", NULL, "I2S6_EN", mtk_afe_i2s_share_connect},
  1278. {"I2S9", NULL, "I2S7_EN", mtk_afe_i2s_share_connect},
  1279. {"I2S9", NULL, "I2S8_EN", mtk_afe_i2s_share_connect},
  1280. {"I2S9", NULL, "I2S9_EN"},
  1281. {"I2S9", NULL, I2S0_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1282. {"I2S9", NULL, I2S1_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1283. {"I2S9", NULL, I2S2_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1284. {"I2S9", NULL, I2S3_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1285. {"I2S9", NULL, I2S5_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1286. {"I2S9", NULL, I2S6_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1287. {"I2S9", NULL, I2S7_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1288. {"I2S9", NULL, I2S8_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1289. {"I2S9", NULL, I2S9_HD_EN_W_NAME, mtk_afe_i2s_hd_connect},
  1290. {I2S9_HD_EN_W_NAME, NULL, APLL1_W_NAME, mtk_afe_i2s_apll_connect},
  1291. {I2S9_HD_EN_W_NAME, NULL, APLL2_W_NAME, mtk_afe_i2s_apll_connect},
  1292. {"I2S9", NULL, I2S0_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1293. {"I2S9", NULL, I2S1_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1294. {"I2S9", NULL, I2S2_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1295. {"I2S9", NULL, I2S3_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1296. {"I2S9", NULL, I2S5_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1297. {"I2S9", NULL, I2S6_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1298. {"I2S9", NULL, I2S7_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1299. {"I2S9", NULL, I2S8_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1300. {"I2S9", NULL, I2S9_MCLK_EN_W_NAME, mtk_afe_i2s_mclk_connect},
  1301. {I2S9_MCLK_EN_W_NAME, NULL, APLL1_W_NAME, mtk_afe_mclk_apll_connect},
  1302. {I2S9_MCLK_EN_W_NAME, NULL, APLL2_W_NAME, mtk_afe_mclk_apll_connect},
  1303. /* allow i2s on without codec on */
  1304. {"I2S0", NULL, "I2S0_In_Mux"},
  1305. {"I2S0_In_Mux", "Dummy_Widget", "I2S_DUMMY_IN"},
  1306. {"I2S8", NULL, "I2S8_In_Mux"},
  1307. {"I2S8_In_Mux", "Dummy_Widget", "I2S_DUMMY_IN"},
  1308. {"I2S1_Out_Mux", "Dummy_Widget", "I2S1"},
  1309. {"I2S_DUMMY_OUT", NULL, "I2S1_Out_Mux"},
  1310. {"I2S3_Out_Mux", "Dummy_Widget", "I2S3"},
  1311. {"I2S_DUMMY_OUT", NULL, "I2S3_Out_Mux"},
  1312. {"I2S5_Out_Mux", "Dummy_Widget", "I2S5"},
  1313. {"I2S_DUMMY_OUT", NULL, "I2S5_Out_Mux"},
  1314. {"I2S7_Out_Mux", "Dummy_Widget", "I2S7"},
  1315. {"I2S_DUMMY_OUT", NULL, "I2S7_Out_Mux"},
  1316. {"I2S9_Out_Mux", "Dummy_Widget", "I2S9"},
  1317. {"I2S_DUMMY_OUT", NULL, "I2S9_Out_Mux"},
  1318. /* i2s in lpbk */
  1319. {"I2S0_Lpbk_Mux", "Lpbk", "I2S3"},
  1320. {"I2S2_Lpbk_Mux", "Lpbk", "I2S1"},
  1321. {"I2S0", NULL, "I2S0_Lpbk_Mux"},
  1322. {"I2S2", NULL, "I2S2_Lpbk_Mux"},
  1323. };
  1324. /* dai ops */
  1325. static int mtk_dai_connsys_i2s_hw_params(struct snd_pcm_substream *substream,
  1326. struct snd_pcm_hw_params *params,
  1327. struct snd_soc_dai *dai)
  1328. {
  1329. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  1330. unsigned int rate = params_rate(params);
  1331. unsigned int rate_reg = mt8192_rate_transform(afe->dev,
  1332. rate, dai->id);
  1333. unsigned int i2s_con = 0;
  1334. dev_dbg(afe->dev, "%s(), id %d, stream %d, rate %d\n",
  1335. __func__, dai->id, substream->stream, rate);
  1336. /* non-inverse, i2s mode, proxy mode, 16bits, from connsys */
  1337. i2s_con |= 0 << INV_PAD_CTRL_SFT;
  1338. i2s_con |= I2S_FMT_I2S << I2S_FMT_SFT;
  1339. i2s_con |= 1 << I2S_SRC_SFT;
  1340. i2s_con |= get_i2s_wlen(SNDRV_PCM_FORMAT_S16_LE) << I2S_WLEN_SFT;
  1341. i2s_con |= 0 << I2SIN_PAD_SEL_SFT;
  1342. regmap_write(afe->regmap, AFE_CONNSYS_I2S_CON, i2s_con);
  1343. /* use asrc */
  1344. regmap_update_bits(afe->regmap,
  1345. AFE_CONNSYS_I2S_CON,
  1346. I2S_BYPSRC_MASK_SFT,
  1347. 0x0 << I2S_BYPSRC_SFT);
  1348. /* proxy mode, set i2s for asrc */
  1349. regmap_update_bits(afe->regmap,
  1350. AFE_CONNSYS_I2S_CON,
  1351. I2S_MODE_MASK_SFT,
  1352. rate_reg << I2S_MODE_SFT);
  1353. switch (rate) {
  1354. case 32000:
  1355. regmap_write(afe->regmap, AFE_ASRC_2CH_CON3, 0x140000);
  1356. break;
  1357. case 44100:
  1358. regmap_write(afe->regmap, AFE_ASRC_2CH_CON3, 0x001B9000);
  1359. break;
  1360. default:
  1361. regmap_write(afe->regmap, AFE_ASRC_2CH_CON3, 0x001E0000);
  1362. break;
  1363. }
  1364. /* Calibration setting */
  1365. regmap_write(afe->regmap, AFE_ASRC_2CH_CON4, 0x00140000);
  1366. regmap_write(afe->regmap, AFE_ASRC_2CH_CON9, 0x00036000);
  1367. regmap_write(afe->regmap, AFE_ASRC_2CH_CON10, 0x0002FC00);
  1368. regmap_write(afe->regmap, AFE_ASRC_2CH_CON6, 0x00007EF4);
  1369. regmap_write(afe->regmap, AFE_ASRC_2CH_CON5, 0x00FF5986);
  1370. /* 0:Stereo 1:Mono */
  1371. regmap_update_bits(afe->regmap,
  1372. AFE_ASRC_2CH_CON2,
  1373. CHSET_IS_MONO_MASK_SFT,
  1374. 0x0 << CHSET_IS_MONO_SFT);
  1375. return 0;
  1376. }
  1377. static int mtk_dai_connsys_i2s_trigger(struct snd_pcm_substream *substream,
  1378. int cmd, struct snd_soc_dai *dai)
  1379. {
  1380. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  1381. struct mt8192_afe_private *afe_priv = afe->platform_priv;
  1382. dev_dbg(afe->dev, "%s(), cmd %d, stream %d\n",
  1383. __func__, cmd, substream->stream);
  1384. switch (cmd) {
  1385. case SNDRV_PCM_TRIGGER_START:
  1386. case SNDRV_PCM_TRIGGER_RESUME:
  1387. /* i2s enable */
  1388. regmap_update_bits(afe->regmap,
  1389. AFE_CONNSYS_I2S_CON,
  1390. I2S_EN_MASK_SFT,
  1391. 0x1 << I2S_EN_SFT);
  1392. /* calibrator enable */
  1393. regmap_update_bits(afe->regmap,
  1394. AFE_ASRC_2CH_CON5,
  1395. CALI_EN_MASK_SFT,
  1396. 0x1 << CALI_EN_SFT);
  1397. /* asrc enable */
  1398. regmap_update_bits(afe->regmap,
  1399. AFE_ASRC_2CH_CON0,
  1400. CON0_CHSET_STR_CLR_MASK_SFT,
  1401. 0x1 << CON0_CHSET_STR_CLR_SFT);
  1402. regmap_update_bits(afe->regmap,
  1403. AFE_ASRC_2CH_CON0,
  1404. CON0_ASM_ON_MASK_SFT,
  1405. 0x1 << CON0_ASM_ON_SFT);
  1406. afe_priv->dai_on[dai->id] = true;
  1407. break;
  1408. case SNDRV_PCM_TRIGGER_STOP:
  1409. case SNDRV_PCM_TRIGGER_SUSPEND:
  1410. regmap_update_bits(afe->regmap,
  1411. AFE_ASRC_2CH_CON0,
  1412. CON0_ASM_ON_MASK_SFT,
  1413. 0 << CON0_ASM_ON_SFT);
  1414. regmap_update_bits(afe->regmap,
  1415. AFE_ASRC_2CH_CON5,
  1416. CALI_EN_MASK_SFT,
  1417. 0 << CALI_EN_SFT);
  1418. /* i2s disable */
  1419. regmap_update_bits(afe->regmap,
  1420. AFE_CONNSYS_I2S_CON,
  1421. I2S_EN_MASK_SFT,
  1422. 0x0 << I2S_EN_SFT);
  1423. /* bypass asrc */
  1424. regmap_update_bits(afe->regmap,
  1425. AFE_CONNSYS_I2S_CON,
  1426. I2S_BYPSRC_MASK_SFT,
  1427. 0x1 << I2S_BYPSRC_SFT);
  1428. afe_priv->dai_on[dai->id] = false;
  1429. break;
  1430. default:
  1431. return -EINVAL;
  1432. }
  1433. return 0;
  1434. }
  1435. static const struct snd_soc_dai_ops mtk_dai_connsys_i2s_ops = {
  1436. .hw_params = mtk_dai_connsys_i2s_hw_params,
  1437. .trigger = mtk_dai_connsys_i2s_trigger,
  1438. };
  1439. /* i2s */
  1440. static int mtk_dai_i2s_config(struct mtk_base_afe *afe,
  1441. struct snd_pcm_hw_params *params,
  1442. int i2s_id)
  1443. {
  1444. struct mt8192_afe_private *afe_priv = afe->platform_priv;
  1445. struct mtk_afe_i2s_priv *i2s_priv = afe_priv->dai_priv[i2s_id];
  1446. unsigned int rate = params_rate(params);
  1447. unsigned int rate_reg = mt8192_rate_transform(afe->dev,
  1448. rate, i2s_id);
  1449. snd_pcm_format_t format = params_format(params);
  1450. unsigned int i2s_con = 0;
  1451. int ret = 0;
  1452. dev_dbg(afe->dev, "%s(), id %d, rate %d, format %d\n",
  1453. __func__, i2s_id, rate, format);
  1454. if (i2s_priv)
  1455. i2s_priv->rate = rate;
  1456. else
  1457. dev_warn(afe->dev, "%s(), i2s_priv == NULL", __func__);
  1458. switch (i2s_id) {
  1459. case MT8192_DAI_I2S_0:
  1460. i2s_con = I2S_IN_PAD_IO_MUX << I2SIN_PAD_SEL_SFT;
  1461. i2s_con |= rate_reg << I2S_OUT_MODE_SFT;
  1462. i2s_con |= I2S_FMT_I2S << I2S_FMT_SFT;
  1463. i2s_con |= get_i2s_wlen(format) << I2S_WLEN_SFT;
  1464. regmap_update_bits(afe->regmap, AFE_I2S_CON,
  1465. 0xffffeffe, i2s_con);
  1466. break;
  1467. case MT8192_DAI_I2S_1:
  1468. i2s_con = I2S1_SEL_O28_O29 << I2S2_SEL_O03_O04_SFT;
  1469. i2s_con |= rate_reg << I2S2_OUT_MODE_SFT;
  1470. i2s_con |= I2S_FMT_I2S << I2S2_FMT_SFT;
  1471. i2s_con |= get_i2s_wlen(format) << I2S2_WLEN_SFT;
  1472. regmap_update_bits(afe->regmap, AFE_I2S_CON1,
  1473. 0xffffeffe, i2s_con);
  1474. break;
  1475. case MT8192_DAI_I2S_2:
  1476. i2s_con = 8 << I2S3_UPDATE_WORD_SFT;
  1477. i2s_con |= rate_reg << I2S3_OUT_MODE_SFT;
  1478. i2s_con |= I2S_FMT_I2S << I2S3_FMT_SFT;
  1479. i2s_con |= get_i2s_wlen(format) << I2S3_WLEN_SFT;
  1480. regmap_update_bits(afe->regmap, AFE_I2S_CON2,
  1481. 0xffffeffe, i2s_con);
  1482. break;
  1483. case MT8192_DAI_I2S_3:
  1484. i2s_con = rate_reg << I2S4_OUT_MODE_SFT;
  1485. i2s_con |= I2S_FMT_I2S << I2S4_FMT_SFT;
  1486. i2s_con |= get_i2s_wlen(format) << I2S4_WLEN_SFT;
  1487. regmap_update_bits(afe->regmap, AFE_I2S_CON3,
  1488. 0xffffeffe, i2s_con);
  1489. break;
  1490. case MT8192_DAI_I2S_5:
  1491. i2s_con = rate_reg << I2S5_OUT_MODE_SFT;
  1492. i2s_con |= I2S_FMT_I2S << I2S5_FMT_SFT;
  1493. i2s_con |= get_i2s_wlen(format) << I2S5_WLEN_SFT;
  1494. regmap_update_bits(afe->regmap, AFE_I2S_CON4,
  1495. 0xffffeffe, i2s_con);
  1496. break;
  1497. case MT8192_DAI_I2S_6:
  1498. i2s_con = rate_reg << I2S6_OUT_MODE_SFT;
  1499. i2s_con |= I2S_FMT_I2S << I2S6_FMT_SFT;
  1500. i2s_con |= get_i2s_wlen(format) << I2S6_WLEN_SFT;
  1501. regmap_update_bits(afe->regmap, AFE_I2S_CON6,
  1502. 0xffffeffe, i2s_con);
  1503. break;
  1504. case MT8192_DAI_I2S_7:
  1505. i2s_con = rate_reg << I2S7_OUT_MODE_SFT;
  1506. i2s_con |= I2S_FMT_I2S << I2S7_FMT_SFT;
  1507. i2s_con |= get_i2s_wlen(format) << I2S7_WLEN_SFT;
  1508. regmap_update_bits(afe->regmap, AFE_I2S_CON7,
  1509. 0xffffeffe, i2s_con);
  1510. break;
  1511. case MT8192_DAI_I2S_8:
  1512. i2s_con = rate_reg << I2S8_OUT_MODE_SFT;
  1513. i2s_con |= I2S_FMT_I2S << I2S8_FMT_SFT;
  1514. i2s_con |= get_i2s_wlen(format) << I2S8_WLEN_SFT;
  1515. regmap_update_bits(afe->regmap, AFE_I2S_CON8,
  1516. 0xffffeffe, i2s_con);
  1517. break;
  1518. case MT8192_DAI_I2S_9:
  1519. i2s_con = rate_reg << I2S9_OUT_MODE_SFT;
  1520. i2s_con |= I2S_FMT_I2S << I2S9_FMT_SFT;
  1521. i2s_con |= get_i2s_wlen(format) << I2S9_WLEN_SFT;
  1522. regmap_update_bits(afe->regmap, AFE_I2S_CON9,
  1523. 0xffffeffe, i2s_con);
  1524. break;
  1525. default:
  1526. dev_warn(afe->dev, "%s(), id %d not support\n",
  1527. __func__, i2s_id);
  1528. return -EINVAL;
  1529. }
  1530. /* set share i2s */
  1531. if (i2s_priv && i2s_priv->share_i2s_id >= 0)
  1532. ret = mtk_dai_i2s_config(afe, params, i2s_priv->share_i2s_id);
  1533. return ret;
  1534. }
  1535. static int mtk_dai_i2s_hw_params(struct snd_pcm_substream *substream,
  1536. struct snd_pcm_hw_params *params,
  1537. struct snd_soc_dai *dai)
  1538. {
  1539. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  1540. return mtk_dai_i2s_config(afe, params, dai->id);
  1541. }
  1542. static int mtk_dai_i2s_set_sysclk(struct snd_soc_dai *dai,
  1543. int clk_id, unsigned int freq, int dir)
  1544. {
  1545. struct mtk_base_afe *afe = dev_get_drvdata(dai->dev);
  1546. struct mt8192_afe_private *afe_priv = afe->platform_priv;
  1547. struct mtk_afe_i2s_priv *i2s_priv = afe_priv->dai_priv[dai->id];
  1548. int apll;
  1549. int apll_rate;
  1550. if (!i2s_priv) {
  1551. dev_warn(afe->dev, "%s(), i2s_priv == NULL", __func__);
  1552. return -EINVAL;
  1553. }
  1554. if (dir != SND_SOC_CLOCK_OUT) {
  1555. dev_warn(afe->dev, "%s(), dir != SND_SOC_CLOCK_OUT", __func__);
  1556. return -EINVAL;
  1557. }
  1558. dev_dbg(afe->dev, "%s(), freq %d\n", __func__, freq);
  1559. apll = mt8192_get_apll_by_rate(afe, freq);
  1560. apll_rate = mt8192_get_apll_rate(afe, apll);
  1561. if (freq > apll_rate) {
  1562. dev_warn(afe->dev, "%s(), freq > apll rate", __func__);
  1563. return -EINVAL;
  1564. }
  1565. if (apll_rate % freq != 0) {
  1566. dev_warn(afe->dev, "%s(), APLL can't gen freq Hz", __func__);
  1567. return -EINVAL;
  1568. }
  1569. i2s_priv->mclk_rate = freq;
  1570. i2s_priv->mclk_apll = apll;
  1571. if (i2s_priv->share_i2s_id > 0) {
  1572. struct mtk_afe_i2s_priv *share_i2s_priv;
  1573. share_i2s_priv = afe_priv->dai_priv[i2s_priv->share_i2s_id];
  1574. if (!share_i2s_priv) {
  1575. dev_warn(afe->dev, "%s(), share_i2s_priv = NULL",
  1576. __func__);
  1577. return -EINVAL;
  1578. }
  1579. share_i2s_priv->mclk_rate = i2s_priv->mclk_rate;
  1580. share_i2s_priv->mclk_apll = i2s_priv->mclk_apll;
  1581. }
  1582. return 0;
  1583. }
  1584. static const struct snd_soc_dai_ops mtk_dai_i2s_ops = {
  1585. .hw_params = mtk_dai_i2s_hw_params,
  1586. .set_sysclk = mtk_dai_i2s_set_sysclk,
  1587. };
  1588. /* dai driver */
  1589. #define MTK_CONNSYS_I2S_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000)
  1590. #define MTK_I2S_RATES (SNDRV_PCM_RATE_8000_48000 |\
  1591. SNDRV_PCM_RATE_88200 |\
  1592. SNDRV_PCM_RATE_96000 |\
  1593. SNDRV_PCM_RATE_176400 |\
  1594. SNDRV_PCM_RATE_192000)
  1595. #define MTK_I2S_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  1596. SNDRV_PCM_FMTBIT_S24_LE |\
  1597. SNDRV_PCM_FMTBIT_S32_LE)
  1598. static struct snd_soc_dai_driver mtk_dai_i2s_driver[] = {
  1599. {
  1600. .name = "CONNSYS_I2S",
  1601. .id = MT8192_DAI_CONNSYS_I2S,
  1602. .capture = {
  1603. .stream_name = "Connsys I2S",
  1604. .channels_min = 1,
  1605. .channels_max = 2,
  1606. .rates = MTK_CONNSYS_I2S_RATES,
  1607. .formats = MTK_I2S_FORMATS,
  1608. },
  1609. .ops = &mtk_dai_connsys_i2s_ops,
  1610. },
  1611. {
  1612. .name = "I2S0",
  1613. .id = MT8192_DAI_I2S_0,
  1614. .capture = {
  1615. .stream_name = "I2S0",
  1616. .channels_min = 1,
  1617. .channels_max = 2,
  1618. .rates = MTK_I2S_RATES,
  1619. .formats = MTK_I2S_FORMATS,
  1620. },
  1621. .ops = &mtk_dai_i2s_ops,
  1622. },
  1623. {
  1624. .name = "I2S1",
  1625. .id = MT8192_DAI_I2S_1,
  1626. .playback = {
  1627. .stream_name = "I2S1",
  1628. .channels_min = 1,
  1629. .channels_max = 2,
  1630. .rates = MTK_I2S_RATES,
  1631. .formats = MTK_I2S_FORMATS,
  1632. },
  1633. .ops = &mtk_dai_i2s_ops,
  1634. },
  1635. {
  1636. .name = "I2S2",
  1637. .id = MT8192_DAI_I2S_2,
  1638. .capture = {
  1639. .stream_name = "I2S2",
  1640. .channels_min = 1,
  1641. .channels_max = 2,
  1642. .rates = MTK_I2S_RATES,
  1643. .formats = MTK_I2S_FORMATS,
  1644. },
  1645. .ops = &mtk_dai_i2s_ops,
  1646. },
  1647. {
  1648. .name = "I2S3",
  1649. .id = MT8192_DAI_I2S_3,
  1650. .playback = {
  1651. .stream_name = "I2S3",
  1652. .channels_min = 1,
  1653. .channels_max = 2,
  1654. .rates = MTK_I2S_RATES,
  1655. .formats = MTK_I2S_FORMATS,
  1656. },
  1657. .ops = &mtk_dai_i2s_ops,
  1658. },
  1659. {
  1660. .name = "I2S5",
  1661. .id = MT8192_DAI_I2S_5,
  1662. .playback = {
  1663. .stream_name = "I2S5",
  1664. .channels_min = 1,
  1665. .channels_max = 2,
  1666. .rates = MTK_I2S_RATES,
  1667. .formats = MTK_I2S_FORMATS,
  1668. },
  1669. .ops = &mtk_dai_i2s_ops,
  1670. },
  1671. {
  1672. .name = "I2S6",
  1673. .id = MT8192_DAI_I2S_6,
  1674. .capture = {
  1675. .stream_name = "I2S6",
  1676. .channels_min = 1,
  1677. .channels_max = 2,
  1678. .rates = MTK_I2S_RATES,
  1679. .formats = MTK_I2S_FORMATS,
  1680. },
  1681. .ops = &mtk_dai_i2s_ops,
  1682. },
  1683. {
  1684. .name = "I2S7",
  1685. .id = MT8192_DAI_I2S_7,
  1686. .playback = {
  1687. .stream_name = "I2S7",
  1688. .channels_min = 1,
  1689. .channels_max = 2,
  1690. .rates = MTK_I2S_RATES,
  1691. .formats = MTK_I2S_FORMATS,
  1692. },
  1693. .ops = &mtk_dai_i2s_ops,
  1694. },
  1695. {
  1696. .name = "I2S8",
  1697. .id = MT8192_DAI_I2S_8,
  1698. .capture = {
  1699. .stream_name = "I2S8",
  1700. .channels_min = 1,
  1701. .channels_max = 2,
  1702. .rates = MTK_I2S_RATES,
  1703. .formats = MTK_I2S_FORMATS,
  1704. },
  1705. .ops = &mtk_dai_i2s_ops,
  1706. },
  1707. {
  1708. .name = "I2S9",
  1709. .id = MT8192_DAI_I2S_9,
  1710. .playback = {
  1711. .stream_name = "I2S9",
  1712. .channels_min = 1,
  1713. .channels_max = 2,
  1714. .rates = MTK_I2S_RATES,
  1715. .formats = MTK_I2S_FORMATS,
  1716. },
  1717. .ops = &mtk_dai_i2s_ops,
  1718. }
  1719. };
  1720. /* this enum is merely for mtk_afe_i2s_priv declare */
  1721. enum {
  1722. DAI_I2S0 = 0,
  1723. DAI_I2S1,
  1724. DAI_I2S2,
  1725. DAI_I2S3,
  1726. DAI_I2S5,
  1727. DAI_I2S6,
  1728. DAI_I2S7,
  1729. DAI_I2S8,
  1730. DAI_I2S9,
  1731. DAI_I2S_NUM,
  1732. };
  1733. static const struct mtk_afe_i2s_priv mt8192_i2s_priv[DAI_I2S_NUM] = {
  1734. [DAI_I2S0] = {
  1735. .id = MT8192_DAI_I2S_0,
  1736. .mclk_id = MT8192_I2S0_MCK,
  1737. .share_i2s_id = -1,
  1738. },
  1739. [DAI_I2S1] = {
  1740. .id = MT8192_DAI_I2S_1,
  1741. .mclk_id = MT8192_I2S1_MCK,
  1742. .share_i2s_id = -1,
  1743. },
  1744. [DAI_I2S2] = {
  1745. .id = MT8192_DAI_I2S_2,
  1746. .mclk_id = MT8192_I2S2_MCK,
  1747. .share_i2s_id = -1,
  1748. },
  1749. [DAI_I2S3] = {
  1750. .id = MT8192_DAI_I2S_3,
  1751. .mclk_id = MT8192_I2S3_MCK,
  1752. .share_i2s_id = -1,
  1753. },
  1754. [DAI_I2S5] = {
  1755. .id = MT8192_DAI_I2S_5,
  1756. .mclk_id = MT8192_I2S5_MCK,
  1757. .share_i2s_id = -1,
  1758. },
  1759. [DAI_I2S6] = {
  1760. .id = MT8192_DAI_I2S_6,
  1761. .mclk_id = MT8192_I2S6_MCK,
  1762. .share_i2s_id = -1,
  1763. },
  1764. [DAI_I2S7] = {
  1765. .id = MT8192_DAI_I2S_7,
  1766. .mclk_id = MT8192_I2S7_MCK,
  1767. .share_i2s_id = -1,
  1768. },
  1769. [DAI_I2S8] = {
  1770. .id = MT8192_DAI_I2S_8,
  1771. .mclk_id = MT8192_I2S8_MCK,
  1772. .share_i2s_id = -1,
  1773. },
  1774. [DAI_I2S9] = {
  1775. .id = MT8192_DAI_I2S_9,
  1776. .mclk_id = MT8192_I2S9_MCK,
  1777. .share_i2s_id = -1,
  1778. },
  1779. };
  1780. /**
  1781. * mt8192_dai_i2s_set_share() - Set up I2S ports to share a single clock.
  1782. * @afe: Pointer to &struct mtk_base_afe
  1783. * @main_i2s_name: The name of the I2S port that will provide the clock
  1784. * @secondary_i2s_name: The name of the I2S port that will use this clock
  1785. */
  1786. int mt8192_dai_i2s_set_share(struct mtk_base_afe *afe, const char *main_i2s_name,
  1787. const char *secondary_i2s_name)
  1788. {
  1789. struct mtk_afe_i2s_priv *secondary_i2s_priv;
  1790. int main_i2s_id;
  1791. secondary_i2s_priv = get_i2s_priv_by_name(afe, secondary_i2s_name);
  1792. if (!secondary_i2s_priv)
  1793. return -EINVAL;
  1794. main_i2s_id = get_i2s_id_by_name(afe, main_i2s_name);
  1795. if (main_i2s_id < 0)
  1796. return main_i2s_id;
  1797. secondary_i2s_priv->share_i2s_id = main_i2s_id;
  1798. return 0;
  1799. }
  1800. EXPORT_SYMBOL_GPL(mt8192_dai_i2s_set_share);
  1801. static int mt8192_dai_i2s_set_priv(struct mtk_base_afe *afe)
  1802. {
  1803. int i;
  1804. int ret;
  1805. for (i = 0; i < DAI_I2S_NUM; i++) {
  1806. ret = mt8192_dai_set_priv(afe, mt8192_i2s_priv[i].id,
  1807. sizeof(struct mtk_afe_i2s_priv),
  1808. &mt8192_i2s_priv[i]);
  1809. if (ret)
  1810. return ret;
  1811. }
  1812. return 0;
  1813. }
  1814. int mt8192_dai_i2s_register(struct mtk_base_afe *afe)
  1815. {
  1816. struct mtk_base_afe_dai *dai;
  1817. int ret;
  1818. dev_dbg(afe->dev, "%s()\n", __func__);
  1819. dai = devm_kzalloc(afe->dev, sizeof(*dai), GFP_KERNEL);
  1820. if (!dai)
  1821. return -ENOMEM;
  1822. list_add(&dai->list, &afe->sub_dais);
  1823. dai->dai_drivers = mtk_dai_i2s_driver;
  1824. dai->num_dai_drivers = ARRAY_SIZE(mtk_dai_i2s_driver);
  1825. dai->controls = mtk_dai_i2s_controls;
  1826. dai->num_controls = ARRAY_SIZE(mtk_dai_i2s_controls);
  1827. dai->dapm_widgets = mtk_dai_i2s_widgets;
  1828. dai->num_dapm_widgets = ARRAY_SIZE(mtk_dai_i2s_widgets);
  1829. dai->dapm_routes = mtk_dai_i2s_routes;
  1830. dai->num_dapm_routes = ARRAY_SIZE(mtk_dai_i2s_routes);
  1831. /* set all dai i2s private data */
  1832. ret = mt8192_dai_i2s_set_priv(afe);
  1833. if (ret)
  1834. return ret;
  1835. return 0;
  1836. }