mt8192-dai-adda.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // MediaTek ALSA SoC Audio DAI ADDA Control
  4. //
  5. // Copyright (c) 2020 MediaTek Inc.
  6. // Author: Shane Chien <[email protected]>
  7. //
  8. #include <linux/delay.h>
  9. #include <linux/regmap.h>
  10. #include "mt8192-afe-clk.h"
  11. #include "mt8192-afe-common.h"
  12. #include "mt8192-afe-gpio.h"
  13. #include "mt8192-interconnection.h"
  14. enum {
  15. UL_IIR_SW = 0,
  16. UL_IIR_5HZ,
  17. UL_IIR_10HZ,
  18. UL_IIR_25HZ,
  19. UL_IIR_50HZ,
  20. UL_IIR_75HZ,
  21. };
  22. enum {
  23. AUDIO_SDM_LEVEL_MUTE = 0,
  24. AUDIO_SDM_LEVEL_NORMAL = 0x1d,
  25. /* if you change level normal */
  26. /* you need to change formula of hp impedance and dc trim too */
  27. };
  28. enum {
  29. AUDIO_SDM_2ND = 0,
  30. AUDIO_SDM_3RD,
  31. };
  32. enum {
  33. DELAY_DATA_MISO1 = 0,
  34. DELAY_DATA_MISO2,
  35. };
  36. enum {
  37. MTK_AFE_ADDA_DL_RATE_8K = 0,
  38. MTK_AFE_ADDA_DL_RATE_11K = 1,
  39. MTK_AFE_ADDA_DL_RATE_12K = 2,
  40. MTK_AFE_ADDA_DL_RATE_16K = 3,
  41. MTK_AFE_ADDA_DL_RATE_22K = 4,
  42. MTK_AFE_ADDA_DL_RATE_24K = 5,
  43. MTK_AFE_ADDA_DL_RATE_32K = 6,
  44. MTK_AFE_ADDA_DL_RATE_44K = 7,
  45. MTK_AFE_ADDA_DL_RATE_48K = 8,
  46. MTK_AFE_ADDA_DL_RATE_96K = 9,
  47. MTK_AFE_ADDA_DL_RATE_192K = 10,
  48. };
  49. enum {
  50. MTK_AFE_ADDA_UL_RATE_8K = 0,
  51. MTK_AFE_ADDA_UL_RATE_16K = 1,
  52. MTK_AFE_ADDA_UL_RATE_32K = 2,
  53. MTK_AFE_ADDA_UL_RATE_48K = 3,
  54. MTK_AFE_ADDA_UL_RATE_96K = 4,
  55. MTK_AFE_ADDA_UL_RATE_192K = 5,
  56. MTK_AFE_ADDA_UL_RATE_48K_HD = 6,
  57. };
  58. #define SDM_AUTO_RESET_THRESHOLD 0x190000
  59. static unsigned int adda_dl_rate_transform(struct mtk_base_afe *afe,
  60. unsigned int rate)
  61. {
  62. switch (rate) {
  63. case 8000:
  64. return MTK_AFE_ADDA_DL_RATE_8K;
  65. case 11025:
  66. return MTK_AFE_ADDA_DL_RATE_11K;
  67. case 12000:
  68. return MTK_AFE_ADDA_DL_RATE_12K;
  69. case 16000:
  70. return MTK_AFE_ADDA_DL_RATE_16K;
  71. case 22050:
  72. return MTK_AFE_ADDA_DL_RATE_22K;
  73. case 24000:
  74. return MTK_AFE_ADDA_DL_RATE_24K;
  75. case 32000:
  76. return MTK_AFE_ADDA_DL_RATE_32K;
  77. case 44100:
  78. return MTK_AFE_ADDA_DL_RATE_44K;
  79. case 48000:
  80. return MTK_AFE_ADDA_DL_RATE_48K;
  81. case 96000:
  82. return MTK_AFE_ADDA_DL_RATE_96K;
  83. case 192000:
  84. return MTK_AFE_ADDA_DL_RATE_192K;
  85. default:
  86. dev_warn(afe->dev, "%s(), rate %d invalid, use 48kHz!!!\n",
  87. __func__, rate);
  88. return MTK_AFE_ADDA_DL_RATE_48K;
  89. }
  90. }
  91. static unsigned int adda_ul_rate_transform(struct mtk_base_afe *afe,
  92. unsigned int rate)
  93. {
  94. switch (rate) {
  95. case 8000:
  96. return MTK_AFE_ADDA_UL_RATE_8K;
  97. case 16000:
  98. return MTK_AFE_ADDA_UL_RATE_16K;
  99. case 32000:
  100. return MTK_AFE_ADDA_UL_RATE_32K;
  101. case 48000:
  102. return MTK_AFE_ADDA_UL_RATE_48K;
  103. case 96000:
  104. return MTK_AFE_ADDA_UL_RATE_96K;
  105. case 192000:
  106. return MTK_AFE_ADDA_UL_RATE_192K;
  107. default:
  108. dev_warn(afe->dev, "%s(), rate %d invalid, use 48kHz!!!\n",
  109. __func__, rate);
  110. return MTK_AFE_ADDA_UL_RATE_48K;
  111. }
  112. }
  113. /* dai component */
  114. static const struct snd_kcontrol_new mtk_adda_dl_ch1_mix[] = {
  115. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN3, I_DL1_CH1, 1, 0),
  116. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH1", AFE_CONN3, I_DL12_CH1, 1, 0),
  117. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1", AFE_CONN3, I_DL2_CH1, 1, 0),
  118. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1", AFE_CONN3, I_DL3_CH1, 1, 0),
  119. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH1", AFE_CONN3_1, I_DL4_CH1, 1, 0),
  120. SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH1", AFE_CONN3_1, I_DL5_CH1, 1, 0),
  121. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH1", AFE_CONN3_1, I_DL6_CH1, 1, 0),
  122. SOC_DAPM_SINGLE_AUTODISABLE("DL8_CH1", AFE_CONN3_1, I_DL8_CH1, 1, 0),
  123. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH3", AFE_CONN3,
  124. I_ADDA_UL_CH3, 1, 0),
  125. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN3,
  126. I_ADDA_UL_CH2, 1, 0),
  127. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN3,
  128. I_ADDA_UL_CH1, 1, 0),
  129. SOC_DAPM_SINGLE_AUTODISABLE("GAIN1_OUT_CH1", AFE_CONN3,
  130. I_GAIN1_OUT_CH1, 1, 0),
  131. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN3,
  132. I_PCM_1_CAP_CH1, 1, 0),
  133. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN3,
  134. I_PCM_2_CAP_CH1, 1, 0),
  135. SOC_DAPM_SINGLE_AUTODISABLE("SRC_1_OUT_CH1", AFE_CONN3_1,
  136. I_SRC_1_OUT_CH1, 1, 0),
  137. SOC_DAPM_SINGLE_AUTODISABLE("SRC_2_OUT_CH1", AFE_CONN3_1,
  138. I_SRC_2_OUT_CH1, 1, 0),
  139. };
  140. static const struct snd_kcontrol_new mtk_adda_dl_ch2_mix[] = {
  141. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN4, I_DL1_CH1, 1, 0),
  142. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH2", AFE_CONN4, I_DL1_CH2, 1, 0),
  143. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH2", AFE_CONN4, I_DL12_CH2, 1, 0),
  144. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1", AFE_CONN4, I_DL2_CH1, 1, 0),
  145. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH2", AFE_CONN4, I_DL2_CH2, 1, 0),
  146. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1", AFE_CONN4, I_DL3_CH1, 1, 0),
  147. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH2", AFE_CONN4, I_DL3_CH2, 1, 0),
  148. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH2", AFE_CONN4_1, I_DL4_CH2, 1, 0),
  149. SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH2", AFE_CONN4_1, I_DL5_CH2, 1, 0),
  150. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH2", AFE_CONN4_1, I_DL6_CH2, 1, 0),
  151. SOC_DAPM_SINGLE_AUTODISABLE("DL8_CH2", AFE_CONN4_1, I_DL8_CH2, 1, 0),
  152. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH3", AFE_CONN4,
  153. I_ADDA_UL_CH3, 1, 0),
  154. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN4,
  155. I_ADDA_UL_CH2, 1, 0),
  156. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN4,
  157. I_ADDA_UL_CH1, 1, 0),
  158. SOC_DAPM_SINGLE_AUTODISABLE("GAIN1_OUT_CH2", AFE_CONN4,
  159. I_GAIN1_OUT_CH2, 1, 0),
  160. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN4,
  161. I_PCM_1_CAP_CH1, 1, 0),
  162. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN4,
  163. I_PCM_2_CAP_CH1, 1, 0),
  164. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH2", AFE_CONN4,
  165. I_PCM_1_CAP_CH2, 1, 0),
  166. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH2", AFE_CONN4,
  167. I_PCM_2_CAP_CH2, 1, 0),
  168. SOC_DAPM_SINGLE_AUTODISABLE("SRC_1_OUT_CH2", AFE_CONN4_1,
  169. I_SRC_1_OUT_CH2, 1, 0),
  170. SOC_DAPM_SINGLE_AUTODISABLE("SRC_2_OUT_CH2", AFE_CONN4_1,
  171. I_SRC_2_OUT_CH2, 1, 0),
  172. };
  173. static const struct snd_kcontrol_new mtk_adda_dl_ch3_mix[] = {
  174. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN52, I_DL1_CH1, 1, 0),
  175. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH1", AFE_CONN52, I_DL12_CH1, 1, 0),
  176. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1", AFE_CONN52, I_DL2_CH1, 1, 0),
  177. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1", AFE_CONN52, I_DL3_CH1, 1, 0),
  178. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH1", AFE_CONN52_1, I_DL4_CH1, 1, 0),
  179. SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH1", AFE_CONN52_1, I_DL5_CH1, 1, 0),
  180. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH1", AFE_CONN52_1, I_DL6_CH1, 1, 0),
  181. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH3", AFE_CONN52,
  182. I_ADDA_UL_CH3, 1, 0),
  183. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN52,
  184. I_ADDA_UL_CH2, 1, 0),
  185. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN52,
  186. I_ADDA_UL_CH1, 1, 0),
  187. SOC_DAPM_SINGLE_AUTODISABLE("GAIN1_OUT_CH1", AFE_CONN52,
  188. I_GAIN1_OUT_CH1, 1, 0),
  189. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN52,
  190. I_PCM_1_CAP_CH1, 1, 0),
  191. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN52,
  192. I_PCM_2_CAP_CH1, 1, 0),
  193. };
  194. static const struct snd_kcontrol_new mtk_adda_dl_ch4_mix[] = {
  195. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN53, I_DL1_CH1, 1, 0),
  196. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH2", AFE_CONN53, I_DL1_CH2, 1, 0),
  197. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH2", AFE_CONN53, I_DL12_CH2, 1, 0),
  198. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1", AFE_CONN53, I_DL2_CH1, 1, 0),
  199. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH2", AFE_CONN53, I_DL2_CH2, 1, 0),
  200. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1", AFE_CONN53, I_DL3_CH1, 1, 0),
  201. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH2", AFE_CONN53, I_DL3_CH2, 1, 0),
  202. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH2", AFE_CONN53_1, I_DL4_CH2, 1, 0),
  203. SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH2", AFE_CONN53_1, I_DL5_CH2, 1, 0),
  204. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH2", AFE_CONN53_1, I_DL6_CH1, 1, 0),
  205. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH3", AFE_CONN53,
  206. I_ADDA_UL_CH3, 1, 0),
  207. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN53,
  208. I_ADDA_UL_CH2, 1, 0),
  209. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN53,
  210. I_ADDA_UL_CH1, 1, 0),
  211. SOC_DAPM_SINGLE_AUTODISABLE("GAIN1_OUT_CH2", AFE_CONN53,
  212. I_GAIN1_OUT_CH2, 1, 0),
  213. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN53,
  214. I_PCM_1_CAP_CH1, 1, 0),
  215. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN53,
  216. I_PCM_2_CAP_CH1, 1, 0),
  217. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH2", AFE_CONN53,
  218. I_PCM_1_CAP_CH2, 1, 0),
  219. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH2", AFE_CONN53,
  220. I_PCM_2_CAP_CH2, 1, 0),
  221. };
  222. static const struct snd_kcontrol_new mtk_stf_ch1_mix[] = {
  223. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN19,
  224. I_ADDA_UL_CH1, 1, 0),
  225. };
  226. static const struct snd_kcontrol_new mtk_stf_ch2_mix[] = {
  227. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN20,
  228. I_ADDA_UL_CH2, 1, 0),
  229. };
  230. enum {
  231. SUPPLY_SEQ_ADDA_AFE_ON,
  232. SUPPLY_SEQ_ADDA_DL_ON,
  233. SUPPLY_SEQ_ADDA_AUD_PAD_TOP,
  234. SUPPLY_SEQ_ADDA_MTKAIF_CFG,
  235. SUPPLY_SEQ_ADDA6_MTKAIF_CFG,
  236. SUPPLY_SEQ_ADDA_FIFO,
  237. SUPPLY_SEQ_ADDA_AP_DMIC,
  238. SUPPLY_SEQ_ADDA_UL_ON,
  239. };
  240. static int mtk_adda_ul_src_dmic(struct mtk_base_afe *afe, int id)
  241. {
  242. unsigned int reg;
  243. switch (id) {
  244. case MT8192_DAI_ADDA:
  245. case MT8192_DAI_AP_DMIC:
  246. reg = AFE_ADDA_UL_SRC_CON0;
  247. break;
  248. case MT8192_DAI_ADDA_CH34:
  249. case MT8192_DAI_AP_DMIC_CH34:
  250. reg = AFE_ADDA6_UL_SRC_CON0;
  251. break;
  252. default:
  253. return -EINVAL;
  254. }
  255. /* dmic mode, 3.25M*/
  256. regmap_update_bits(afe->regmap, reg,
  257. DIGMIC_3P25M_1P625M_SEL_CTL_MASK_SFT,
  258. 0x0);
  259. regmap_update_bits(afe->regmap, reg,
  260. DMIC_LOW_POWER_MODE_CTL_MASK_SFT,
  261. 0x0);
  262. /* turn on dmic, ch1, ch2 */
  263. regmap_update_bits(afe->regmap, reg,
  264. UL_SDM_3_LEVEL_CTL_MASK_SFT,
  265. 0x1 << UL_SDM_3_LEVEL_CTL_SFT);
  266. regmap_update_bits(afe->regmap, reg,
  267. UL_MODE_3P25M_CH1_CTL_MASK_SFT,
  268. 0x1 << UL_MODE_3P25M_CH1_CTL_SFT);
  269. regmap_update_bits(afe->regmap, reg,
  270. UL_MODE_3P25M_CH2_CTL_MASK_SFT,
  271. 0x1 << UL_MODE_3P25M_CH2_CTL_SFT);
  272. return 0;
  273. }
  274. static int mtk_adda_ul_event(struct snd_soc_dapm_widget *w,
  275. struct snd_kcontrol *kcontrol,
  276. int event)
  277. {
  278. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  279. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  280. struct mt8192_afe_private *afe_priv = afe->platform_priv;
  281. int mtkaif_dmic = afe_priv->mtkaif_dmic;
  282. dev_info(afe->dev, "%s(), name %s, event 0x%x, mtkaif_dmic %d\n",
  283. __func__, w->name, event, mtkaif_dmic);
  284. switch (event) {
  285. case SND_SOC_DAPM_PRE_PMU:
  286. mt8192_afe_gpio_request(afe->dev, true, MT8192_DAI_ADDA, 1);
  287. /* update setting to dmic */
  288. if (mtkaif_dmic) {
  289. /* mtkaif_rxif_data_mode = 1, dmic */
  290. regmap_update_bits(afe->regmap, AFE_ADDA_MTKAIF_RX_CFG0,
  291. 0x1, 0x1);
  292. /* dmic mode, 3.25M*/
  293. regmap_update_bits(afe->regmap, AFE_ADDA_MTKAIF_RX_CFG0,
  294. MTKAIF_RXIF_VOICE_MODE_MASK_SFT,
  295. 0x0);
  296. mtk_adda_ul_src_dmic(afe, MT8192_DAI_ADDA);
  297. }
  298. break;
  299. case SND_SOC_DAPM_POST_PMD:
  300. /* should delayed 1/fs(smallest is 8k) = 125us before afe off */
  301. usleep_range(125, 135);
  302. mt8192_afe_gpio_request(afe->dev, false, MT8192_DAI_ADDA, 1);
  303. break;
  304. default:
  305. break;
  306. }
  307. return 0;
  308. }
  309. static int mtk_adda_ch34_ul_event(struct snd_soc_dapm_widget *w,
  310. struct snd_kcontrol *kcontrol,
  311. int event)
  312. {
  313. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  314. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  315. struct mt8192_afe_private *afe_priv = afe->platform_priv;
  316. int mtkaif_dmic = afe_priv->mtkaif_dmic_ch34;
  317. int mtkaif_adda6_only = afe_priv->mtkaif_adda6_only;
  318. dev_info(afe->dev,
  319. "%s(), name %s, event 0x%x, mtkaif_dmic %d, mtkaif_adda6_only %d\n",
  320. __func__, w->name, event, mtkaif_dmic, mtkaif_adda6_only);
  321. switch (event) {
  322. case SND_SOC_DAPM_PRE_PMU:
  323. mt8192_afe_gpio_request(afe->dev, true, MT8192_DAI_ADDA_CH34,
  324. 1);
  325. /* update setting to dmic */
  326. if (mtkaif_dmic) {
  327. /* mtkaif_rxif_data_mode = 1, dmic */
  328. regmap_update_bits(afe->regmap,
  329. AFE_ADDA6_MTKAIF_RX_CFG0,
  330. 0x1, 0x1);
  331. /* dmic mode, 3.25M*/
  332. regmap_update_bits(afe->regmap,
  333. AFE_ADDA6_MTKAIF_RX_CFG0,
  334. MTKAIF_RXIF_VOICE_MODE_MASK_SFT,
  335. 0x0);
  336. mtk_adda_ul_src_dmic(afe, MT8192_DAI_ADDA_CH34);
  337. }
  338. /* when using adda6 without adda enabled,
  339. * RG_ADDA6_MTKAIF_RX_SYNC_WORD2_DISABLE_SFT need to be set or
  340. * data cannot be received.
  341. */
  342. if (mtkaif_adda6_only) {
  343. regmap_update_bits(afe->regmap,
  344. AFE_ADDA_MTKAIF_SYNCWORD_CFG,
  345. 0x1 << 23, 0x1 << 23);
  346. }
  347. break;
  348. case SND_SOC_DAPM_POST_PMD:
  349. /* should delayed 1/fs(smallest is 8k) = 125us before afe off */
  350. usleep_range(125, 135);
  351. mt8192_afe_gpio_request(afe->dev, false, MT8192_DAI_ADDA_CH34,
  352. 1);
  353. /* reset dmic */
  354. afe_priv->mtkaif_dmic_ch34 = 0;
  355. if (mtkaif_adda6_only) {
  356. regmap_update_bits(afe->regmap,
  357. AFE_ADDA_MTKAIF_SYNCWORD_CFG,
  358. 0x1 << 23, 0x0 << 23);
  359. }
  360. break;
  361. default:
  362. break;
  363. }
  364. return 0;
  365. }
  366. static int mtk_adda_pad_top_event(struct snd_soc_dapm_widget *w,
  367. struct snd_kcontrol *kcontrol,
  368. int event)
  369. {
  370. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  371. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  372. struct mt8192_afe_private *afe_priv = afe->platform_priv;
  373. switch (event) {
  374. case SND_SOC_DAPM_PRE_PMU:
  375. if (afe_priv->mtkaif_protocol == MTKAIF_PROTOCOL_2_CLK_P2)
  376. regmap_write(afe->regmap, AFE_AUD_PAD_TOP, 0x38);
  377. else
  378. regmap_write(afe->regmap, AFE_AUD_PAD_TOP, 0x30);
  379. break;
  380. default:
  381. break;
  382. }
  383. return 0;
  384. }
  385. static int mtk_adda_mtkaif_cfg_event(struct snd_soc_dapm_widget *w,
  386. struct snd_kcontrol *kcontrol,
  387. int event)
  388. {
  389. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  390. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  391. struct mt8192_afe_private *afe_priv = afe->platform_priv;
  392. int delay_data;
  393. int delay_cycle;
  394. switch (event) {
  395. case SND_SOC_DAPM_PRE_PMU:
  396. if (afe_priv->mtkaif_protocol == MTKAIF_PROTOCOL_2_CLK_P2) {
  397. /* set protocol 2 */
  398. regmap_write(afe->regmap, AFE_ADDA_MTKAIF_CFG0,
  399. 0x00010000);
  400. regmap_write(afe->regmap, AFE_ADDA6_MTKAIF_CFG0,
  401. 0x00010000);
  402. if (strcmp(w->name, "ADDA_MTKAIF_CFG") == 0 &&
  403. (afe_priv->mtkaif_chosen_phase[0] < 0 ||
  404. afe_priv->mtkaif_chosen_phase[1] < 0)) {
  405. dev_warn(afe->dev,
  406. "%s(), mtkaif_chosen_phase[0/1]:%d/%d\n",
  407. __func__,
  408. afe_priv->mtkaif_chosen_phase[0],
  409. afe_priv->mtkaif_chosen_phase[1]);
  410. break;
  411. } else if (strcmp(w->name, "ADDA6_MTKAIF_CFG") == 0 &&
  412. afe_priv->mtkaif_chosen_phase[2] < 0) {
  413. dev_warn(afe->dev,
  414. "%s(), mtkaif_chosen_phase[2]:%d\n",
  415. __func__,
  416. afe_priv->mtkaif_chosen_phase[2]);
  417. break;
  418. }
  419. /* mtkaif_rxif_clkinv_adc inverse for calibration */
  420. regmap_update_bits(afe->regmap, AFE_ADDA_MTKAIF_CFG0,
  421. MTKAIF_RXIF_CLKINV_ADC_MASK_SFT,
  422. 0x1 << MTKAIF_RXIF_CLKINV_ADC_SFT);
  423. regmap_update_bits(afe->regmap, AFE_ADDA6_MTKAIF_CFG0,
  424. MTKAIF_RXIF_CLKINV_ADC_MASK_SFT,
  425. 0x1 << MTKAIF_RXIF_CLKINV_ADC_SFT);
  426. /* set delay for ch12 */
  427. if (afe_priv->mtkaif_phase_cycle[0] >=
  428. afe_priv->mtkaif_phase_cycle[1]) {
  429. delay_data = DELAY_DATA_MISO1;
  430. delay_cycle = afe_priv->mtkaif_phase_cycle[0] -
  431. afe_priv->mtkaif_phase_cycle[1];
  432. } else {
  433. delay_data = DELAY_DATA_MISO2;
  434. delay_cycle = afe_priv->mtkaif_phase_cycle[1] -
  435. afe_priv->mtkaif_phase_cycle[0];
  436. }
  437. regmap_update_bits(afe->regmap,
  438. AFE_ADDA_MTKAIF_RX_CFG2,
  439. MTKAIF_RXIF_DELAY_DATA_MASK_SFT,
  440. delay_data <<
  441. MTKAIF_RXIF_DELAY_DATA_SFT);
  442. regmap_update_bits(afe->regmap,
  443. AFE_ADDA_MTKAIF_RX_CFG2,
  444. MTKAIF_RXIF_DELAY_CYCLE_MASK_SFT,
  445. delay_cycle <<
  446. MTKAIF_RXIF_DELAY_CYCLE_SFT);
  447. /* set delay between ch3 and ch2 */
  448. if (afe_priv->mtkaif_phase_cycle[2] >=
  449. afe_priv->mtkaif_phase_cycle[1]) {
  450. delay_data = DELAY_DATA_MISO1; /* ch3 */
  451. delay_cycle = afe_priv->mtkaif_phase_cycle[2] -
  452. afe_priv->mtkaif_phase_cycle[1];
  453. } else {
  454. delay_data = DELAY_DATA_MISO2; /* ch2 */
  455. delay_cycle = afe_priv->mtkaif_phase_cycle[1] -
  456. afe_priv->mtkaif_phase_cycle[2];
  457. }
  458. regmap_update_bits(afe->regmap,
  459. AFE_ADDA6_MTKAIF_RX_CFG2,
  460. MTKAIF_RXIF_DELAY_DATA_MASK_SFT,
  461. delay_data <<
  462. MTKAIF_RXIF_DELAY_DATA_SFT);
  463. regmap_update_bits(afe->regmap,
  464. AFE_ADDA6_MTKAIF_RX_CFG2,
  465. MTKAIF_RXIF_DELAY_CYCLE_MASK_SFT,
  466. delay_cycle <<
  467. MTKAIF_RXIF_DELAY_CYCLE_SFT);
  468. } else if (afe_priv->mtkaif_protocol == MTKAIF_PROTOCOL_2) {
  469. regmap_write(afe->regmap, AFE_ADDA_MTKAIF_CFG0,
  470. 0x00010000);
  471. regmap_write(afe->regmap, AFE_ADDA6_MTKAIF_CFG0,
  472. 0x00010000);
  473. } else {
  474. regmap_write(afe->regmap, AFE_ADDA_MTKAIF_CFG0, 0x0);
  475. regmap_write(afe->regmap, AFE_ADDA6_MTKAIF_CFG0, 0x0);
  476. }
  477. break;
  478. default:
  479. break;
  480. }
  481. return 0;
  482. }
  483. static int mtk_adda_dl_event(struct snd_soc_dapm_widget *w,
  484. struct snd_kcontrol *kcontrol,
  485. int event)
  486. {
  487. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  488. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  489. dev_info(afe->dev, "%s(), name %s, event 0x%x\n",
  490. __func__, w->name, event);
  491. switch (event) {
  492. case SND_SOC_DAPM_PRE_PMU:
  493. mt8192_afe_gpio_request(afe->dev, true, MT8192_DAI_ADDA, 0);
  494. break;
  495. case SND_SOC_DAPM_POST_PMD:
  496. /* should delayed 1/fs(smallest is 8k) = 125us before afe off */
  497. usleep_range(125, 135);
  498. mt8192_afe_gpio_request(afe->dev, false, MT8192_DAI_ADDA, 0);
  499. break;
  500. default:
  501. break;
  502. }
  503. return 0;
  504. }
  505. static int mtk_adda_ch34_dl_event(struct snd_soc_dapm_widget *w,
  506. struct snd_kcontrol *kcontrol,
  507. int event)
  508. {
  509. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  510. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  511. dev_info(afe->dev, "%s(), name %s, event 0x%x\n",
  512. __func__, w->name, event);
  513. switch (event) {
  514. case SND_SOC_DAPM_PRE_PMU:
  515. mt8192_afe_gpio_request(afe->dev, true, MT8192_DAI_ADDA_CH34,
  516. 0);
  517. break;
  518. case SND_SOC_DAPM_POST_PMD:
  519. /* should delayed 1/fs(smallest is 8k) = 125us before afe off */
  520. usleep_range(125, 135);
  521. mt8192_afe_gpio_request(afe->dev, false, MT8192_DAI_ADDA_CH34,
  522. 0);
  523. break;
  524. default:
  525. break;
  526. }
  527. return 0;
  528. }
  529. /* stf */
  530. static int stf_positive_gain_get(struct snd_kcontrol *kcontrol,
  531. struct snd_ctl_elem_value *ucontrol)
  532. {
  533. struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
  534. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  535. struct mt8192_afe_private *afe_priv = afe->platform_priv;
  536. ucontrol->value.integer.value[0] = afe_priv->stf_positive_gain_db;
  537. return 0;
  538. }
  539. static int stf_positive_gain_set(struct snd_kcontrol *kcontrol,
  540. struct snd_ctl_elem_value *ucontrol)
  541. {
  542. struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
  543. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  544. struct mt8192_afe_private *afe_priv = afe->platform_priv;
  545. int gain_db = ucontrol->value.integer.value[0];
  546. afe_priv->stf_positive_gain_db = gain_db;
  547. if (gain_db >= 0 && gain_db <= 24) {
  548. regmap_update_bits(afe->regmap,
  549. AFE_SIDETONE_GAIN,
  550. POSITIVE_GAIN_MASK_SFT,
  551. (gain_db / 6) << POSITIVE_GAIN_SFT);
  552. } else {
  553. dev_warn(afe->dev, "%s(), gain_db %d invalid\n",
  554. __func__, gain_db);
  555. }
  556. return 0;
  557. }
  558. static int mt8192_adda_dmic_get(struct snd_kcontrol *kcontrol,
  559. struct snd_ctl_elem_value *ucontrol)
  560. {
  561. struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
  562. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  563. struct mt8192_afe_private *afe_priv = afe->platform_priv;
  564. ucontrol->value.integer.value[0] = afe_priv->mtkaif_dmic;
  565. return 0;
  566. }
  567. static int mt8192_adda_dmic_set(struct snd_kcontrol *kcontrol,
  568. struct snd_ctl_elem_value *ucontrol)
  569. {
  570. struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
  571. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  572. struct mt8192_afe_private *afe_priv = afe->platform_priv;
  573. int dmic_on;
  574. dmic_on = ucontrol->value.integer.value[0];
  575. dev_info(afe->dev, "%s(), kcontrol name %s, dmic_on %d\n",
  576. __func__, kcontrol->id.name, dmic_on);
  577. afe_priv->mtkaif_dmic = dmic_on;
  578. afe_priv->mtkaif_dmic_ch34 = dmic_on;
  579. return 0;
  580. }
  581. static int mt8192_adda6_only_get(struct snd_kcontrol *kcontrol,
  582. struct snd_ctl_elem_value *ucontrol)
  583. {
  584. struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
  585. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  586. struct mt8192_afe_private *afe_priv = afe->platform_priv;
  587. ucontrol->value.integer.value[0] = afe_priv->mtkaif_adda6_only;
  588. return 0;
  589. }
  590. static int mt8192_adda6_only_set(struct snd_kcontrol *kcontrol,
  591. struct snd_ctl_elem_value *ucontrol)
  592. {
  593. struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
  594. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  595. struct mt8192_afe_private *afe_priv = afe->platform_priv;
  596. int mtkaif_adda6_only;
  597. mtkaif_adda6_only = ucontrol->value.integer.value[0];
  598. dev_info(afe->dev, "%s(), kcontrol name %s, mtkaif_adda6_only %d\n",
  599. __func__, kcontrol->id.name, mtkaif_adda6_only);
  600. afe_priv->mtkaif_adda6_only = mtkaif_adda6_only;
  601. return 0;
  602. }
  603. static const struct snd_kcontrol_new mtk_adda_controls[] = {
  604. SOC_SINGLE("Sidetone_Gain", AFE_SIDETONE_GAIN,
  605. SIDE_TONE_GAIN_SFT, SIDE_TONE_GAIN_MASK, 0),
  606. SOC_SINGLE_EXT("Sidetone_Positive_Gain_dB", SND_SOC_NOPM, 0, 100, 0,
  607. stf_positive_gain_get, stf_positive_gain_set),
  608. SOC_SINGLE("ADDA_DL_GAIN", AFE_ADDA_DL_SRC2_CON1,
  609. DL_2_GAIN_CTL_PRE_SFT, DL_2_GAIN_CTL_PRE_MASK, 0),
  610. SOC_SINGLE_BOOL_EXT("MTKAIF_DMIC Switch", 0,
  611. mt8192_adda_dmic_get, mt8192_adda_dmic_set),
  612. SOC_SINGLE_BOOL_EXT("MTKAIF_ADDA6_ONLY Switch", 0,
  613. mt8192_adda6_only_get, mt8192_adda6_only_set),
  614. };
  615. static const struct snd_kcontrol_new stf_ctl =
  616. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  617. static const u16 stf_coeff_table_16k[] = {
  618. 0x049C, 0x09E8, 0x09E0, 0x089C,
  619. 0xFF54, 0xF488, 0xEAFC, 0xEBAC,
  620. 0xfA40, 0x17AC, 0x3D1C, 0x6028,
  621. 0x7538
  622. };
  623. static const u16 stf_coeff_table_32k[] = {
  624. 0xFE52, 0x0042, 0x00C5, 0x0194,
  625. 0x029A, 0x03B7, 0x04BF, 0x057D,
  626. 0x05BE, 0x0555, 0x0426, 0x0230,
  627. 0xFF92, 0xFC89, 0xF973, 0xF6C6,
  628. 0xF500, 0xF49D, 0xF603, 0xF970,
  629. 0xFEF3, 0x065F, 0x0F4F, 0x1928,
  630. 0x2329, 0x2C80, 0x345E, 0x3A0D,
  631. 0x3D08
  632. };
  633. static const u16 stf_coeff_table_48k[] = {
  634. 0x0401, 0xFFB0, 0xFF5A, 0xFECE,
  635. 0xFE10, 0xFD28, 0xFC21, 0xFB08,
  636. 0xF9EF, 0xF8E8, 0xF80A, 0xF76C,
  637. 0xF724, 0xF746, 0xF7E6, 0xF90F,
  638. 0xFACC, 0xFD1E, 0xFFFF, 0x0364,
  639. 0x0737, 0x0B62, 0x0FC1, 0x1431,
  640. 0x188A, 0x1CA4, 0x2056, 0x237D,
  641. 0x25F9, 0x27B0, 0x2890
  642. };
  643. static int mtk_stf_event(struct snd_soc_dapm_widget *w,
  644. struct snd_kcontrol *kcontrol,
  645. int event)
  646. {
  647. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  648. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  649. size_t half_tap_num;
  650. const u16 *stf_coeff_table;
  651. unsigned int ul_rate, reg_value;
  652. size_t coef_addr;
  653. regmap_read(afe->regmap, AFE_ADDA_UL_SRC_CON0, &ul_rate);
  654. ul_rate = ul_rate >> UL_VOICE_MODE_CH1_CH2_CTL_SFT;
  655. ul_rate = ul_rate & UL_VOICE_MODE_CH1_CH2_CTL_MASK;
  656. if (ul_rate == MTK_AFE_ADDA_UL_RATE_48K) {
  657. half_tap_num = ARRAY_SIZE(stf_coeff_table_48k);
  658. stf_coeff_table = stf_coeff_table_48k;
  659. } else if (ul_rate == MTK_AFE_ADDA_UL_RATE_32K) {
  660. half_tap_num = ARRAY_SIZE(stf_coeff_table_32k);
  661. stf_coeff_table = stf_coeff_table_32k;
  662. } else {
  663. half_tap_num = ARRAY_SIZE(stf_coeff_table_16k);
  664. stf_coeff_table = stf_coeff_table_16k;
  665. }
  666. regmap_read(afe->regmap, AFE_SIDETONE_CON1, &reg_value);
  667. dev_info(afe->dev, "%s(), name %s, event 0x%x, ul_rate 0x%x, AFE_SIDETONE_CON1 0x%x\n",
  668. __func__, w->name, event, ul_rate, reg_value);
  669. switch (event) {
  670. case SND_SOC_DAPM_PRE_PMU:
  671. /* set side tone gain = 0 */
  672. regmap_update_bits(afe->regmap,
  673. AFE_SIDETONE_GAIN,
  674. SIDE_TONE_GAIN_MASK_SFT,
  675. 0);
  676. regmap_update_bits(afe->regmap,
  677. AFE_SIDETONE_GAIN,
  678. POSITIVE_GAIN_MASK_SFT,
  679. 0);
  680. /* don't bypass stf */
  681. regmap_update_bits(afe->regmap,
  682. AFE_SIDETONE_CON1,
  683. 0x1f << 27,
  684. 0x0);
  685. /* set stf half tap num */
  686. regmap_update_bits(afe->regmap,
  687. AFE_SIDETONE_CON1,
  688. SIDE_TONE_HALF_TAP_NUM_MASK_SFT,
  689. half_tap_num << SIDE_TONE_HALF_TAP_NUM_SFT);
  690. /* set side tone coefficient */
  691. regmap_read(afe->regmap, AFE_SIDETONE_CON0, &reg_value);
  692. for (coef_addr = 0; coef_addr < half_tap_num; coef_addr++) {
  693. bool old_w_ready = (reg_value >> W_RDY_SFT) & 0x1;
  694. bool new_w_ready = 0;
  695. int try_cnt = 0;
  696. regmap_update_bits(afe->regmap,
  697. AFE_SIDETONE_CON0,
  698. 0x39FFFFF,
  699. (1 << R_W_EN_SFT) |
  700. (1 << R_W_SEL_SFT) |
  701. (0 << SEL_CH2_SFT) |
  702. (coef_addr <<
  703. SIDE_TONE_COEFFICIENT_ADDR_SFT) |
  704. stf_coeff_table[coef_addr]);
  705. /* wait until flag write_ready changed */
  706. for (try_cnt = 0; try_cnt < 10; try_cnt++) {
  707. regmap_read(afe->regmap,
  708. AFE_SIDETONE_CON0, &reg_value);
  709. new_w_ready = (reg_value >> W_RDY_SFT) & 0x1;
  710. /* flip => ok */
  711. if (new_w_ready == old_w_ready) {
  712. udelay(3);
  713. if (try_cnt == 9) {
  714. dev_warn(afe->dev,
  715. "%s(), write coeff not ready",
  716. __func__);
  717. }
  718. } else {
  719. break;
  720. }
  721. }
  722. /* need write -> read -> write to write next coeff */
  723. regmap_update_bits(afe->regmap,
  724. AFE_SIDETONE_CON0,
  725. R_W_SEL_MASK_SFT,
  726. 0x0);
  727. }
  728. break;
  729. case SND_SOC_DAPM_POST_PMD:
  730. /* bypass stf */
  731. regmap_update_bits(afe->regmap,
  732. AFE_SIDETONE_CON1,
  733. 0x1f << 27,
  734. 0x1f << 27);
  735. /* set side tone gain = 0 */
  736. regmap_update_bits(afe->regmap,
  737. AFE_SIDETONE_GAIN,
  738. SIDE_TONE_GAIN_MASK_SFT,
  739. 0);
  740. regmap_update_bits(afe->regmap,
  741. AFE_SIDETONE_GAIN,
  742. POSITIVE_GAIN_MASK_SFT,
  743. 0);
  744. break;
  745. default:
  746. break;
  747. }
  748. return 0;
  749. }
  750. /* stf mux */
  751. enum {
  752. STF_SRC_ADDA_ADDA6 = 0,
  753. STF_SRC_O19O20,
  754. };
  755. static const char *const stf_o19o20_mux_map[] = {
  756. "ADDA_ADDA6",
  757. "O19O20",
  758. };
  759. static int stf_o19o20_mux_map_value[] = {
  760. STF_SRC_ADDA_ADDA6,
  761. STF_SRC_O19O20,
  762. };
  763. static SOC_VALUE_ENUM_SINGLE_DECL(stf_o19o20_mux_map_enum,
  764. AFE_SIDETONE_CON1,
  765. STF_SOURCE_FROM_O19O20_SFT,
  766. STF_SOURCE_FROM_O19O20_MASK,
  767. stf_o19o20_mux_map,
  768. stf_o19o20_mux_map_value);
  769. static const struct snd_kcontrol_new stf_o19O20_mux_control =
  770. SOC_DAPM_ENUM("STF_O19O20_MUX", stf_o19o20_mux_map_enum);
  771. enum {
  772. STF_SRC_ADDA = 0,
  773. STF_SRC_ADDA6,
  774. };
  775. static const char *const stf_adda_mux_map[] = {
  776. "ADDA",
  777. "ADDA6",
  778. };
  779. static int stf_adda_mux_map_value[] = {
  780. STF_SRC_ADDA,
  781. STF_SRC_ADDA6,
  782. };
  783. static SOC_VALUE_ENUM_SINGLE_DECL(stf_adda_mux_map_enum,
  784. AFE_SIDETONE_CON1,
  785. STF_O19O20_OUT_EN_SEL_SFT,
  786. STF_O19O20_OUT_EN_SEL_MASK,
  787. stf_adda_mux_map,
  788. stf_adda_mux_map_value);
  789. static const struct snd_kcontrol_new stf_adda_mux_control =
  790. SOC_DAPM_ENUM("STF_ADDA_MUX", stf_adda_mux_map_enum);
  791. /* ADDA UL MUX */
  792. enum {
  793. ADDA_UL_MUX_MTKAIF = 0,
  794. ADDA_UL_MUX_AP_DMIC,
  795. ADDA_UL_MUX_MASK = 0x1,
  796. };
  797. static const char * const adda_ul_mux_map[] = {
  798. "MTKAIF", "AP_DMIC"
  799. };
  800. static int adda_ul_map_value[] = {
  801. ADDA_UL_MUX_MTKAIF,
  802. ADDA_UL_MUX_AP_DMIC,
  803. };
  804. static SOC_VALUE_ENUM_SINGLE_DECL(adda_ul_mux_map_enum,
  805. SND_SOC_NOPM,
  806. 0,
  807. ADDA_UL_MUX_MASK,
  808. adda_ul_mux_map,
  809. adda_ul_map_value);
  810. static const struct snd_kcontrol_new adda_ul_mux_control =
  811. SOC_DAPM_ENUM("ADDA_UL_MUX Select", adda_ul_mux_map_enum);
  812. static const struct snd_kcontrol_new adda_ch34_ul_mux_control =
  813. SOC_DAPM_ENUM("ADDA_CH34_UL_MUX Select", adda_ul_mux_map_enum);
  814. static const struct snd_soc_dapm_widget mtk_dai_adda_widgets[] = {
  815. /* inter-connections */
  816. SND_SOC_DAPM_MIXER("ADDA_DL_CH1", SND_SOC_NOPM, 0, 0,
  817. mtk_adda_dl_ch1_mix,
  818. ARRAY_SIZE(mtk_adda_dl_ch1_mix)),
  819. SND_SOC_DAPM_MIXER("ADDA_DL_CH2", SND_SOC_NOPM, 0, 0,
  820. mtk_adda_dl_ch2_mix,
  821. ARRAY_SIZE(mtk_adda_dl_ch2_mix)),
  822. SND_SOC_DAPM_MIXER("ADDA_DL_CH3", SND_SOC_NOPM, 0, 0,
  823. mtk_adda_dl_ch3_mix,
  824. ARRAY_SIZE(mtk_adda_dl_ch3_mix)),
  825. SND_SOC_DAPM_MIXER("ADDA_DL_CH4", SND_SOC_NOPM, 0, 0,
  826. mtk_adda_dl_ch4_mix,
  827. ARRAY_SIZE(mtk_adda_dl_ch4_mix)),
  828. SND_SOC_DAPM_SUPPLY_S("ADDA Enable", SUPPLY_SEQ_ADDA_AFE_ON,
  829. AFE_ADDA_UL_DL_CON0, ADDA_AFE_ON_SFT, 0,
  830. NULL, 0),
  831. SND_SOC_DAPM_SUPPLY_S("ADDA Playback Enable", SUPPLY_SEQ_ADDA_DL_ON,
  832. AFE_ADDA_DL_SRC2_CON0,
  833. DL_2_SRC_ON_TMP_CTL_PRE_SFT, 0,
  834. mtk_adda_dl_event,
  835. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  836. SND_SOC_DAPM_SUPPLY_S("ADDA CH34 Playback Enable",
  837. SUPPLY_SEQ_ADDA_DL_ON,
  838. AFE_ADDA_3RD_DAC_DL_SRC2_CON0,
  839. DL_2_SRC_ON_TMP_CTL_PRE_SFT, 0,
  840. mtk_adda_ch34_dl_event,
  841. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  842. SND_SOC_DAPM_SUPPLY_S("ADDA Capture Enable", SUPPLY_SEQ_ADDA_UL_ON,
  843. AFE_ADDA_UL_SRC_CON0,
  844. UL_SRC_ON_TMP_CTL_SFT, 0,
  845. mtk_adda_ul_event,
  846. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  847. SND_SOC_DAPM_SUPPLY_S("ADDA CH34 Capture Enable", SUPPLY_SEQ_ADDA_UL_ON,
  848. AFE_ADDA6_UL_SRC_CON0,
  849. UL_SRC_ON_TMP_CTL_SFT, 0,
  850. mtk_adda_ch34_ul_event,
  851. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  852. SND_SOC_DAPM_SUPPLY_S("AUD_PAD_TOP", SUPPLY_SEQ_ADDA_AUD_PAD_TOP,
  853. AFE_AUD_PAD_TOP,
  854. RG_RX_FIFO_ON_SFT, 0,
  855. mtk_adda_pad_top_event,
  856. SND_SOC_DAPM_PRE_PMU),
  857. SND_SOC_DAPM_SUPPLY_S("ADDA_MTKAIF_CFG", SUPPLY_SEQ_ADDA_MTKAIF_CFG,
  858. SND_SOC_NOPM, 0, 0,
  859. mtk_adda_mtkaif_cfg_event,
  860. SND_SOC_DAPM_PRE_PMU),
  861. SND_SOC_DAPM_SUPPLY_S("ADDA6_MTKAIF_CFG", SUPPLY_SEQ_ADDA6_MTKAIF_CFG,
  862. SND_SOC_NOPM, 0, 0,
  863. mtk_adda_mtkaif_cfg_event,
  864. SND_SOC_DAPM_PRE_PMU),
  865. SND_SOC_DAPM_SUPPLY_S("AP_DMIC_EN", SUPPLY_SEQ_ADDA_AP_DMIC,
  866. AFE_ADDA_UL_SRC_CON0,
  867. UL_AP_DMIC_ON_SFT, 0,
  868. NULL, 0),
  869. SND_SOC_DAPM_SUPPLY_S("AP_DMIC_CH34_EN", SUPPLY_SEQ_ADDA_AP_DMIC,
  870. AFE_ADDA6_UL_SRC_CON0,
  871. UL_AP_DMIC_ON_SFT, 0,
  872. NULL, 0),
  873. SND_SOC_DAPM_SUPPLY_S("ADDA_FIFO", SUPPLY_SEQ_ADDA_FIFO,
  874. AFE_ADDA_UL_DL_CON0,
  875. AFE_ADDA_FIFO_AUTO_RST_SFT, 1,
  876. NULL, 0),
  877. SND_SOC_DAPM_SUPPLY_S("ADDA_CH34_FIFO", SUPPLY_SEQ_ADDA_FIFO,
  878. AFE_ADDA_UL_DL_CON0,
  879. AFE_ADDA6_FIFO_AUTO_RST_SFT, 1,
  880. NULL, 0),
  881. SND_SOC_DAPM_MUX("ADDA_UL_Mux", SND_SOC_NOPM, 0, 0,
  882. &adda_ul_mux_control),
  883. SND_SOC_DAPM_MUX("ADDA_CH34_UL_Mux", SND_SOC_NOPM, 0, 0,
  884. &adda_ch34_ul_mux_control),
  885. SND_SOC_DAPM_INPUT("AP_DMIC_INPUT"),
  886. SND_SOC_DAPM_INPUT("AP_DMIC_CH34_INPUT"),
  887. /* stf */
  888. SND_SOC_DAPM_SWITCH_E("Sidetone Filter",
  889. AFE_SIDETONE_CON1, SIDE_TONE_ON_SFT, 0,
  890. &stf_ctl,
  891. mtk_stf_event,
  892. SND_SOC_DAPM_PRE_PMU |
  893. SND_SOC_DAPM_POST_PMD),
  894. SND_SOC_DAPM_MUX("STF_O19O20_MUX", SND_SOC_NOPM, 0, 0,
  895. &stf_o19O20_mux_control),
  896. SND_SOC_DAPM_MUX("STF_ADDA_MUX", SND_SOC_NOPM, 0, 0,
  897. &stf_adda_mux_control),
  898. SND_SOC_DAPM_MIXER("STF_CH1", SND_SOC_NOPM, 0, 0,
  899. mtk_stf_ch1_mix,
  900. ARRAY_SIZE(mtk_stf_ch1_mix)),
  901. SND_SOC_DAPM_MIXER("STF_CH2", SND_SOC_NOPM, 0, 0,
  902. mtk_stf_ch2_mix,
  903. ARRAY_SIZE(mtk_stf_ch2_mix)),
  904. SND_SOC_DAPM_OUTPUT("STF_OUTPUT"),
  905. /* clock */
  906. SND_SOC_DAPM_CLOCK_SUPPLY("top_mux_audio_h"),
  907. SND_SOC_DAPM_CLOCK_SUPPLY("aud_dac_clk"),
  908. SND_SOC_DAPM_CLOCK_SUPPLY("aud_dac_predis_clk"),
  909. SND_SOC_DAPM_CLOCK_SUPPLY("aud_3rd_dac_clk"),
  910. SND_SOC_DAPM_CLOCK_SUPPLY("aud_3rd_dac_predis_clk"),
  911. SND_SOC_DAPM_CLOCK_SUPPLY("aud_adc_clk"),
  912. SND_SOC_DAPM_CLOCK_SUPPLY("aud_adda6_adc_clk"),
  913. };
  914. static const struct snd_soc_dapm_route mtk_dai_adda_routes[] = {
  915. /* playback */
  916. {"ADDA_DL_CH1", "DL1_CH1", "DL1"},
  917. {"ADDA_DL_CH2", "DL1_CH1", "DL1"},
  918. {"ADDA_DL_CH2", "DL1_CH2", "DL1"},
  919. {"ADDA_DL_CH1", "DL12_CH1", "DL12"},
  920. {"ADDA_DL_CH2", "DL12_CH2", "DL12"},
  921. {"ADDA_DL_CH1", "DL6_CH1", "DL6"},
  922. {"ADDA_DL_CH2", "DL6_CH2", "DL6"},
  923. {"ADDA_DL_CH1", "DL8_CH1", "DL8"},
  924. {"ADDA_DL_CH2", "DL8_CH2", "DL8"},
  925. {"ADDA_DL_CH1", "DL2_CH1", "DL2"},
  926. {"ADDA_DL_CH2", "DL2_CH1", "DL2"},
  927. {"ADDA_DL_CH2", "DL2_CH2", "DL2"},
  928. {"ADDA_DL_CH1", "DL3_CH1", "DL3"},
  929. {"ADDA_DL_CH2", "DL3_CH1", "DL3"},
  930. {"ADDA_DL_CH2", "DL3_CH2", "DL3"},
  931. {"ADDA_DL_CH1", "DL4_CH1", "DL4"},
  932. {"ADDA_DL_CH2", "DL4_CH2", "DL4"},
  933. {"ADDA_DL_CH1", "DL5_CH1", "DL5"},
  934. {"ADDA_DL_CH2", "DL5_CH2", "DL5"},
  935. {"ADDA Playback", NULL, "ADDA_DL_CH1"},
  936. {"ADDA Playback", NULL, "ADDA_DL_CH2"},
  937. {"ADDA Playback", NULL, "ADDA Enable"},
  938. {"ADDA Playback", NULL, "ADDA Playback Enable"},
  939. {"ADDA_DL_CH3", "DL1_CH1", "DL1"},
  940. {"ADDA_DL_CH4", "DL1_CH1", "DL1"},
  941. {"ADDA_DL_CH4", "DL1_CH2", "DL1"},
  942. {"ADDA_DL_CH3", "DL12_CH1", "DL12"},
  943. {"ADDA_DL_CH4", "DL12_CH2", "DL12"},
  944. {"ADDA_DL_CH3", "DL6_CH1", "DL6"},
  945. {"ADDA_DL_CH4", "DL6_CH2", "DL6"},
  946. {"ADDA_DL_CH3", "DL2_CH1", "DL2"},
  947. {"ADDA_DL_CH4", "DL2_CH1", "DL2"},
  948. {"ADDA_DL_CH4", "DL2_CH2", "DL2"},
  949. {"ADDA_DL_CH3", "DL3_CH1", "DL3"},
  950. {"ADDA_DL_CH4", "DL3_CH1", "DL3"},
  951. {"ADDA_DL_CH4", "DL3_CH2", "DL3"},
  952. {"ADDA_DL_CH3", "DL4_CH1", "DL4"},
  953. {"ADDA_DL_CH4", "DL4_CH2", "DL4"},
  954. {"ADDA_DL_CH3", "DL5_CH1", "DL5"},
  955. {"ADDA_DL_CH4", "DL5_CH2", "DL5"},
  956. {"ADDA CH34 Playback", NULL, "ADDA_DL_CH3"},
  957. {"ADDA CH34 Playback", NULL, "ADDA_DL_CH4"},
  958. {"ADDA CH34 Playback", NULL, "ADDA Enable"},
  959. {"ADDA CH34 Playback", NULL, "ADDA CH34 Playback Enable"},
  960. /* capture */
  961. {"ADDA_UL_Mux", "MTKAIF", "ADDA Capture"},
  962. {"ADDA_UL_Mux", "AP_DMIC", "AP DMIC Capture"},
  963. {"ADDA_CH34_UL_Mux", "MTKAIF", "ADDA CH34 Capture"},
  964. {"ADDA_CH34_UL_Mux", "AP_DMIC", "AP DMIC CH34 Capture"},
  965. {"ADDA Capture", NULL, "ADDA Enable"},
  966. {"ADDA Capture", NULL, "ADDA Capture Enable"},
  967. {"ADDA Capture", NULL, "AUD_PAD_TOP"},
  968. {"ADDA Capture", NULL, "ADDA_MTKAIF_CFG"},
  969. {"AP DMIC Capture", NULL, "ADDA Enable"},
  970. {"AP DMIC Capture", NULL, "ADDA Capture Enable"},
  971. {"AP DMIC Capture", NULL, "ADDA_FIFO"},
  972. {"AP DMIC Capture", NULL, "AP_DMIC_EN"},
  973. {"ADDA CH34 Capture", NULL, "ADDA Enable"},
  974. {"ADDA CH34 Capture", NULL, "ADDA CH34 Capture Enable"},
  975. {"ADDA CH34 Capture", NULL, "AUD_PAD_TOP"},
  976. {"ADDA CH34 Capture", NULL, "ADDA6_MTKAIF_CFG"},
  977. {"AP DMIC CH34 Capture", NULL, "ADDA Enable"},
  978. {"AP DMIC CH34 Capture", NULL, "ADDA CH34 Capture Enable"},
  979. {"AP DMIC CH34 Capture", NULL, "ADDA_CH34_FIFO"},
  980. {"AP DMIC CH34 Capture", NULL, "AP_DMIC_CH34_EN"},
  981. {"AP DMIC Capture", NULL, "AP_DMIC_INPUT"},
  982. {"AP DMIC CH34 Capture", NULL, "AP_DMIC_CH34_INPUT"},
  983. /* sidetone filter */
  984. {"STF_ADDA_MUX", "ADDA", "ADDA_UL_Mux"},
  985. {"STF_ADDA_MUX", "ADDA6", "ADDA_CH34_UL_Mux"},
  986. {"STF_O19O20_MUX", "ADDA_ADDA6", "STF_ADDA_MUX"},
  987. {"STF_O19O20_MUX", "O19O20", "STF_CH1"},
  988. {"STF_O19O20_MUX", "O19O20", "STF_CH2"},
  989. {"Sidetone Filter", "Switch", "STF_O19O20_MUX"},
  990. {"STF_OUTPUT", NULL, "Sidetone Filter"},
  991. {"ADDA Playback", NULL, "Sidetone Filter"},
  992. {"ADDA CH34 Playback", NULL, "Sidetone Filter"},
  993. /* clk */
  994. {"ADDA Playback", NULL, "aud_dac_clk"},
  995. {"ADDA Playback", NULL, "aud_dac_predis_clk"},
  996. {"ADDA CH34 Playback", NULL, "aud_3rd_dac_clk"},
  997. {"ADDA CH34 Playback", NULL, "aud_3rd_dac_predis_clk"},
  998. {"ADDA Capture Enable", NULL, "aud_adc_clk"},
  999. {"ADDA CH34 Capture Enable", NULL, "aud_adda6_adc_clk"},
  1000. };
  1001. /* dai ops */
  1002. static int mtk_dai_adda_hw_params(struct snd_pcm_substream *substream,
  1003. struct snd_pcm_hw_params *params,
  1004. struct snd_soc_dai *dai)
  1005. {
  1006. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  1007. unsigned int rate = params_rate(params);
  1008. int id = dai->id;
  1009. dev_info(afe->dev, "%s(), id %d, stream %d, rate %d\n",
  1010. __func__,
  1011. id,
  1012. substream->stream,
  1013. rate);
  1014. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1015. unsigned int dl_src2_con0 = 0;
  1016. unsigned int dl_src2_con1 = 0;
  1017. /* set sampling rate */
  1018. dl_src2_con0 = adda_dl_rate_transform(afe, rate) <<
  1019. DL_2_INPUT_MODE_CTL_SFT;
  1020. /* set output mode, UP_SAMPLING_RATE_X8 */
  1021. dl_src2_con0 |= (0x3 << DL_2_OUTPUT_SEL_CTL_SFT);
  1022. /* turn off mute function */
  1023. dl_src2_con0 |= (0x01 << DL_2_MUTE_CH2_OFF_CTL_PRE_SFT);
  1024. dl_src2_con0 |= (0x01 << DL_2_MUTE_CH1_OFF_CTL_PRE_SFT);
  1025. /* set voice input data if input sample rate is 8k or 16k */
  1026. if (rate == 8000 || rate == 16000)
  1027. dl_src2_con0 |= 0x01 << DL_2_VOICE_MODE_CTL_PRE_SFT;
  1028. /* SA suggest apply -0.3db to audio/speech path */
  1029. dl_src2_con1 = MTK_AFE_ADDA_DL_GAIN_NORMAL <<
  1030. DL_2_GAIN_CTL_PRE_SFT;
  1031. /* turn on down-link gain */
  1032. dl_src2_con0 |= (0x01 << DL_2_GAIN_ON_CTL_PRE_SFT);
  1033. if (id == MT8192_DAI_ADDA) {
  1034. /* clean predistortion */
  1035. regmap_write(afe->regmap, AFE_ADDA_PREDIS_CON0, 0);
  1036. regmap_write(afe->regmap, AFE_ADDA_PREDIS_CON1, 0);
  1037. regmap_write(afe->regmap,
  1038. AFE_ADDA_DL_SRC2_CON0, dl_src2_con0);
  1039. regmap_write(afe->regmap,
  1040. AFE_ADDA_DL_SRC2_CON1, dl_src2_con1);
  1041. /* set sdm gain */
  1042. regmap_update_bits(afe->regmap,
  1043. AFE_ADDA_DL_SDM_DCCOMP_CON,
  1044. ATTGAIN_CTL_MASK_SFT,
  1045. AUDIO_SDM_LEVEL_NORMAL <<
  1046. ATTGAIN_CTL_SFT);
  1047. /* 2nd sdm */
  1048. regmap_update_bits(afe->regmap,
  1049. AFE_ADDA_DL_SDM_DCCOMP_CON,
  1050. USE_3RD_SDM_MASK_SFT,
  1051. AUDIO_SDM_2ND << USE_3RD_SDM_SFT);
  1052. /* sdm auto reset */
  1053. regmap_write(afe->regmap,
  1054. AFE_ADDA_DL_SDM_AUTO_RESET_CON,
  1055. SDM_AUTO_RESET_THRESHOLD);
  1056. regmap_update_bits(afe->regmap,
  1057. AFE_ADDA_DL_SDM_AUTO_RESET_CON,
  1058. ADDA_SDM_AUTO_RESET_ONOFF_MASK_SFT,
  1059. 0x1 << ADDA_SDM_AUTO_RESET_ONOFF_SFT);
  1060. } else {
  1061. /* clean predistortion */
  1062. regmap_write(afe->regmap,
  1063. AFE_ADDA_3RD_DAC_PREDIS_CON0, 0);
  1064. regmap_write(afe->regmap,
  1065. AFE_ADDA_3RD_DAC_PREDIS_CON1, 0);
  1066. regmap_write(afe->regmap, AFE_ADDA_3RD_DAC_DL_SRC2_CON0,
  1067. dl_src2_con0);
  1068. regmap_write(afe->regmap, AFE_ADDA_3RD_DAC_DL_SRC2_CON1,
  1069. dl_src2_con1);
  1070. /* set sdm gain */
  1071. regmap_update_bits(afe->regmap,
  1072. AFE_ADDA_3RD_DAC_DL_SDM_DCCOMP_CON,
  1073. ATTGAIN_CTL_MASK_SFT,
  1074. AUDIO_SDM_LEVEL_NORMAL <<
  1075. ATTGAIN_CTL_SFT);
  1076. /* 2nd sdm */
  1077. regmap_update_bits(afe->regmap,
  1078. AFE_ADDA_3RD_DAC_DL_SDM_DCCOMP_CON,
  1079. USE_3RD_SDM_MASK_SFT,
  1080. AUDIO_SDM_2ND << USE_3RD_SDM_SFT);
  1081. /* sdm auto reset */
  1082. regmap_write(afe->regmap,
  1083. AFE_ADDA_3RD_DAC_DL_SDM_AUTO_RESET_CON,
  1084. SDM_AUTO_RESET_THRESHOLD);
  1085. regmap_update_bits(afe->regmap,
  1086. AFE_ADDA_3RD_DAC_DL_SDM_AUTO_RESET_CON,
  1087. ADDA_3RD_DAC_SDM_AUTO_RESET_ONOFF_MASK_SFT,
  1088. 0x1 << ADDA_3RD_DAC_SDM_AUTO_RESET_ONOFF_SFT);
  1089. }
  1090. } else {
  1091. unsigned int voice_mode = 0;
  1092. unsigned int ul_src_con0 = 0; /* default value */
  1093. voice_mode = adda_ul_rate_transform(afe, rate);
  1094. ul_src_con0 |= (voice_mode << 17) & (0x7 << 17);
  1095. /* enable iir */
  1096. ul_src_con0 |= (1 << UL_IIR_ON_TMP_CTL_SFT) &
  1097. UL_IIR_ON_TMP_CTL_MASK_SFT;
  1098. ul_src_con0 |= (UL_IIR_SW << UL_IIRMODE_CTL_SFT) &
  1099. UL_IIRMODE_CTL_MASK_SFT;
  1100. switch (id) {
  1101. case MT8192_DAI_ADDA:
  1102. case MT8192_DAI_AP_DMIC:
  1103. /* 35Hz @ 48k */
  1104. regmap_write(afe->regmap,
  1105. AFE_ADDA_IIR_COEF_02_01, 0x00000000);
  1106. regmap_write(afe->regmap,
  1107. AFE_ADDA_IIR_COEF_04_03, 0x00003FB8);
  1108. regmap_write(afe->regmap,
  1109. AFE_ADDA_IIR_COEF_06_05, 0x3FB80000);
  1110. regmap_write(afe->regmap,
  1111. AFE_ADDA_IIR_COEF_08_07, 0x3FB80000);
  1112. regmap_write(afe->regmap,
  1113. AFE_ADDA_IIR_COEF_10_09, 0x0000C048);
  1114. regmap_write(afe->regmap,
  1115. AFE_ADDA_UL_SRC_CON0, ul_src_con0);
  1116. /* Using Internal ADC */
  1117. regmap_update_bits(afe->regmap,
  1118. AFE_ADDA_TOP_CON0,
  1119. 0x1 << 0,
  1120. 0x0 << 0);
  1121. /* mtkaif_rxif_data_mode = 0, amic */
  1122. regmap_update_bits(afe->regmap,
  1123. AFE_ADDA_MTKAIF_RX_CFG0,
  1124. 0x1 << 0,
  1125. 0x0 << 0);
  1126. break;
  1127. case MT8192_DAI_ADDA_CH34:
  1128. case MT8192_DAI_AP_DMIC_CH34:
  1129. /* 35Hz @ 48k */
  1130. regmap_write(afe->regmap,
  1131. AFE_ADDA6_IIR_COEF_02_01, 0x00000000);
  1132. regmap_write(afe->regmap,
  1133. AFE_ADDA6_IIR_COEF_04_03, 0x00003FB8);
  1134. regmap_write(afe->regmap,
  1135. AFE_ADDA6_IIR_COEF_06_05, 0x3FB80000);
  1136. regmap_write(afe->regmap,
  1137. AFE_ADDA6_IIR_COEF_08_07, 0x3FB80000);
  1138. regmap_write(afe->regmap,
  1139. AFE_ADDA6_IIR_COEF_10_09, 0x0000C048);
  1140. regmap_write(afe->regmap,
  1141. AFE_ADDA6_UL_SRC_CON0, ul_src_con0);
  1142. /* Using Internal ADC */
  1143. regmap_update_bits(afe->regmap,
  1144. AFE_ADDA6_TOP_CON0,
  1145. 0x1 << 0,
  1146. 0x0 << 0);
  1147. /* mtkaif_rxif_data_mode = 0, amic */
  1148. regmap_update_bits(afe->regmap,
  1149. AFE_ADDA6_MTKAIF_RX_CFG0,
  1150. 0x1 << 0,
  1151. 0x0 << 0);
  1152. break;
  1153. default:
  1154. break;
  1155. }
  1156. /* ap dmic */
  1157. switch (id) {
  1158. case MT8192_DAI_AP_DMIC:
  1159. case MT8192_DAI_AP_DMIC_CH34:
  1160. mtk_adda_ul_src_dmic(afe, id);
  1161. break;
  1162. default:
  1163. break;
  1164. }
  1165. }
  1166. return 0;
  1167. }
  1168. static const struct snd_soc_dai_ops mtk_dai_adda_ops = {
  1169. .hw_params = mtk_dai_adda_hw_params,
  1170. };
  1171. /* dai driver */
  1172. #define MTK_ADDA_PLAYBACK_RATES (SNDRV_PCM_RATE_8000_48000 |\
  1173. SNDRV_PCM_RATE_96000 |\
  1174. SNDRV_PCM_RATE_192000)
  1175. #define MTK_ADDA_CAPTURE_RATES (SNDRV_PCM_RATE_8000 |\
  1176. SNDRV_PCM_RATE_16000 |\
  1177. SNDRV_PCM_RATE_32000 |\
  1178. SNDRV_PCM_RATE_48000 |\
  1179. SNDRV_PCM_RATE_96000 |\
  1180. SNDRV_PCM_RATE_192000)
  1181. #define MTK_ADDA_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  1182. SNDRV_PCM_FMTBIT_S24_LE |\
  1183. SNDRV_PCM_FMTBIT_S32_LE)
  1184. static struct snd_soc_dai_driver mtk_dai_adda_driver[] = {
  1185. {
  1186. .name = "ADDA",
  1187. .id = MT8192_DAI_ADDA,
  1188. .playback = {
  1189. .stream_name = "ADDA Playback",
  1190. .channels_min = 1,
  1191. .channels_max = 2,
  1192. .rates = MTK_ADDA_PLAYBACK_RATES,
  1193. .formats = MTK_ADDA_FORMATS,
  1194. },
  1195. .capture = {
  1196. .stream_name = "ADDA Capture",
  1197. .channels_min = 1,
  1198. .channels_max = 2,
  1199. .rates = MTK_ADDA_CAPTURE_RATES,
  1200. .formats = MTK_ADDA_FORMATS,
  1201. },
  1202. .ops = &mtk_dai_adda_ops,
  1203. },
  1204. {
  1205. .name = "ADDA_CH34",
  1206. .id = MT8192_DAI_ADDA_CH34,
  1207. .playback = {
  1208. .stream_name = "ADDA CH34 Playback",
  1209. .channels_min = 1,
  1210. .channels_max = 2,
  1211. .rates = MTK_ADDA_PLAYBACK_RATES,
  1212. .formats = MTK_ADDA_FORMATS,
  1213. },
  1214. .capture = {
  1215. .stream_name = "ADDA CH34 Capture",
  1216. .channels_min = 1,
  1217. .channels_max = 2,
  1218. .rates = MTK_ADDA_CAPTURE_RATES,
  1219. .formats = MTK_ADDA_FORMATS,
  1220. },
  1221. .ops = &mtk_dai_adda_ops,
  1222. },
  1223. {
  1224. .name = "AP_DMIC",
  1225. .id = MT8192_DAI_AP_DMIC,
  1226. .capture = {
  1227. .stream_name = "AP DMIC Capture",
  1228. .channels_min = 1,
  1229. .channels_max = 2,
  1230. .rates = MTK_ADDA_CAPTURE_RATES,
  1231. .formats = MTK_ADDA_FORMATS,
  1232. },
  1233. .ops = &mtk_dai_adda_ops,
  1234. },
  1235. {
  1236. .name = "AP_DMIC_CH34",
  1237. .id = MT8192_DAI_AP_DMIC_CH34,
  1238. .capture = {
  1239. .stream_name = "AP DMIC CH34 Capture",
  1240. .channels_min = 1,
  1241. .channels_max = 2,
  1242. .rates = MTK_ADDA_CAPTURE_RATES,
  1243. .formats = MTK_ADDA_FORMATS,
  1244. },
  1245. .ops = &mtk_dai_adda_ops,
  1246. },
  1247. };
  1248. int mt8192_dai_adda_register(struct mtk_base_afe *afe)
  1249. {
  1250. struct mtk_base_afe_dai *dai;
  1251. struct mt8192_afe_private *afe_priv = afe->platform_priv;
  1252. dev_info(afe->dev, "%s()\n", __func__);
  1253. dai = devm_kzalloc(afe->dev, sizeof(*dai), GFP_KERNEL);
  1254. if (!dai)
  1255. return -ENOMEM;
  1256. list_add(&dai->list, &afe->sub_dais);
  1257. dai->dai_drivers = mtk_dai_adda_driver;
  1258. dai->num_dai_drivers = ARRAY_SIZE(mtk_dai_adda_driver);
  1259. dai->controls = mtk_adda_controls;
  1260. dai->num_controls = ARRAY_SIZE(mtk_adda_controls);
  1261. dai->dapm_widgets = mtk_dai_adda_widgets;
  1262. dai->num_dapm_widgets = ARRAY_SIZE(mtk_dai_adda_widgets);
  1263. dai->dapm_routes = mtk_dai_adda_routes;
  1264. dai->num_dapm_routes = ARRAY_SIZE(mtk_dai_adda_routes);
  1265. /* ap dmic priv share with adda */
  1266. afe_priv->dai_priv[MT8192_DAI_AP_DMIC] =
  1267. afe_priv->dai_priv[MT8192_DAI_ADDA];
  1268. afe_priv->dai_priv[MT8192_DAI_AP_DMIC_CH34] =
  1269. afe_priv->dai_priv[MT8192_DAI_ADDA_CH34];
  1270. return 0;
  1271. }