mt8192-afe-pcm.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // Mediatek ALSA SoC AFE platform driver for 8192
  4. //
  5. // Copyright (c) 2020 MediaTek Inc.
  6. // Author: Shane Chien <[email protected]>
  7. //
  8. #include <linux/delay.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/module.h>
  11. #include <linux/mfd/syscon.h>
  12. #include <linux/of.h>
  13. #include <linux/of_address.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/reset.h>
  16. #include <sound/soc.h>
  17. #include "../common/mtk-afe-fe-dai.h"
  18. #include "../common/mtk-afe-platform-driver.h"
  19. #include "mt8192-afe-common.h"
  20. #include "mt8192-afe-clk.h"
  21. #include "mt8192-afe-gpio.h"
  22. #include "mt8192-interconnection.h"
  23. static const struct snd_pcm_hardware mt8192_afe_hardware = {
  24. .info = (SNDRV_PCM_INFO_MMAP |
  25. SNDRV_PCM_INFO_INTERLEAVED |
  26. SNDRV_PCM_INFO_MMAP_VALID),
  27. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  28. SNDRV_PCM_FMTBIT_S24_LE |
  29. SNDRV_PCM_FMTBIT_S32_LE),
  30. .period_bytes_min = 96,
  31. .period_bytes_max = 4 * 48 * 1024,
  32. .periods_min = 2,
  33. .periods_max = 256,
  34. .buffer_bytes_max = 4 * 48 * 1024,
  35. .fifo_size = 0,
  36. };
  37. static int mt8192_memif_fs(struct snd_pcm_substream *substream,
  38. unsigned int rate)
  39. {
  40. struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
  41. struct snd_soc_component *component =
  42. snd_soc_rtdcom_lookup(rtd, AFE_PCM_NAME);
  43. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
  44. int id = asoc_rtd_to_cpu(rtd, 0)->id;
  45. return mt8192_rate_transform(afe->dev, rate, id);
  46. }
  47. static int mt8192_get_dai_fs(struct mtk_base_afe *afe,
  48. int dai_id, unsigned int rate)
  49. {
  50. return mt8192_rate_transform(afe->dev, rate, dai_id);
  51. }
  52. static int mt8192_irq_fs(struct snd_pcm_substream *substream, unsigned int rate)
  53. {
  54. struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
  55. struct snd_soc_component *component =
  56. snd_soc_rtdcom_lookup(rtd, AFE_PCM_NAME);
  57. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
  58. return mt8192_general_rate_transform(afe->dev, rate);
  59. }
  60. static int mt8192_get_memif_pbuf_size(struct snd_pcm_substream *substream)
  61. {
  62. struct snd_pcm_runtime *runtime = substream->runtime;
  63. if ((runtime->period_size * 1000) / runtime->rate > 10)
  64. return MT8192_MEMIF_PBUF_SIZE_256_BYTES;
  65. else
  66. return MT8192_MEMIF_PBUF_SIZE_32_BYTES;
  67. }
  68. #define MTK_PCM_RATES (SNDRV_PCM_RATE_8000_48000 |\
  69. SNDRV_PCM_RATE_88200 |\
  70. SNDRV_PCM_RATE_96000 |\
  71. SNDRV_PCM_RATE_176400 |\
  72. SNDRV_PCM_RATE_192000)
  73. #define MTK_PCM_DAI_RATES (SNDRV_PCM_RATE_8000 |\
  74. SNDRV_PCM_RATE_16000 |\
  75. SNDRV_PCM_RATE_32000 |\
  76. SNDRV_PCM_RATE_48000)
  77. #define MTK_PCM_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  78. SNDRV_PCM_FMTBIT_S24_LE |\
  79. SNDRV_PCM_FMTBIT_S32_LE)
  80. static struct snd_soc_dai_driver mt8192_memif_dai_driver[] = {
  81. /* FE DAIs: memory intefaces to CPU */
  82. {
  83. .name = "DL1",
  84. .id = MT8192_MEMIF_DL1,
  85. .playback = {
  86. .stream_name = "DL1",
  87. .channels_min = 1,
  88. .channels_max = 2,
  89. .rates = MTK_PCM_RATES,
  90. .formats = MTK_PCM_FORMATS,
  91. },
  92. .ops = &mtk_afe_fe_ops,
  93. },
  94. {
  95. .name = "DL12",
  96. .id = MT8192_MEMIF_DL12,
  97. .playback = {
  98. .stream_name = "DL12",
  99. .channels_min = 1,
  100. .channels_max = 2,
  101. .rates = MTK_PCM_RATES,
  102. .formats = MTK_PCM_FORMATS,
  103. },
  104. .ops = &mtk_afe_fe_ops,
  105. },
  106. {
  107. .name = "DL2",
  108. .id = MT8192_MEMIF_DL2,
  109. .playback = {
  110. .stream_name = "DL2",
  111. .channels_min = 1,
  112. .channels_max = 2,
  113. .rates = MTK_PCM_RATES,
  114. .formats = MTK_PCM_FORMATS,
  115. },
  116. .ops = &mtk_afe_fe_ops,
  117. },
  118. {
  119. .name = "DL3",
  120. .id = MT8192_MEMIF_DL3,
  121. .playback = {
  122. .stream_name = "DL3",
  123. .channels_min = 1,
  124. .channels_max = 2,
  125. .rates = MTK_PCM_RATES,
  126. .formats = MTK_PCM_FORMATS,
  127. },
  128. .ops = &mtk_afe_fe_ops,
  129. },
  130. {
  131. .name = "DL4",
  132. .id = MT8192_MEMIF_DL4,
  133. .playback = {
  134. .stream_name = "DL4",
  135. .channels_min = 1,
  136. .channels_max = 2,
  137. .rates = MTK_PCM_RATES,
  138. .formats = MTK_PCM_FORMATS,
  139. },
  140. .ops = &mtk_afe_fe_ops,
  141. },
  142. {
  143. .name = "DL5",
  144. .id = MT8192_MEMIF_DL5,
  145. .playback = {
  146. .stream_name = "DL5",
  147. .channels_min = 1,
  148. .channels_max = 2,
  149. .rates = MTK_PCM_RATES,
  150. .formats = MTK_PCM_FORMATS,
  151. },
  152. .ops = &mtk_afe_fe_ops,
  153. },
  154. {
  155. .name = "DL6",
  156. .id = MT8192_MEMIF_DL6,
  157. .playback = {
  158. .stream_name = "DL6",
  159. .channels_min = 1,
  160. .channels_max = 2,
  161. .rates = MTK_PCM_RATES,
  162. .formats = MTK_PCM_FORMATS,
  163. },
  164. .ops = &mtk_afe_fe_ops,
  165. },
  166. {
  167. .name = "DL7",
  168. .id = MT8192_MEMIF_DL7,
  169. .playback = {
  170. .stream_name = "DL7",
  171. .channels_min = 1,
  172. .channels_max = 2,
  173. .rates = MTK_PCM_RATES,
  174. .formats = MTK_PCM_FORMATS,
  175. },
  176. .ops = &mtk_afe_fe_ops,
  177. },
  178. {
  179. .name = "DL8",
  180. .id = MT8192_MEMIF_DL8,
  181. .playback = {
  182. .stream_name = "DL8",
  183. .channels_min = 1,
  184. .channels_max = 2,
  185. .rates = MTK_PCM_RATES,
  186. .formats = MTK_PCM_FORMATS,
  187. },
  188. .ops = &mtk_afe_fe_ops,
  189. },
  190. {
  191. .name = "DL9",
  192. .id = MT8192_MEMIF_DL9,
  193. .playback = {
  194. .stream_name = "DL9",
  195. .channels_min = 1,
  196. .channels_max = 2,
  197. .rates = MTK_PCM_RATES,
  198. .formats = MTK_PCM_FORMATS,
  199. },
  200. .ops = &mtk_afe_fe_ops,
  201. },
  202. {
  203. .name = "UL1",
  204. .id = MT8192_MEMIF_VUL12,
  205. .capture = {
  206. .stream_name = "UL1",
  207. .channels_min = 1,
  208. .channels_max = 4,
  209. .rates = MTK_PCM_RATES,
  210. .formats = MTK_PCM_FORMATS,
  211. },
  212. .ops = &mtk_afe_fe_ops,
  213. },
  214. {
  215. .name = "UL2",
  216. .id = MT8192_MEMIF_AWB,
  217. .capture = {
  218. .stream_name = "UL2",
  219. .channels_min = 1,
  220. .channels_max = 2,
  221. .rates = MTK_PCM_RATES,
  222. .formats = MTK_PCM_FORMATS,
  223. },
  224. .ops = &mtk_afe_fe_ops,
  225. },
  226. {
  227. .name = "UL3",
  228. .id = MT8192_MEMIF_VUL2,
  229. .capture = {
  230. .stream_name = "UL3",
  231. .channels_min = 1,
  232. .channels_max = 2,
  233. .rates = MTK_PCM_RATES,
  234. .formats = MTK_PCM_FORMATS,
  235. },
  236. .ops = &mtk_afe_fe_ops,
  237. },
  238. {
  239. .name = "UL4",
  240. .id = MT8192_MEMIF_AWB2,
  241. .capture = {
  242. .stream_name = "UL4",
  243. .channels_min = 1,
  244. .channels_max = 2,
  245. .rates = MTK_PCM_RATES,
  246. .formats = MTK_PCM_FORMATS,
  247. },
  248. .ops = &mtk_afe_fe_ops,
  249. },
  250. {
  251. .name = "UL5",
  252. .id = MT8192_MEMIF_VUL3,
  253. .capture = {
  254. .stream_name = "UL5",
  255. .channels_min = 1,
  256. .channels_max = 2,
  257. .rates = MTK_PCM_RATES,
  258. .formats = MTK_PCM_FORMATS,
  259. },
  260. .ops = &mtk_afe_fe_ops,
  261. },
  262. {
  263. .name = "UL6",
  264. .id = MT8192_MEMIF_VUL4,
  265. .capture = {
  266. .stream_name = "UL6",
  267. .channels_min = 1,
  268. .channels_max = 2,
  269. .rates = MTK_PCM_RATES,
  270. .formats = MTK_PCM_FORMATS,
  271. },
  272. .ops = &mtk_afe_fe_ops,
  273. },
  274. {
  275. .name = "UL7",
  276. .id = MT8192_MEMIF_VUL5,
  277. .capture = {
  278. .stream_name = "UL7",
  279. .channels_min = 1,
  280. .channels_max = 2,
  281. .rates = MTK_PCM_RATES,
  282. .formats = MTK_PCM_FORMATS,
  283. },
  284. .ops = &mtk_afe_fe_ops,
  285. },
  286. {
  287. .name = "UL8",
  288. .id = MT8192_MEMIF_VUL6,
  289. .capture = {
  290. .stream_name = "UL8",
  291. .channels_min = 1,
  292. .channels_max = 2,
  293. .rates = MTK_PCM_RATES,
  294. .formats = MTK_PCM_FORMATS,
  295. },
  296. .ops = &mtk_afe_fe_ops,
  297. },
  298. {
  299. .name = "UL_MONO_1",
  300. .id = MT8192_MEMIF_MOD_DAI,
  301. .capture = {
  302. .stream_name = "UL_MONO_1",
  303. .channels_min = 1,
  304. .channels_max = 2,
  305. .rates = MTK_PCM_DAI_RATES,
  306. .formats = MTK_PCM_FORMATS,
  307. },
  308. .ops = &mtk_afe_fe_ops,
  309. },
  310. {
  311. .name = "UL_MONO_2",
  312. .id = MT8192_MEMIF_DAI,
  313. .capture = {
  314. .stream_name = "UL_MONO_2",
  315. .channels_min = 1,
  316. .channels_max = 2,
  317. .rates = MTK_PCM_DAI_RATES,
  318. .formats = MTK_PCM_FORMATS,
  319. },
  320. .ops = &mtk_afe_fe_ops,
  321. },
  322. {
  323. .name = "UL_MONO_3",
  324. .id = MT8192_MEMIF_DAI2,
  325. .capture = {
  326. .stream_name = "UL_MONO_3",
  327. .channels_min = 1,
  328. .channels_max = 2,
  329. .rates = MTK_PCM_DAI_RATES,
  330. .formats = MTK_PCM_FORMATS,
  331. },
  332. .ops = &mtk_afe_fe_ops,
  333. },
  334. {
  335. .name = "HDMI",
  336. .id = MT8192_MEMIF_HDMI,
  337. .playback = {
  338. .stream_name = "HDMI",
  339. .channels_min = 2,
  340. .channels_max = 8,
  341. .rates = MTK_PCM_RATES,
  342. .formats = MTK_PCM_FORMATS,
  343. },
  344. .ops = &mtk_afe_fe_ops,
  345. },
  346. };
  347. static int ul_tinyconn_event(struct snd_soc_dapm_widget *w,
  348. struct snd_kcontrol *kcontrol,
  349. int event)
  350. {
  351. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  352. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  353. unsigned int reg_shift;
  354. unsigned int reg_mask_shift;
  355. dev_info(afe->dev, "%s(), event 0x%x\n", __func__, event);
  356. if (strstr(w->name, "UL1")) {
  357. reg_shift = VUL1_USE_TINY_SFT;
  358. reg_mask_shift = VUL1_USE_TINY_MASK_SFT;
  359. } else if (strstr(w->name, "UL2")) {
  360. reg_shift = VUL2_USE_TINY_SFT;
  361. reg_mask_shift = VUL2_USE_TINY_MASK_SFT;
  362. } else if (strstr(w->name, "UL3")) {
  363. reg_shift = VUL12_USE_TINY_SFT;
  364. reg_mask_shift = VUL12_USE_TINY_MASK_SFT;
  365. } else if (strstr(w->name, "UL4")) {
  366. reg_shift = AWB2_USE_TINY_SFT;
  367. reg_mask_shift = AWB2_USE_TINY_MASK_SFT;
  368. } else {
  369. reg_shift = AWB2_USE_TINY_SFT;
  370. reg_mask_shift = AWB2_USE_TINY_MASK_SFT;
  371. dev_warn(afe->dev, "%s(), err widget name %s, default use UL4",
  372. __func__, w->name);
  373. }
  374. switch (event) {
  375. case SND_SOC_DAPM_PRE_PMU:
  376. regmap_update_bits(afe->regmap, AFE_MEMIF_CONN, reg_mask_shift,
  377. 0x1 << reg_shift);
  378. break;
  379. case SND_SOC_DAPM_PRE_PMD:
  380. regmap_update_bits(afe->regmap, AFE_MEMIF_CONN, reg_mask_shift,
  381. 0x0 << reg_shift);
  382. break;
  383. default:
  384. break;
  385. }
  386. return 0;
  387. }
  388. /* dma widget & routes*/
  389. static const struct snd_kcontrol_new memif_ul1_ch1_mix[] = {
  390. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN21,
  391. I_ADDA_UL_CH1, 1, 0),
  392. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN21,
  393. I_ADDA_UL_CH2, 1, 0),
  394. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH3", AFE_CONN21,
  395. I_ADDA_UL_CH3, 1, 0),
  396. };
  397. static const struct snd_kcontrol_new memif_ul1_ch2_mix[] = {
  398. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN22,
  399. I_ADDA_UL_CH1, 1, 0),
  400. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN22,
  401. I_ADDA_UL_CH2, 1, 0),
  402. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH3", AFE_CONN22,
  403. I_ADDA_UL_CH3, 1, 0),
  404. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH4", AFE_CONN22,
  405. I_ADDA_UL_CH4, 1, 0),
  406. };
  407. static const struct snd_kcontrol_new memif_ul1_ch3_mix[] = {
  408. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN9,
  409. I_ADDA_UL_CH1, 1, 0),
  410. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN9,
  411. I_ADDA_UL_CH2, 1, 0),
  412. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH3", AFE_CONN9,
  413. I_ADDA_UL_CH3, 1, 0),
  414. };
  415. static const struct snd_kcontrol_new memif_ul1_ch4_mix[] = {
  416. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN10,
  417. I_ADDA_UL_CH1, 1, 0),
  418. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN10,
  419. I_ADDA_UL_CH2, 1, 0),
  420. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH3", AFE_CONN10,
  421. I_ADDA_UL_CH3, 1, 0),
  422. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH4", AFE_CONN10,
  423. I_ADDA_UL_CH4, 1, 0),
  424. };
  425. static const struct snd_kcontrol_new memif_ul2_ch1_mix[] = {
  426. SOC_DAPM_SINGLE_AUTODISABLE("I2S0_CH1", AFE_CONN5,
  427. I_I2S0_CH1, 1, 0),
  428. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN5,
  429. I_DL1_CH1, 1, 0),
  430. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH1", AFE_CONN5,
  431. I_DL12_CH1, 1, 0),
  432. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1", AFE_CONN5,
  433. I_DL2_CH1, 1, 0),
  434. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1", AFE_CONN5,
  435. I_DL3_CH1, 1, 0),
  436. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH1", AFE_CONN5_1,
  437. I_DL4_CH1, 1, 0),
  438. SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH1", AFE_CONN5_1,
  439. I_DL5_CH1, 1, 0),
  440. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH1", AFE_CONN5_1,
  441. I_DL6_CH1, 1, 0),
  442. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN5,
  443. I_PCM_1_CAP_CH1, 1, 0),
  444. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN5,
  445. I_PCM_2_CAP_CH1, 1, 0),
  446. SOC_DAPM_SINGLE_AUTODISABLE("I2S2_CH1", AFE_CONN5,
  447. I_I2S2_CH1, 1, 0),
  448. SOC_DAPM_SINGLE_AUTODISABLE("I2S6_CH1", AFE_CONN5_1,
  449. I_I2S6_CH1, 1, 0),
  450. SOC_DAPM_SINGLE_AUTODISABLE("I2S8_CH1", AFE_CONN5_1,
  451. I_I2S8_CH1, 1, 0),
  452. SOC_DAPM_SINGLE_AUTODISABLE("CONNSYS_I2S_CH1", AFE_CONN5_1,
  453. I_CONNSYS_I2S_CH1, 1, 0),
  454. SOC_DAPM_SINGLE_AUTODISABLE("SRC_1_OUT_CH1", AFE_CONN5_1,
  455. I_SRC_1_OUT_CH1, 1, 0),
  456. };
  457. static const struct snd_kcontrol_new memif_ul2_ch2_mix[] = {
  458. SOC_DAPM_SINGLE_AUTODISABLE("I2S0_CH2", AFE_CONN6,
  459. I_I2S0_CH2, 1, 0),
  460. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH2", AFE_CONN6,
  461. I_DL1_CH2, 1, 0),
  462. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH2", AFE_CONN6,
  463. I_DL12_CH2, 1, 0),
  464. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH2", AFE_CONN6,
  465. I_DL2_CH2, 1, 0),
  466. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH2", AFE_CONN6,
  467. I_DL3_CH2, 1, 0),
  468. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH2", AFE_CONN6_1,
  469. I_DL4_CH2, 1, 0),
  470. SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH2", AFE_CONN6_1,
  471. I_DL5_CH2, 1, 0),
  472. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH2", AFE_CONN6_1,
  473. I_DL6_CH2, 1, 0),
  474. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN6,
  475. I_PCM_1_CAP_CH1, 1, 0),
  476. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN6,
  477. I_PCM_2_CAP_CH1, 1, 0),
  478. SOC_DAPM_SINGLE_AUTODISABLE("I2S2_CH2", AFE_CONN6,
  479. I_I2S2_CH2, 1, 0),
  480. SOC_DAPM_SINGLE_AUTODISABLE("I2S6_CH2", AFE_CONN6_1,
  481. I_I2S6_CH2, 1, 0),
  482. SOC_DAPM_SINGLE_AUTODISABLE("I2S8_CH2", AFE_CONN6_1,
  483. I_I2S8_CH2, 1, 0),
  484. SOC_DAPM_SINGLE_AUTODISABLE("CONNSYS_I2S_CH2", AFE_CONN6_1,
  485. I_CONNSYS_I2S_CH2, 1, 0),
  486. SOC_DAPM_SINGLE_AUTODISABLE("SRC_1_OUT_CH2", AFE_CONN6_1,
  487. I_SRC_1_OUT_CH2, 1, 0),
  488. };
  489. static const struct snd_kcontrol_new memif_ul3_ch1_mix[] = {
  490. SOC_DAPM_SINGLE_AUTODISABLE("CONNSYS_I2S_CH1", AFE_CONN32_1,
  491. I_CONNSYS_I2S_CH1, 1, 0),
  492. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN32,
  493. I_DL1_CH1, 1, 0),
  494. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1", AFE_CONN32,
  495. I_DL2_CH1, 1, 0),
  496. };
  497. static const struct snd_kcontrol_new memif_ul3_ch2_mix[] = {
  498. SOC_DAPM_SINGLE_AUTODISABLE("CONNSYS_I2S_CH2", AFE_CONN33_1,
  499. I_CONNSYS_I2S_CH2, 1, 0),
  500. };
  501. static const struct snd_kcontrol_new memif_ul4_ch1_mix[] = {
  502. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN38,
  503. I_ADDA_UL_CH1, 1, 0),
  504. SOC_DAPM_SINGLE_AUTODISABLE("I2S0_CH1", AFE_CONN38,
  505. I_I2S0_CH1, 1, 0),
  506. };
  507. static const struct snd_kcontrol_new memif_ul4_ch2_mix[] = {
  508. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN39,
  509. I_ADDA_UL_CH2, 1, 0),
  510. SOC_DAPM_SINGLE_AUTODISABLE("I2S0_CH2", AFE_CONN39,
  511. I_I2S0_CH2, 1, 0),
  512. };
  513. static const struct snd_kcontrol_new memif_ul5_ch1_mix[] = {
  514. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN44,
  515. I_ADDA_UL_CH1, 1, 0),
  516. };
  517. static const struct snd_kcontrol_new memif_ul5_ch2_mix[] = {
  518. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN45,
  519. I_ADDA_UL_CH2, 1, 0),
  520. };
  521. static const struct snd_kcontrol_new memif_ul6_ch1_mix[] = {
  522. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN46,
  523. I_ADDA_UL_CH1, 1, 0),
  524. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN46,
  525. I_DL1_CH1, 1, 0),
  526. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH1", AFE_CONN46,
  527. I_DL12_CH1, 1, 0),
  528. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH1", AFE_CONN46_1,
  529. I_DL6_CH1, 1, 0),
  530. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1", AFE_CONN46,
  531. I_DL2_CH1, 1, 0),
  532. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1", AFE_CONN46,
  533. I_DL3_CH1, 1, 0),
  534. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH1", AFE_CONN46_1,
  535. I_DL4_CH1, 1, 0),
  536. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN46,
  537. I_PCM_1_CAP_CH1, 1, 0),
  538. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN46,
  539. I_PCM_2_CAP_CH1, 1, 0),
  540. };
  541. static const struct snd_kcontrol_new memif_ul6_ch2_mix[] = {
  542. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN47,
  543. I_ADDA_UL_CH2, 1, 0),
  544. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH2", AFE_CONN47,
  545. I_DL1_CH2, 1, 0),
  546. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH2", AFE_CONN47,
  547. I_DL12_CH2, 1, 0),
  548. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH2", AFE_CONN47_1,
  549. I_DL6_CH2, 1, 0),
  550. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH2", AFE_CONN47,
  551. I_DL2_CH2, 1, 0),
  552. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH2", AFE_CONN47,
  553. I_DL3_CH2, 1, 0),
  554. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH2", AFE_CONN47_1,
  555. I_DL4_CH2, 1, 0),
  556. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN47,
  557. I_PCM_1_CAP_CH1, 1, 0),
  558. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN47,
  559. I_PCM_2_CAP_CH1, 1, 0),
  560. };
  561. static const struct snd_kcontrol_new memif_ul7_ch1_mix[] = {
  562. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN48,
  563. I_ADDA_UL_CH1, 1, 0),
  564. };
  565. static const struct snd_kcontrol_new memif_ul7_ch2_mix[] = {
  566. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN49,
  567. I_ADDA_UL_CH2, 1, 0),
  568. };
  569. static const struct snd_kcontrol_new memif_ul8_ch1_mix[] = {
  570. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN50,
  571. I_ADDA_UL_CH1, 1, 0),
  572. };
  573. static const struct snd_kcontrol_new memif_ul8_ch2_mix[] = {
  574. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN51,
  575. I_ADDA_UL_CH2, 1, 0),
  576. };
  577. static const struct snd_kcontrol_new memif_ul_mono_1_mix[] = {
  578. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN12,
  579. I_PCM_1_CAP_CH1, 1, 0),
  580. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN12,
  581. I_PCM_2_CAP_CH1, 1, 0),
  582. };
  583. static const struct snd_kcontrol_new memif_ul_mono_2_mix[] = {
  584. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN11,
  585. I_ADDA_UL_CH1, 1, 0),
  586. };
  587. static const struct snd_kcontrol_new memif_ul_mono_3_mix[] = {
  588. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN35,
  589. I_ADDA_UL_CH1, 1, 0),
  590. };
  591. /* TINYCONN MUX */
  592. enum {
  593. TINYCONN_CH1_MUX_I2S0 = 0x14,
  594. TINYCONN_CH2_MUX_I2S0 = 0x15,
  595. TINYCONN_CH1_MUX_I2S6 = 0x1a,
  596. TINYCONN_CH2_MUX_I2S6 = 0x1b,
  597. TINYCONN_CH1_MUX_I2S8 = 0x1c,
  598. TINYCONN_CH2_MUX_I2S8 = 0x1d,
  599. TINYCONN_MUX_NONE = 0x1f,
  600. };
  601. static const char * const tinyconn_mux_map[] = {
  602. "NONE",
  603. "I2S0_CH1",
  604. "I2S0_CH2",
  605. "I2S6_CH1",
  606. "I2S6_CH2",
  607. "I2S8_CH1",
  608. "I2S8_CH2",
  609. };
  610. static int tinyconn_mux_map_value[] = {
  611. TINYCONN_MUX_NONE,
  612. TINYCONN_CH1_MUX_I2S0,
  613. TINYCONN_CH2_MUX_I2S0,
  614. TINYCONN_CH1_MUX_I2S6,
  615. TINYCONN_CH2_MUX_I2S6,
  616. TINYCONN_CH1_MUX_I2S8,
  617. TINYCONN_CH2_MUX_I2S8,
  618. };
  619. static SOC_VALUE_ENUM_SINGLE_DECL(ul4_tinyconn_ch1_mux_map_enum,
  620. AFE_TINY_CONN0,
  621. O_2_CFG_SFT,
  622. O_2_CFG_MASK,
  623. tinyconn_mux_map,
  624. tinyconn_mux_map_value);
  625. static SOC_VALUE_ENUM_SINGLE_DECL(ul4_tinyconn_ch2_mux_map_enum,
  626. AFE_TINY_CONN0,
  627. O_3_CFG_SFT,
  628. O_3_CFG_MASK,
  629. tinyconn_mux_map,
  630. tinyconn_mux_map_value);
  631. static const struct snd_kcontrol_new ul4_tinyconn_ch1_mux_control =
  632. SOC_DAPM_ENUM("UL4_TINYCONN_CH1_MUX", ul4_tinyconn_ch1_mux_map_enum);
  633. static const struct snd_kcontrol_new ul4_tinyconn_ch2_mux_control =
  634. SOC_DAPM_ENUM("UL4_TINYCONN_CH2_MUX", ul4_tinyconn_ch2_mux_map_enum);
  635. static const struct snd_soc_dapm_widget mt8192_memif_widgets[] = {
  636. /* inter-connections */
  637. SND_SOC_DAPM_MIXER("UL1_CH1", SND_SOC_NOPM, 0, 0,
  638. memif_ul1_ch1_mix, ARRAY_SIZE(memif_ul1_ch1_mix)),
  639. SND_SOC_DAPM_MIXER("UL1_CH2", SND_SOC_NOPM, 0, 0,
  640. memif_ul1_ch2_mix, ARRAY_SIZE(memif_ul1_ch2_mix)),
  641. SND_SOC_DAPM_MIXER("UL1_CH3", SND_SOC_NOPM, 0, 0,
  642. memif_ul1_ch3_mix, ARRAY_SIZE(memif_ul1_ch3_mix)),
  643. SND_SOC_DAPM_MIXER("UL1_CH4", SND_SOC_NOPM, 0, 0,
  644. memif_ul1_ch4_mix, ARRAY_SIZE(memif_ul1_ch4_mix)),
  645. SND_SOC_DAPM_MIXER("UL2_CH1", SND_SOC_NOPM, 0, 0,
  646. memif_ul2_ch1_mix, ARRAY_SIZE(memif_ul2_ch1_mix)),
  647. SND_SOC_DAPM_MIXER("UL2_CH2", SND_SOC_NOPM, 0, 0,
  648. memif_ul2_ch2_mix, ARRAY_SIZE(memif_ul2_ch2_mix)),
  649. SND_SOC_DAPM_MIXER("UL3_CH1", SND_SOC_NOPM, 0, 0,
  650. memif_ul3_ch1_mix, ARRAY_SIZE(memif_ul3_ch1_mix)),
  651. SND_SOC_DAPM_MIXER("UL3_CH2", SND_SOC_NOPM, 0, 0,
  652. memif_ul3_ch2_mix, ARRAY_SIZE(memif_ul3_ch2_mix)),
  653. SND_SOC_DAPM_MIXER("UL4_CH1", SND_SOC_NOPM, 0, 0,
  654. memif_ul4_ch1_mix, ARRAY_SIZE(memif_ul4_ch1_mix)),
  655. SND_SOC_DAPM_MIXER("UL4_CH2", SND_SOC_NOPM, 0, 0,
  656. memif_ul4_ch2_mix, ARRAY_SIZE(memif_ul4_ch2_mix)),
  657. SND_SOC_DAPM_MUX_E("UL4_TINYCONN_CH1_MUX", SND_SOC_NOPM, 0, 0,
  658. &ul4_tinyconn_ch1_mux_control,
  659. ul_tinyconn_event,
  660. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  661. SND_SOC_DAPM_MUX_E("UL4_TINYCONN_CH2_MUX", SND_SOC_NOPM, 0, 0,
  662. &ul4_tinyconn_ch2_mux_control,
  663. ul_tinyconn_event,
  664. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  665. SND_SOC_DAPM_MIXER("UL5_CH1", SND_SOC_NOPM, 0, 0,
  666. memif_ul5_ch1_mix, ARRAY_SIZE(memif_ul5_ch1_mix)),
  667. SND_SOC_DAPM_MIXER("UL5_CH2", SND_SOC_NOPM, 0, 0,
  668. memif_ul5_ch2_mix, ARRAY_SIZE(memif_ul5_ch2_mix)),
  669. SND_SOC_DAPM_MIXER("UL6_CH1", SND_SOC_NOPM, 0, 0,
  670. memif_ul6_ch1_mix, ARRAY_SIZE(memif_ul6_ch1_mix)),
  671. SND_SOC_DAPM_MIXER("UL6_CH2", SND_SOC_NOPM, 0, 0,
  672. memif_ul6_ch2_mix, ARRAY_SIZE(memif_ul6_ch2_mix)),
  673. SND_SOC_DAPM_MIXER("UL7_CH1", SND_SOC_NOPM, 0, 0,
  674. memif_ul7_ch1_mix, ARRAY_SIZE(memif_ul7_ch1_mix)),
  675. SND_SOC_DAPM_MIXER("UL7_CH2", SND_SOC_NOPM, 0, 0,
  676. memif_ul7_ch2_mix, ARRAY_SIZE(memif_ul7_ch2_mix)),
  677. SND_SOC_DAPM_MIXER("UL8_CH1", SND_SOC_NOPM, 0, 0,
  678. memif_ul8_ch1_mix, ARRAY_SIZE(memif_ul8_ch1_mix)),
  679. SND_SOC_DAPM_MIXER("UL8_CH2", SND_SOC_NOPM, 0, 0,
  680. memif_ul8_ch2_mix, ARRAY_SIZE(memif_ul8_ch2_mix)),
  681. SND_SOC_DAPM_MIXER("UL_MONO_1_CH1", SND_SOC_NOPM, 0, 0,
  682. memif_ul_mono_1_mix,
  683. ARRAY_SIZE(memif_ul_mono_1_mix)),
  684. SND_SOC_DAPM_MIXER("UL_MONO_2_CH1", SND_SOC_NOPM, 0, 0,
  685. memif_ul_mono_2_mix,
  686. ARRAY_SIZE(memif_ul_mono_2_mix)),
  687. SND_SOC_DAPM_MIXER("UL_MONO_3_CH1", SND_SOC_NOPM, 0, 0,
  688. memif_ul_mono_3_mix,
  689. ARRAY_SIZE(memif_ul_mono_3_mix)),
  690. SND_SOC_DAPM_INPUT("UL1_VIRTUAL_INPUT"),
  691. SND_SOC_DAPM_INPUT("UL2_VIRTUAL_INPUT"),
  692. SND_SOC_DAPM_INPUT("UL6_VIRTUAL_INPUT"),
  693. };
  694. static const struct snd_soc_dapm_route mt8192_memif_routes[] = {
  695. {"UL1", NULL, "UL1_CH1"},
  696. {"UL1", NULL, "UL1_CH2"},
  697. {"UL1", NULL, "UL1_CH3"},
  698. {"UL1", NULL, "UL1_CH4"},
  699. {"UL1_CH1", "ADDA_UL_CH1", "ADDA_UL_Mux"},
  700. {"UL1_CH1", "ADDA_UL_CH2", "ADDA_UL_Mux"},
  701. {"UL1_CH1", "ADDA_UL_CH3", "ADDA_CH34_UL_Mux"},
  702. {"UL1_CH2", "ADDA_UL_CH1", "ADDA_UL_Mux"},
  703. {"UL1_CH2", "ADDA_UL_CH2", "ADDA_UL_Mux"},
  704. {"UL1_CH2", "ADDA_UL_CH3", "ADDA_CH34_UL_Mux"},
  705. {"UL1_CH2", "ADDA_UL_CH4", "ADDA_CH34_UL_Mux"},
  706. {"UL1_CH3", "ADDA_UL_CH1", "ADDA_UL_Mux"},
  707. {"UL1_CH3", "ADDA_UL_CH2", "ADDA_UL_Mux"},
  708. {"UL1_CH3", "ADDA_UL_CH3", "ADDA_CH34_UL_Mux"},
  709. {"UL1_CH4", "ADDA_UL_CH1", "ADDA_UL_Mux"},
  710. {"UL1_CH4", "ADDA_UL_CH2", "ADDA_UL_Mux"},
  711. {"UL1_CH4", "ADDA_UL_CH3", "ADDA_CH34_UL_Mux"},
  712. {"UL1_CH4", "ADDA_UL_CH4", "ADDA_CH34_UL_Mux"},
  713. {"UL2", NULL, "UL2_CH1"},
  714. {"UL2", NULL, "UL2_CH2"},
  715. {"UL2_CH1", "I2S0_CH1", "I2S0"},
  716. {"UL2_CH2", "I2S0_CH2", "I2S0"},
  717. {"UL2_CH1", "I2S2_CH1", "I2S2"},
  718. {"UL2_CH2", "I2S2_CH2", "I2S2"},
  719. {"UL2_CH1", "I2S6_CH1", "I2S6"},
  720. {"UL2_CH2", "I2S6_CH2", "I2S6"},
  721. {"UL2_CH1", "I2S8_CH1", "I2S8"},
  722. {"UL2_CH2", "I2S8_CH2", "I2S8"},
  723. {"UL2_CH1", "PCM_1_CAP_CH1", "PCM 1 Capture"},
  724. {"UL2_CH2", "PCM_1_CAP_CH1", "PCM 1 Capture"},
  725. {"UL2_CH1", "PCM_2_CAP_CH1", "PCM 2 Capture"},
  726. {"UL2_CH2", "PCM_2_CAP_CH1", "PCM 2 Capture"},
  727. {"UL_MONO_1", NULL, "UL_MONO_1_CH1"},
  728. {"UL_MONO_1_CH1", "PCM_1_CAP_CH1", "PCM 1 Capture"},
  729. {"UL_MONO_1_CH1", "PCM_2_CAP_CH1", "PCM 2 Capture"},
  730. {"UL_MONO_2", NULL, "UL_MONO_2_CH1"},
  731. {"UL_MONO_2_CH1", "ADDA_UL_CH1", "ADDA_UL_Mux"},
  732. {"UL_MONO_3", NULL, "UL_MONO_3_CH1"},
  733. {"UL_MONO_3_CH1", "ADDA_UL_CH1", "ADDA_UL_Mux"},
  734. {"UL2_CH1", "CONNSYS_I2S_CH1", "Connsys I2S"},
  735. {"UL2_CH2", "CONNSYS_I2S_CH2", "Connsys I2S"},
  736. {"UL3", NULL, "UL3_CH1"},
  737. {"UL3", NULL, "UL3_CH2"},
  738. {"UL3_CH1", "CONNSYS_I2S_CH1", "Connsys I2S"},
  739. {"UL3_CH2", "CONNSYS_I2S_CH2", "Connsys I2S"},
  740. {"UL4", NULL, "UL4_CH1"},
  741. {"UL4", NULL, "UL4_CH2"},
  742. {"UL4", NULL, "UL4_TINYCONN_CH1_MUX"},
  743. {"UL4", NULL, "UL4_TINYCONN_CH2_MUX"},
  744. {"UL4_CH1", "ADDA_UL_CH1", "ADDA_UL_Mux"},
  745. {"UL4_CH2", "ADDA_UL_CH2", "ADDA_UL_Mux"},
  746. {"UL4_CH1", "I2S0_CH1", "I2S0"},
  747. {"UL4_CH2", "I2S0_CH2", "I2S0"},
  748. {"UL4_TINYCONN_CH1_MUX", "I2S0_CH1", "I2S0"},
  749. {"UL4_TINYCONN_CH2_MUX", "I2S0_CH2", "I2S0"},
  750. {"UL5", NULL, "UL5_CH1"},
  751. {"UL5", NULL, "UL5_CH2"},
  752. {"UL5_CH1", "ADDA_UL_CH1", "ADDA_UL_Mux"},
  753. {"UL5_CH2", "ADDA_UL_CH2", "ADDA_UL_Mux"},
  754. {"UL6", NULL, "UL6_CH1"},
  755. {"UL6", NULL, "UL6_CH2"},
  756. {"UL6_CH1", "ADDA_UL_CH1", "ADDA_UL_Mux"},
  757. {"UL6_CH2", "ADDA_UL_CH2", "ADDA_UL_Mux"},
  758. {"UL6_CH1", "PCM_1_CAP_CH1", "PCM 1 Capture"},
  759. {"UL6_CH2", "PCM_1_CAP_CH1", "PCM 1 Capture"},
  760. {"UL6_CH1", "PCM_2_CAP_CH1", "PCM 2 Capture"},
  761. {"UL6_CH2", "PCM_2_CAP_CH1", "PCM 2 Capture"},
  762. {"UL7", NULL, "UL7_CH1"},
  763. {"UL7", NULL, "UL7_CH2"},
  764. {"UL7_CH1", "ADDA_UL_CH1", "ADDA_UL_Mux"},
  765. {"UL7_CH2", "ADDA_UL_CH2", "ADDA_UL_Mux"},
  766. {"UL8", NULL, "UL8_CH1"},
  767. {"UL8", NULL, "UL8_CH2"},
  768. {"UL8_CH1", "ADDA_UL_CH1", "ADDA_UL_Mux"},
  769. {"UL8_CH2", "ADDA_UL_CH2", "ADDA_UL_Mux"},
  770. };
  771. static const struct mtk_base_memif_data memif_data[MT8192_MEMIF_NUM] = {
  772. [MT8192_MEMIF_DL1] = {
  773. .name = "DL1",
  774. .id = MT8192_MEMIF_DL1,
  775. .reg_ofs_base = AFE_DL1_BASE,
  776. .reg_ofs_cur = AFE_DL1_CUR,
  777. .reg_ofs_end = AFE_DL1_END,
  778. .reg_ofs_base_msb = AFE_DL1_BASE_MSB,
  779. .reg_ofs_cur_msb = AFE_DL1_CUR_MSB,
  780. .reg_ofs_end_msb = AFE_DL1_END_MSB,
  781. .fs_reg = AFE_DL1_CON0,
  782. .fs_shift = DL1_MODE_SFT,
  783. .fs_maskbit = DL1_MODE_MASK,
  784. .mono_reg = AFE_DL1_CON0,
  785. .mono_shift = DL1_MONO_SFT,
  786. .enable_reg = AFE_DAC_CON0,
  787. .enable_shift = DL1_ON_SFT,
  788. .hd_reg = AFE_DL1_CON0,
  789. .hd_shift = DL1_HD_MODE_SFT,
  790. .hd_align_reg = AFE_DL1_CON0,
  791. .hd_align_mshift = DL1_HALIGN_SFT,
  792. .pbuf_reg = AFE_DL1_CON0,
  793. .pbuf_shift = DL1_PBUF_SIZE_SFT,
  794. .minlen_reg = AFE_DL1_CON0,
  795. .minlen_shift = DL1_MINLEN_SFT,
  796. },
  797. [MT8192_MEMIF_DL12] = {
  798. .name = "DL12",
  799. .id = MT8192_MEMIF_DL12,
  800. .reg_ofs_base = AFE_DL12_BASE,
  801. .reg_ofs_cur = AFE_DL12_CUR,
  802. .reg_ofs_end = AFE_DL12_END,
  803. .reg_ofs_base_msb = AFE_DL12_BASE_MSB,
  804. .reg_ofs_cur_msb = AFE_DL12_CUR_MSB,
  805. .reg_ofs_end_msb = AFE_DL12_END_MSB,
  806. .fs_reg = AFE_DL12_CON0,
  807. .fs_shift = DL12_MODE_SFT,
  808. .fs_maskbit = DL12_MODE_MASK,
  809. .mono_reg = AFE_DL12_CON0,
  810. .mono_shift = DL12_MONO_SFT,
  811. .enable_reg = AFE_DAC_CON0,
  812. .enable_shift = DL12_ON_SFT,
  813. .hd_reg = AFE_DL12_CON0,
  814. .hd_shift = DL12_HD_MODE_SFT,
  815. .hd_align_reg = AFE_DL12_CON0,
  816. .hd_align_mshift = DL12_HALIGN_SFT,
  817. .pbuf_reg = AFE_DL12_CON0,
  818. .pbuf_shift = DL12_PBUF_SIZE_SFT,
  819. .minlen_reg = AFE_DL12_CON0,
  820. .minlen_shift = DL12_MINLEN_SFT,
  821. },
  822. [MT8192_MEMIF_DL2] = {
  823. .name = "DL2",
  824. .id = MT8192_MEMIF_DL2,
  825. .reg_ofs_base = AFE_DL2_BASE,
  826. .reg_ofs_cur = AFE_DL2_CUR,
  827. .reg_ofs_end = AFE_DL2_END,
  828. .reg_ofs_base_msb = AFE_DL2_BASE_MSB,
  829. .reg_ofs_cur_msb = AFE_DL2_CUR_MSB,
  830. .reg_ofs_end_msb = AFE_DL2_END_MSB,
  831. .fs_reg = AFE_DL2_CON0,
  832. .fs_shift = DL2_MODE_SFT,
  833. .fs_maskbit = DL2_MODE_MASK,
  834. .mono_reg = AFE_DL2_CON0,
  835. .mono_shift = DL2_MONO_SFT,
  836. .enable_reg = AFE_DAC_CON0,
  837. .enable_shift = DL2_ON_SFT,
  838. .hd_reg = AFE_DL2_CON0,
  839. .hd_shift = DL2_HD_MODE_SFT,
  840. .hd_align_reg = AFE_DL2_CON0,
  841. .hd_align_mshift = DL2_HALIGN_SFT,
  842. .pbuf_reg = AFE_DL2_CON0,
  843. .pbuf_shift = DL2_PBUF_SIZE_SFT,
  844. .minlen_reg = AFE_DL2_CON0,
  845. .minlen_shift = DL2_MINLEN_SFT,
  846. },
  847. [MT8192_MEMIF_DL3] = {
  848. .name = "DL3",
  849. .id = MT8192_MEMIF_DL3,
  850. .reg_ofs_base = AFE_DL3_BASE,
  851. .reg_ofs_cur = AFE_DL3_CUR,
  852. .reg_ofs_end = AFE_DL3_END,
  853. .reg_ofs_base_msb = AFE_DL3_BASE_MSB,
  854. .reg_ofs_cur_msb = AFE_DL3_CUR_MSB,
  855. .reg_ofs_end_msb = AFE_DL3_END_MSB,
  856. .fs_reg = AFE_DL3_CON0,
  857. .fs_shift = DL3_MODE_SFT,
  858. .fs_maskbit = DL3_MODE_MASK,
  859. .mono_reg = AFE_DL3_CON0,
  860. .mono_shift = DL3_MONO_SFT,
  861. .enable_reg = AFE_DAC_CON0,
  862. .enable_shift = DL3_ON_SFT,
  863. .hd_reg = AFE_DL3_CON0,
  864. .hd_shift = DL3_HD_MODE_SFT,
  865. .hd_align_reg = AFE_DL3_CON0,
  866. .hd_align_mshift = DL3_HALIGN_SFT,
  867. .pbuf_reg = AFE_DL3_CON0,
  868. .pbuf_shift = DL3_PBUF_SIZE_SFT,
  869. .minlen_reg = AFE_DL3_CON0,
  870. .minlen_shift = DL3_MINLEN_SFT,
  871. },
  872. [MT8192_MEMIF_DL4] = {
  873. .name = "DL4",
  874. .id = MT8192_MEMIF_DL4,
  875. .reg_ofs_base = AFE_DL4_BASE,
  876. .reg_ofs_cur = AFE_DL4_CUR,
  877. .reg_ofs_end = AFE_DL4_END,
  878. .reg_ofs_base_msb = AFE_DL4_BASE_MSB,
  879. .reg_ofs_cur_msb = AFE_DL4_CUR_MSB,
  880. .reg_ofs_end_msb = AFE_DL4_END_MSB,
  881. .fs_reg = AFE_DL4_CON0,
  882. .fs_shift = DL4_MODE_SFT,
  883. .fs_maskbit = DL4_MODE_MASK,
  884. .mono_reg = AFE_DL4_CON0,
  885. .mono_shift = DL4_MONO_SFT,
  886. .enable_reg = AFE_DAC_CON0,
  887. .enable_shift = DL4_ON_SFT,
  888. .hd_reg = AFE_DL4_CON0,
  889. .hd_shift = DL4_HD_MODE_SFT,
  890. .hd_align_reg = AFE_DL4_CON0,
  891. .hd_align_mshift = DL4_HALIGN_SFT,
  892. .pbuf_reg = AFE_DL4_CON0,
  893. .pbuf_shift = DL4_PBUF_SIZE_SFT,
  894. .minlen_reg = AFE_DL4_CON0,
  895. .minlen_shift = DL4_MINLEN_SFT,
  896. },
  897. [MT8192_MEMIF_DL5] = {
  898. .name = "DL5",
  899. .id = MT8192_MEMIF_DL5,
  900. .reg_ofs_base = AFE_DL5_BASE,
  901. .reg_ofs_cur = AFE_DL5_CUR,
  902. .reg_ofs_end = AFE_DL5_END,
  903. .reg_ofs_base_msb = AFE_DL5_BASE_MSB,
  904. .reg_ofs_cur_msb = AFE_DL5_CUR_MSB,
  905. .reg_ofs_end_msb = AFE_DL5_END_MSB,
  906. .fs_reg = AFE_DL5_CON0,
  907. .fs_shift = DL5_MODE_SFT,
  908. .fs_maskbit = DL5_MODE_MASK,
  909. .mono_reg = AFE_DL5_CON0,
  910. .mono_shift = DL5_MONO_SFT,
  911. .enable_reg = AFE_DAC_CON0,
  912. .enable_shift = DL5_ON_SFT,
  913. .hd_reg = AFE_DL5_CON0,
  914. .hd_shift = DL5_HD_MODE_SFT,
  915. .hd_align_reg = AFE_DL5_CON0,
  916. .hd_align_mshift = DL5_HALIGN_SFT,
  917. .pbuf_reg = AFE_DL5_CON0,
  918. .pbuf_shift = DL5_PBUF_SIZE_SFT,
  919. .minlen_reg = AFE_DL5_CON0,
  920. .minlen_shift = DL5_MINLEN_SFT,
  921. },
  922. [MT8192_MEMIF_DL6] = {
  923. .name = "DL6",
  924. .id = MT8192_MEMIF_DL6,
  925. .reg_ofs_base = AFE_DL6_BASE,
  926. .reg_ofs_cur = AFE_DL6_CUR,
  927. .reg_ofs_end = AFE_DL6_END,
  928. .reg_ofs_base_msb = AFE_DL6_BASE_MSB,
  929. .reg_ofs_cur_msb = AFE_DL6_CUR_MSB,
  930. .reg_ofs_end_msb = AFE_DL6_END_MSB,
  931. .fs_reg = AFE_DL6_CON0,
  932. .fs_shift = DL6_MODE_SFT,
  933. .fs_maskbit = DL6_MODE_MASK,
  934. .mono_reg = AFE_DL6_CON0,
  935. .mono_shift = DL6_MONO_SFT,
  936. .enable_reg = AFE_DAC_CON0,
  937. .enable_shift = DL6_ON_SFT,
  938. .hd_reg = AFE_DL6_CON0,
  939. .hd_shift = DL6_HD_MODE_SFT,
  940. .hd_align_reg = AFE_DL6_CON0,
  941. .hd_align_mshift = DL6_HALIGN_SFT,
  942. .pbuf_reg = AFE_DL6_CON0,
  943. .pbuf_shift = DL6_PBUF_SIZE_SFT,
  944. .minlen_reg = AFE_DL6_CON0,
  945. .minlen_shift = DL6_MINLEN_SFT,
  946. },
  947. [MT8192_MEMIF_DL7] = {
  948. .name = "DL7",
  949. .id = MT8192_MEMIF_DL7,
  950. .reg_ofs_base = AFE_DL7_BASE,
  951. .reg_ofs_cur = AFE_DL7_CUR,
  952. .reg_ofs_end = AFE_DL7_END,
  953. .reg_ofs_base_msb = AFE_DL7_BASE_MSB,
  954. .reg_ofs_cur_msb = AFE_DL7_CUR_MSB,
  955. .reg_ofs_end_msb = AFE_DL7_END_MSB,
  956. .fs_reg = AFE_DL7_CON0,
  957. .fs_shift = DL7_MODE_SFT,
  958. .fs_maskbit = DL7_MODE_MASK,
  959. .mono_reg = AFE_DL7_CON0,
  960. .mono_shift = DL7_MONO_SFT,
  961. .enable_reg = AFE_DAC_CON0,
  962. .enable_shift = DL7_ON_SFT,
  963. .hd_reg = AFE_DL7_CON0,
  964. .hd_shift = DL7_HD_MODE_SFT,
  965. .hd_align_reg = AFE_DL7_CON0,
  966. .hd_align_mshift = DL7_HALIGN_SFT,
  967. .pbuf_reg = AFE_DL7_CON0,
  968. .pbuf_shift = DL7_PBUF_SIZE_SFT,
  969. .minlen_reg = AFE_DL7_CON0,
  970. .minlen_shift = DL7_MINLEN_SFT,
  971. },
  972. [MT8192_MEMIF_DL8] = {
  973. .name = "DL8",
  974. .id = MT8192_MEMIF_DL8,
  975. .reg_ofs_base = AFE_DL8_BASE,
  976. .reg_ofs_cur = AFE_DL8_CUR,
  977. .reg_ofs_end = AFE_DL8_END,
  978. .reg_ofs_base_msb = AFE_DL8_BASE_MSB,
  979. .reg_ofs_cur_msb = AFE_DL8_CUR_MSB,
  980. .reg_ofs_end_msb = AFE_DL8_END_MSB,
  981. .fs_reg = AFE_DL8_CON0,
  982. .fs_shift = DL8_MODE_SFT,
  983. .fs_maskbit = DL8_MODE_MASK,
  984. .mono_reg = AFE_DL8_CON0,
  985. .mono_shift = DL8_MONO_SFT,
  986. .enable_reg = AFE_DAC_CON0,
  987. .enable_shift = DL8_ON_SFT,
  988. .hd_reg = AFE_DL8_CON0,
  989. .hd_shift = DL8_HD_MODE_SFT,
  990. .hd_align_reg = AFE_DL8_CON0,
  991. .hd_align_mshift = DL8_HALIGN_SFT,
  992. .pbuf_reg = AFE_DL8_CON0,
  993. .pbuf_shift = DL8_PBUF_SIZE_SFT,
  994. .minlen_reg = AFE_DL8_CON0,
  995. .minlen_shift = DL8_MINLEN_SFT,
  996. },
  997. [MT8192_MEMIF_DL9] = {
  998. .name = "DL9",
  999. .id = MT8192_MEMIF_DL9,
  1000. .reg_ofs_base = AFE_DL9_BASE,
  1001. .reg_ofs_cur = AFE_DL9_CUR,
  1002. .reg_ofs_end = AFE_DL9_END,
  1003. .reg_ofs_base_msb = AFE_DL9_BASE_MSB,
  1004. .reg_ofs_cur_msb = AFE_DL9_CUR_MSB,
  1005. .reg_ofs_end_msb = AFE_DL9_END_MSB,
  1006. .fs_reg = AFE_DL9_CON0,
  1007. .fs_shift = DL9_MODE_SFT,
  1008. .fs_maskbit = DL9_MODE_MASK,
  1009. .mono_reg = AFE_DL9_CON0,
  1010. .mono_shift = DL9_MONO_SFT,
  1011. .enable_reg = AFE_DAC_CON0,
  1012. .enable_shift = DL9_ON_SFT,
  1013. .hd_reg = AFE_DL9_CON0,
  1014. .hd_shift = DL9_HD_MODE_SFT,
  1015. .hd_align_reg = AFE_DL9_CON0,
  1016. .hd_align_mshift = DL9_HALIGN_SFT,
  1017. .pbuf_reg = AFE_DL9_CON0,
  1018. .pbuf_shift = DL9_PBUF_SIZE_SFT,
  1019. .minlen_reg = AFE_DL9_CON0,
  1020. .minlen_shift = DL9_MINLEN_SFT,
  1021. },
  1022. [MT8192_MEMIF_DAI] = {
  1023. .name = "DAI",
  1024. .id = MT8192_MEMIF_DAI,
  1025. .reg_ofs_base = AFE_DAI_BASE,
  1026. .reg_ofs_cur = AFE_DAI_CUR,
  1027. .reg_ofs_end = AFE_DAI_END,
  1028. .reg_ofs_base_msb = AFE_DAI_BASE_MSB,
  1029. .reg_ofs_cur_msb = AFE_DAI_CUR_MSB,
  1030. .reg_ofs_end_msb = AFE_DAI_END_MSB,
  1031. .fs_reg = AFE_DAI_CON0,
  1032. .fs_shift = DAI_MODE_SFT,
  1033. .fs_maskbit = DAI_MODE_MASK,
  1034. .mono_reg = AFE_DAI_CON0,
  1035. .mono_shift = DAI_DUPLICATE_WR_SFT,
  1036. .mono_invert = 1,
  1037. .enable_reg = AFE_DAC_CON0,
  1038. .enable_shift = DAI_ON_SFT,
  1039. .hd_reg = AFE_DAI_CON0,
  1040. .hd_shift = DAI_HD_MODE_SFT,
  1041. .hd_align_reg = AFE_DAI_CON0,
  1042. .hd_align_mshift = DAI_HALIGN_SFT,
  1043. },
  1044. [MT8192_MEMIF_MOD_DAI] = {
  1045. .name = "MOD_DAI",
  1046. .id = MT8192_MEMIF_MOD_DAI,
  1047. .reg_ofs_base = AFE_MOD_DAI_BASE,
  1048. .reg_ofs_cur = AFE_MOD_DAI_CUR,
  1049. .reg_ofs_end = AFE_MOD_DAI_END,
  1050. .reg_ofs_base_msb = AFE_MOD_DAI_BASE_MSB,
  1051. .reg_ofs_cur_msb = AFE_MOD_DAI_CUR_MSB,
  1052. .reg_ofs_end_msb = AFE_MOD_DAI_END_MSB,
  1053. .fs_reg = AFE_MOD_DAI_CON0,
  1054. .fs_shift = MOD_DAI_MODE_SFT,
  1055. .fs_maskbit = MOD_DAI_MODE_MASK,
  1056. .mono_reg = AFE_MOD_DAI_CON0,
  1057. .mono_shift = MOD_DAI_DUPLICATE_WR_SFT,
  1058. .mono_invert = 1,
  1059. .enable_reg = AFE_DAC_CON0,
  1060. .enable_shift = MOD_DAI_ON_SFT,
  1061. .hd_reg = AFE_MOD_DAI_CON0,
  1062. .hd_shift = MOD_DAI_HD_MODE_SFT,
  1063. .hd_align_reg = AFE_MOD_DAI_CON0,
  1064. .hd_align_mshift = MOD_DAI_HALIGN_SFT,
  1065. },
  1066. [MT8192_MEMIF_DAI2] = {
  1067. .name = "DAI2",
  1068. .id = MT8192_MEMIF_DAI2,
  1069. .reg_ofs_base = AFE_DAI2_BASE,
  1070. .reg_ofs_cur = AFE_DAI2_CUR,
  1071. .reg_ofs_end = AFE_DAI2_END,
  1072. .reg_ofs_base_msb = AFE_DAI2_BASE_MSB,
  1073. .reg_ofs_cur_msb = AFE_DAI2_CUR_MSB,
  1074. .reg_ofs_end_msb = AFE_DAI2_END_MSB,
  1075. .fs_reg = AFE_DAI2_CON0,
  1076. .fs_shift = DAI2_MODE_SFT,
  1077. .fs_maskbit = DAI2_MODE_MASK,
  1078. .mono_reg = AFE_DAI2_CON0,
  1079. .mono_shift = DAI2_DUPLICATE_WR_SFT,
  1080. .mono_invert = 1,
  1081. .enable_reg = AFE_DAC_CON0,
  1082. .enable_shift = DAI2_ON_SFT,
  1083. .hd_reg = AFE_DAI2_CON0,
  1084. .hd_shift = DAI2_HD_MODE_SFT,
  1085. .hd_align_reg = AFE_DAI2_CON0,
  1086. .hd_align_mshift = DAI2_HALIGN_SFT,
  1087. },
  1088. [MT8192_MEMIF_VUL12] = {
  1089. .name = "VUL12",
  1090. .id = MT8192_MEMIF_VUL12,
  1091. .reg_ofs_base = AFE_VUL12_BASE,
  1092. .reg_ofs_cur = AFE_VUL12_CUR,
  1093. .reg_ofs_end = AFE_VUL12_END,
  1094. .reg_ofs_base_msb = AFE_VUL12_BASE_MSB,
  1095. .reg_ofs_cur_msb = AFE_VUL12_CUR_MSB,
  1096. .reg_ofs_end_msb = AFE_VUL12_END_MSB,
  1097. .fs_reg = AFE_VUL12_CON0,
  1098. .fs_shift = VUL12_MODE_SFT,
  1099. .fs_maskbit = VUL12_MODE_MASK,
  1100. .mono_reg = AFE_VUL12_CON0,
  1101. .mono_shift = VUL12_MONO_SFT,
  1102. .quad_ch_reg = AFE_VUL12_CON0,
  1103. .quad_ch_shift = VUL12_4CH_EN_SFT,
  1104. .quad_ch_mask = VUL12_4CH_EN_MASK,
  1105. .enable_reg = AFE_DAC_CON0,
  1106. .enable_shift = VUL12_ON_SFT,
  1107. .hd_reg = AFE_VUL12_CON0,
  1108. .hd_shift = VUL12_HD_MODE_SFT,
  1109. .hd_align_reg = AFE_VUL12_CON0,
  1110. .hd_align_mshift = VUL12_HALIGN_SFT,
  1111. },
  1112. [MT8192_MEMIF_VUL2] = {
  1113. .name = "VUL2",
  1114. .id = MT8192_MEMIF_VUL2,
  1115. .reg_ofs_base = AFE_VUL2_BASE,
  1116. .reg_ofs_cur = AFE_VUL2_CUR,
  1117. .reg_ofs_end = AFE_VUL2_END,
  1118. .reg_ofs_base_msb = AFE_VUL2_BASE_MSB,
  1119. .reg_ofs_cur_msb = AFE_VUL2_CUR_MSB,
  1120. .reg_ofs_end_msb = AFE_VUL2_END_MSB,
  1121. .fs_reg = AFE_VUL2_CON0,
  1122. .fs_shift = VUL2_MODE_SFT,
  1123. .fs_maskbit = VUL2_MODE_MASK,
  1124. .mono_reg = AFE_VUL2_CON0,
  1125. .mono_shift = VUL2_MONO_SFT,
  1126. .enable_reg = AFE_DAC_CON0,
  1127. .enable_shift = VUL2_ON_SFT,
  1128. .hd_reg = AFE_VUL2_CON0,
  1129. .hd_shift = VUL2_HD_MODE_SFT,
  1130. .hd_align_reg = AFE_VUL2_CON0,
  1131. .hd_align_mshift = VUL2_HALIGN_SFT,
  1132. },
  1133. [MT8192_MEMIF_AWB] = {
  1134. .name = "AWB",
  1135. .id = MT8192_MEMIF_AWB,
  1136. .reg_ofs_base = AFE_AWB_BASE,
  1137. .reg_ofs_cur = AFE_AWB_CUR,
  1138. .reg_ofs_end = AFE_AWB_END,
  1139. .reg_ofs_base_msb = AFE_AWB_BASE_MSB,
  1140. .reg_ofs_cur_msb = AFE_AWB_CUR_MSB,
  1141. .reg_ofs_end_msb = AFE_AWB_END_MSB,
  1142. .fs_reg = AFE_AWB_CON0,
  1143. .fs_shift = AWB_MODE_SFT,
  1144. .fs_maskbit = AWB_MODE_MASK,
  1145. .mono_reg = AFE_AWB_CON0,
  1146. .mono_shift = AWB_MONO_SFT,
  1147. .enable_reg = AFE_DAC_CON0,
  1148. .enable_shift = AWB_ON_SFT,
  1149. .hd_reg = AFE_AWB_CON0,
  1150. .hd_shift = AWB_HD_MODE_SFT,
  1151. .hd_align_reg = AFE_AWB_CON0,
  1152. .hd_align_mshift = AWB_HALIGN_SFT,
  1153. },
  1154. [MT8192_MEMIF_AWB2] = {
  1155. .name = "AWB2",
  1156. .id = MT8192_MEMIF_AWB2,
  1157. .reg_ofs_base = AFE_AWB2_BASE,
  1158. .reg_ofs_cur = AFE_AWB2_CUR,
  1159. .reg_ofs_end = AFE_AWB2_END,
  1160. .reg_ofs_base_msb = AFE_AWB2_BASE_MSB,
  1161. .reg_ofs_cur_msb = AFE_AWB2_CUR_MSB,
  1162. .reg_ofs_end_msb = AFE_AWB2_END_MSB,
  1163. .fs_reg = AFE_AWB2_CON0,
  1164. .fs_shift = AWB2_MODE_SFT,
  1165. .fs_maskbit = AWB2_MODE_MASK,
  1166. .mono_reg = AFE_AWB2_CON0,
  1167. .mono_shift = AWB2_MONO_SFT,
  1168. .enable_reg = AFE_DAC_CON0,
  1169. .enable_shift = AWB2_ON_SFT,
  1170. .hd_reg = AFE_AWB2_CON0,
  1171. .hd_shift = AWB2_HD_MODE_SFT,
  1172. .hd_align_reg = AFE_AWB2_CON0,
  1173. .hd_align_mshift = AWB2_HALIGN_SFT,
  1174. },
  1175. [MT8192_MEMIF_VUL3] = {
  1176. .name = "VUL3",
  1177. .id = MT8192_MEMIF_VUL3,
  1178. .reg_ofs_base = AFE_VUL3_BASE,
  1179. .reg_ofs_cur = AFE_VUL3_CUR,
  1180. .reg_ofs_end = AFE_VUL3_END,
  1181. .reg_ofs_base_msb = AFE_VUL3_BASE_MSB,
  1182. .reg_ofs_cur_msb = AFE_VUL3_CUR_MSB,
  1183. .reg_ofs_end_msb = AFE_VUL3_END_MSB,
  1184. .fs_reg = AFE_VUL3_CON0,
  1185. .fs_shift = VUL3_MODE_SFT,
  1186. .fs_maskbit = VUL3_MODE_MASK,
  1187. .mono_reg = AFE_VUL3_CON0,
  1188. .mono_shift = VUL3_MONO_SFT,
  1189. .enable_reg = AFE_DAC_CON0,
  1190. .enable_shift = VUL3_ON_SFT,
  1191. .hd_reg = AFE_VUL3_CON0,
  1192. .hd_shift = VUL3_HD_MODE_SFT,
  1193. .hd_align_reg = AFE_VUL3_CON0,
  1194. .hd_align_mshift = VUL3_HALIGN_SFT,
  1195. },
  1196. [MT8192_MEMIF_VUL4] = {
  1197. .name = "VUL4",
  1198. .id = MT8192_MEMIF_VUL4,
  1199. .reg_ofs_base = AFE_VUL4_BASE,
  1200. .reg_ofs_cur = AFE_VUL4_CUR,
  1201. .reg_ofs_end = AFE_VUL4_END,
  1202. .reg_ofs_base_msb = AFE_VUL4_BASE_MSB,
  1203. .reg_ofs_cur_msb = AFE_VUL4_CUR_MSB,
  1204. .reg_ofs_end_msb = AFE_VUL4_END_MSB,
  1205. .fs_reg = AFE_VUL4_CON0,
  1206. .fs_shift = VUL4_MODE_SFT,
  1207. .fs_maskbit = VUL4_MODE_MASK,
  1208. .mono_reg = AFE_VUL4_CON0,
  1209. .mono_shift = VUL4_MONO_SFT,
  1210. .enable_reg = AFE_DAC_CON0,
  1211. .enable_shift = VUL4_ON_SFT,
  1212. .hd_reg = AFE_VUL4_CON0,
  1213. .hd_shift = VUL4_HD_MODE_SFT,
  1214. .hd_align_reg = AFE_VUL4_CON0,
  1215. .hd_align_mshift = VUL4_HALIGN_SFT,
  1216. },
  1217. [MT8192_MEMIF_VUL5] = {
  1218. .name = "VUL5",
  1219. .id = MT8192_MEMIF_VUL5,
  1220. .reg_ofs_base = AFE_VUL5_BASE,
  1221. .reg_ofs_cur = AFE_VUL5_CUR,
  1222. .reg_ofs_end = AFE_VUL5_END,
  1223. .reg_ofs_base_msb = AFE_VUL5_BASE_MSB,
  1224. .reg_ofs_cur_msb = AFE_VUL5_CUR_MSB,
  1225. .reg_ofs_end_msb = AFE_VUL5_END_MSB,
  1226. .fs_reg = AFE_VUL5_CON0,
  1227. .fs_shift = VUL5_MODE_SFT,
  1228. .fs_maskbit = VUL5_MODE_MASK,
  1229. .mono_reg = AFE_VUL5_CON0,
  1230. .mono_shift = VUL5_MONO_SFT,
  1231. .enable_reg = AFE_DAC_CON0,
  1232. .enable_shift = VUL5_ON_SFT,
  1233. .hd_reg = AFE_VUL5_CON0,
  1234. .hd_shift = VUL5_HD_MODE_SFT,
  1235. .hd_align_reg = AFE_VUL5_CON0,
  1236. .hd_align_mshift = VUL5_HALIGN_SFT,
  1237. },
  1238. [MT8192_MEMIF_VUL6] = {
  1239. .name = "VUL6",
  1240. .id = MT8192_MEMIF_VUL6,
  1241. .reg_ofs_base = AFE_VUL6_BASE,
  1242. .reg_ofs_cur = AFE_VUL6_CUR,
  1243. .reg_ofs_end = AFE_VUL6_END,
  1244. .reg_ofs_base_msb = AFE_VUL6_BASE_MSB,
  1245. .reg_ofs_cur_msb = AFE_VUL6_CUR_MSB,
  1246. .reg_ofs_end_msb = AFE_VUL6_END_MSB,
  1247. .fs_reg = AFE_VUL6_CON0,
  1248. .fs_shift = VUL6_MODE_SFT,
  1249. .fs_maskbit = VUL6_MODE_MASK,
  1250. .mono_reg = AFE_VUL6_CON0,
  1251. .mono_shift = VUL6_MONO_SFT,
  1252. .enable_reg = AFE_DAC_CON0,
  1253. .enable_shift = VUL6_ON_SFT,
  1254. .hd_reg = AFE_VUL6_CON0,
  1255. .hd_shift = VUL6_HD_MODE_SFT,
  1256. .hd_align_reg = AFE_VUL6_CON0,
  1257. .hd_align_mshift = VUL6_HALIGN_SFT,
  1258. },
  1259. [MT8192_MEMIF_HDMI] = {
  1260. .name = "HDMI",
  1261. .id = MT8192_MEMIF_HDMI,
  1262. .reg_ofs_base = AFE_HDMI_OUT_BASE,
  1263. .reg_ofs_cur = AFE_HDMI_OUT_CUR,
  1264. .reg_ofs_end = AFE_HDMI_OUT_END,
  1265. .reg_ofs_base_msb = AFE_HDMI_OUT_BASE_MSB,
  1266. .reg_ofs_cur_msb = AFE_HDMI_OUT_CUR_MSB,
  1267. .reg_ofs_end_msb = AFE_HDMI_OUT_END_MSB,
  1268. .fs_reg = -1,
  1269. .fs_shift = -1,
  1270. .fs_maskbit = -1,
  1271. .mono_reg = -1,
  1272. .mono_shift = -1,
  1273. .enable_reg = AFE_DAC_CON0,
  1274. .enable_shift = HDMI_OUT_ON_SFT,
  1275. .hd_reg = AFE_HDMI_OUT_CON0,
  1276. .hd_shift = HDMI_OUT_HD_MODE_SFT,
  1277. .hd_align_reg = AFE_HDMI_OUT_CON0,
  1278. .hd_align_mshift = HDMI_OUT_HALIGN_SFT,
  1279. .pbuf_reg = AFE_HDMI_OUT_CON0,
  1280. .minlen_reg = AFE_HDMI_OUT_CON0,
  1281. .minlen_shift = HDMI_OUT_MINLEN_SFT,
  1282. },
  1283. };
  1284. static const struct mtk_base_irq_data irq_data[MT8192_IRQ_NUM] = {
  1285. [MT8192_IRQ_0] = {
  1286. .id = MT8192_IRQ_0,
  1287. .irq_cnt_reg = AFE_IRQ_MCU_CNT0,
  1288. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1289. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1290. .irq_fs_reg = AFE_IRQ_MCU_CON1,
  1291. .irq_fs_shift = IRQ0_MCU_MODE_SFT,
  1292. .irq_fs_maskbit = IRQ0_MCU_MODE_MASK,
  1293. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1294. .irq_en_shift = IRQ0_MCU_ON_SFT,
  1295. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1296. .irq_clr_shift = IRQ0_MCU_CLR_SFT,
  1297. },
  1298. [MT8192_IRQ_1] = {
  1299. .id = MT8192_IRQ_1,
  1300. .irq_cnt_reg = AFE_IRQ_MCU_CNT1,
  1301. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1302. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1303. .irq_fs_reg = AFE_IRQ_MCU_CON1,
  1304. .irq_fs_shift = IRQ1_MCU_MODE_SFT,
  1305. .irq_fs_maskbit = IRQ1_MCU_MODE_MASK,
  1306. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1307. .irq_en_shift = IRQ1_MCU_ON_SFT,
  1308. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1309. .irq_clr_shift = IRQ1_MCU_CLR_SFT,
  1310. },
  1311. [MT8192_IRQ_2] = {
  1312. .id = MT8192_IRQ_2,
  1313. .irq_cnt_reg = AFE_IRQ_MCU_CNT2,
  1314. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1315. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1316. .irq_fs_reg = AFE_IRQ_MCU_CON1,
  1317. .irq_fs_shift = IRQ2_MCU_MODE_SFT,
  1318. .irq_fs_maskbit = IRQ2_MCU_MODE_MASK,
  1319. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1320. .irq_en_shift = IRQ2_MCU_ON_SFT,
  1321. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1322. .irq_clr_shift = IRQ2_MCU_CLR_SFT,
  1323. },
  1324. [MT8192_IRQ_3] = {
  1325. .id = MT8192_IRQ_3,
  1326. .irq_cnt_reg = AFE_IRQ_MCU_CNT3,
  1327. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1328. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1329. .irq_fs_reg = AFE_IRQ_MCU_CON1,
  1330. .irq_fs_shift = IRQ3_MCU_MODE_SFT,
  1331. .irq_fs_maskbit = IRQ3_MCU_MODE_MASK,
  1332. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1333. .irq_en_shift = IRQ3_MCU_ON_SFT,
  1334. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1335. .irq_clr_shift = IRQ3_MCU_CLR_SFT,
  1336. },
  1337. [MT8192_IRQ_4] = {
  1338. .id = MT8192_IRQ_4,
  1339. .irq_cnt_reg = AFE_IRQ_MCU_CNT4,
  1340. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1341. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1342. .irq_fs_reg = AFE_IRQ_MCU_CON1,
  1343. .irq_fs_shift = IRQ4_MCU_MODE_SFT,
  1344. .irq_fs_maskbit = IRQ4_MCU_MODE_MASK,
  1345. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1346. .irq_en_shift = IRQ4_MCU_ON_SFT,
  1347. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1348. .irq_clr_shift = IRQ4_MCU_CLR_SFT,
  1349. },
  1350. [MT8192_IRQ_5] = {
  1351. .id = MT8192_IRQ_5,
  1352. .irq_cnt_reg = AFE_IRQ_MCU_CNT5,
  1353. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1354. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1355. .irq_fs_reg = AFE_IRQ_MCU_CON1,
  1356. .irq_fs_shift = IRQ5_MCU_MODE_SFT,
  1357. .irq_fs_maskbit = IRQ5_MCU_MODE_MASK,
  1358. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1359. .irq_en_shift = IRQ5_MCU_ON_SFT,
  1360. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1361. .irq_clr_shift = IRQ5_MCU_CLR_SFT,
  1362. },
  1363. [MT8192_IRQ_6] = {
  1364. .id = MT8192_IRQ_6,
  1365. .irq_cnt_reg = AFE_IRQ_MCU_CNT6,
  1366. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1367. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1368. .irq_fs_reg = AFE_IRQ_MCU_CON1,
  1369. .irq_fs_shift = IRQ6_MCU_MODE_SFT,
  1370. .irq_fs_maskbit = IRQ6_MCU_MODE_MASK,
  1371. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1372. .irq_en_shift = IRQ6_MCU_ON_SFT,
  1373. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1374. .irq_clr_shift = IRQ6_MCU_CLR_SFT,
  1375. },
  1376. [MT8192_IRQ_7] = {
  1377. .id = MT8192_IRQ_7,
  1378. .irq_cnt_reg = AFE_IRQ_MCU_CNT7,
  1379. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1380. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1381. .irq_fs_reg = AFE_IRQ_MCU_CON1,
  1382. .irq_fs_shift = IRQ7_MCU_MODE_SFT,
  1383. .irq_fs_maskbit = IRQ7_MCU_MODE_MASK,
  1384. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1385. .irq_en_shift = IRQ7_MCU_ON_SFT,
  1386. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1387. .irq_clr_shift = IRQ7_MCU_CLR_SFT,
  1388. },
  1389. [MT8192_IRQ_8] = {
  1390. .id = MT8192_IRQ_8,
  1391. .irq_cnt_reg = AFE_IRQ_MCU_CNT8,
  1392. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1393. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1394. .irq_fs_reg = AFE_IRQ_MCU_CON2,
  1395. .irq_fs_shift = IRQ8_MCU_MODE_SFT,
  1396. .irq_fs_maskbit = IRQ8_MCU_MODE_MASK,
  1397. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1398. .irq_en_shift = IRQ8_MCU_ON_SFT,
  1399. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1400. .irq_clr_shift = IRQ8_MCU_CLR_SFT,
  1401. },
  1402. [MT8192_IRQ_9] = {
  1403. .id = MT8192_IRQ_9,
  1404. .irq_cnt_reg = AFE_IRQ_MCU_CNT9,
  1405. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1406. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1407. .irq_fs_reg = AFE_IRQ_MCU_CON2,
  1408. .irq_fs_shift = IRQ9_MCU_MODE_SFT,
  1409. .irq_fs_maskbit = IRQ9_MCU_MODE_MASK,
  1410. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1411. .irq_en_shift = IRQ9_MCU_ON_SFT,
  1412. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1413. .irq_clr_shift = IRQ9_MCU_CLR_SFT,
  1414. },
  1415. [MT8192_IRQ_10] = {
  1416. .id = MT8192_IRQ_10,
  1417. .irq_cnt_reg = AFE_IRQ_MCU_CNT10,
  1418. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1419. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1420. .irq_fs_reg = AFE_IRQ_MCU_CON2,
  1421. .irq_fs_shift = IRQ10_MCU_MODE_SFT,
  1422. .irq_fs_maskbit = IRQ10_MCU_MODE_MASK,
  1423. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1424. .irq_en_shift = IRQ10_MCU_ON_SFT,
  1425. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1426. .irq_clr_shift = IRQ10_MCU_CLR_SFT,
  1427. },
  1428. [MT8192_IRQ_11] = {
  1429. .id = MT8192_IRQ_11,
  1430. .irq_cnt_reg = AFE_IRQ_MCU_CNT11,
  1431. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1432. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1433. .irq_fs_reg = AFE_IRQ_MCU_CON2,
  1434. .irq_fs_shift = IRQ11_MCU_MODE_SFT,
  1435. .irq_fs_maskbit = IRQ11_MCU_MODE_MASK,
  1436. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1437. .irq_en_shift = IRQ11_MCU_ON_SFT,
  1438. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1439. .irq_clr_shift = IRQ11_MCU_CLR_SFT,
  1440. },
  1441. [MT8192_IRQ_12] = {
  1442. .id = MT8192_IRQ_12,
  1443. .irq_cnt_reg = AFE_IRQ_MCU_CNT12,
  1444. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1445. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1446. .irq_fs_reg = AFE_IRQ_MCU_CON2,
  1447. .irq_fs_shift = IRQ12_MCU_MODE_SFT,
  1448. .irq_fs_maskbit = IRQ12_MCU_MODE_MASK,
  1449. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1450. .irq_en_shift = IRQ12_MCU_ON_SFT,
  1451. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1452. .irq_clr_shift = IRQ12_MCU_CLR_SFT,
  1453. },
  1454. [MT8192_IRQ_13] = {
  1455. .id = MT8192_IRQ_13,
  1456. .irq_cnt_reg = AFE_IRQ_MCU_CNT13,
  1457. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1458. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1459. .irq_fs_reg = AFE_IRQ_MCU_CON2,
  1460. .irq_fs_shift = IRQ13_MCU_MODE_SFT,
  1461. .irq_fs_maskbit = IRQ13_MCU_MODE_MASK,
  1462. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1463. .irq_en_shift = IRQ13_MCU_ON_SFT,
  1464. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1465. .irq_clr_shift = IRQ13_MCU_CLR_SFT,
  1466. },
  1467. [MT8192_IRQ_14] = {
  1468. .id = MT8192_IRQ_14,
  1469. .irq_cnt_reg = AFE_IRQ_MCU_CNT14,
  1470. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1471. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1472. .irq_fs_reg = AFE_IRQ_MCU_CON2,
  1473. .irq_fs_shift = IRQ14_MCU_MODE_SFT,
  1474. .irq_fs_maskbit = IRQ14_MCU_MODE_MASK,
  1475. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1476. .irq_en_shift = IRQ14_MCU_ON_SFT,
  1477. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1478. .irq_clr_shift = IRQ14_MCU_CLR_SFT,
  1479. },
  1480. [MT8192_IRQ_15] = {
  1481. .id = MT8192_IRQ_15,
  1482. .irq_cnt_reg = AFE_IRQ_MCU_CNT15,
  1483. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1484. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1485. .irq_fs_reg = AFE_IRQ_MCU_CON2,
  1486. .irq_fs_shift = IRQ15_MCU_MODE_SFT,
  1487. .irq_fs_maskbit = IRQ15_MCU_MODE_MASK,
  1488. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1489. .irq_en_shift = IRQ15_MCU_ON_SFT,
  1490. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1491. .irq_clr_shift = IRQ15_MCU_CLR_SFT,
  1492. },
  1493. [MT8192_IRQ_16] = {
  1494. .id = MT8192_IRQ_16,
  1495. .irq_cnt_reg = AFE_IRQ_MCU_CNT16,
  1496. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1497. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1498. .irq_fs_reg = AFE_IRQ_MCU_CON3,
  1499. .irq_fs_shift = IRQ16_MCU_MODE_SFT,
  1500. .irq_fs_maskbit = IRQ16_MCU_MODE_MASK,
  1501. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1502. .irq_en_shift = IRQ16_MCU_ON_SFT,
  1503. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1504. .irq_clr_shift = IRQ16_MCU_CLR_SFT,
  1505. },
  1506. [MT8192_IRQ_17] = {
  1507. .id = MT8192_IRQ_17,
  1508. .irq_cnt_reg = AFE_IRQ_MCU_CNT17,
  1509. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1510. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1511. .irq_fs_reg = AFE_IRQ_MCU_CON3,
  1512. .irq_fs_shift = IRQ17_MCU_MODE_SFT,
  1513. .irq_fs_maskbit = IRQ17_MCU_MODE_MASK,
  1514. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1515. .irq_en_shift = IRQ17_MCU_ON_SFT,
  1516. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1517. .irq_clr_shift = IRQ17_MCU_CLR_SFT,
  1518. },
  1519. [MT8192_IRQ_18] = {
  1520. .id = MT8192_IRQ_18,
  1521. .irq_cnt_reg = AFE_IRQ_MCU_CNT18,
  1522. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1523. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1524. .irq_fs_reg = AFE_IRQ_MCU_CON3,
  1525. .irq_fs_shift = IRQ18_MCU_MODE_SFT,
  1526. .irq_fs_maskbit = IRQ18_MCU_MODE_MASK,
  1527. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1528. .irq_en_shift = IRQ18_MCU_ON_SFT,
  1529. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1530. .irq_clr_shift = IRQ18_MCU_CLR_SFT,
  1531. },
  1532. [MT8192_IRQ_19] = {
  1533. .id = MT8192_IRQ_19,
  1534. .irq_cnt_reg = AFE_IRQ_MCU_CNT19,
  1535. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1536. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1537. .irq_fs_reg = AFE_IRQ_MCU_CON3,
  1538. .irq_fs_shift = IRQ19_MCU_MODE_SFT,
  1539. .irq_fs_maskbit = IRQ19_MCU_MODE_MASK,
  1540. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1541. .irq_en_shift = IRQ19_MCU_ON_SFT,
  1542. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1543. .irq_clr_shift = IRQ19_MCU_CLR_SFT,
  1544. },
  1545. [MT8192_IRQ_20] = {
  1546. .id = MT8192_IRQ_20,
  1547. .irq_cnt_reg = AFE_IRQ_MCU_CNT20,
  1548. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1549. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1550. .irq_fs_reg = AFE_IRQ_MCU_CON3,
  1551. .irq_fs_shift = IRQ20_MCU_MODE_SFT,
  1552. .irq_fs_maskbit = IRQ20_MCU_MODE_MASK,
  1553. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1554. .irq_en_shift = IRQ20_MCU_ON_SFT,
  1555. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1556. .irq_clr_shift = IRQ20_MCU_CLR_SFT,
  1557. },
  1558. [MT8192_IRQ_21] = {
  1559. .id = MT8192_IRQ_21,
  1560. .irq_cnt_reg = AFE_IRQ_MCU_CNT21,
  1561. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1562. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1563. .irq_fs_reg = AFE_IRQ_MCU_CON3,
  1564. .irq_fs_shift = IRQ21_MCU_MODE_SFT,
  1565. .irq_fs_maskbit = IRQ21_MCU_MODE_MASK,
  1566. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1567. .irq_en_shift = IRQ21_MCU_ON_SFT,
  1568. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1569. .irq_clr_shift = IRQ21_MCU_CLR_SFT,
  1570. },
  1571. [MT8192_IRQ_22] = {
  1572. .id = MT8192_IRQ_22,
  1573. .irq_cnt_reg = AFE_IRQ_MCU_CNT22,
  1574. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1575. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1576. .irq_fs_reg = AFE_IRQ_MCU_CON3,
  1577. .irq_fs_shift = IRQ22_MCU_MODE_SFT,
  1578. .irq_fs_maskbit = IRQ22_MCU_MODE_MASK,
  1579. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1580. .irq_en_shift = IRQ22_MCU_ON_SFT,
  1581. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1582. .irq_clr_shift = IRQ22_MCU_CLR_SFT,
  1583. },
  1584. [MT8192_IRQ_23] = {
  1585. .id = MT8192_IRQ_23,
  1586. .irq_cnt_reg = AFE_IRQ_MCU_CNT23,
  1587. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1588. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1589. .irq_fs_reg = AFE_IRQ_MCU_CON3,
  1590. .irq_fs_shift = IRQ23_MCU_MODE_SFT,
  1591. .irq_fs_maskbit = IRQ23_MCU_MODE_MASK,
  1592. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1593. .irq_en_shift = IRQ23_MCU_ON_SFT,
  1594. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1595. .irq_clr_shift = IRQ23_MCU_CLR_SFT,
  1596. },
  1597. [MT8192_IRQ_24] = {
  1598. .id = MT8192_IRQ_24,
  1599. .irq_cnt_reg = AFE_IRQ_MCU_CNT24,
  1600. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1601. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1602. .irq_fs_reg = AFE_IRQ_MCU_CON4,
  1603. .irq_fs_shift = IRQ24_MCU_MODE_SFT,
  1604. .irq_fs_maskbit = IRQ24_MCU_MODE_MASK,
  1605. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1606. .irq_en_shift = IRQ24_MCU_ON_SFT,
  1607. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1608. .irq_clr_shift = IRQ24_MCU_CLR_SFT,
  1609. },
  1610. [MT8192_IRQ_25] = {
  1611. .id = MT8192_IRQ_25,
  1612. .irq_cnt_reg = AFE_IRQ_MCU_CNT25,
  1613. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1614. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1615. .irq_fs_reg = AFE_IRQ_MCU_CON4,
  1616. .irq_fs_shift = IRQ25_MCU_MODE_SFT,
  1617. .irq_fs_maskbit = IRQ25_MCU_MODE_MASK,
  1618. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1619. .irq_en_shift = IRQ25_MCU_ON_SFT,
  1620. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1621. .irq_clr_shift = IRQ25_MCU_CLR_SFT,
  1622. },
  1623. [MT8192_IRQ_26] = {
  1624. .id = MT8192_IRQ_26,
  1625. .irq_cnt_reg = AFE_IRQ_MCU_CNT26,
  1626. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1627. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1628. .irq_fs_reg = AFE_IRQ_MCU_CON4,
  1629. .irq_fs_shift = IRQ26_MCU_MODE_SFT,
  1630. .irq_fs_maskbit = IRQ26_MCU_MODE_MASK,
  1631. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1632. .irq_en_shift = IRQ26_MCU_ON_SFT,
  1633. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1634. .irq_clr_shift = IRQ26_MCU_CLR_SFT,
  1635. },
  1636. [MT8192_IRQ_31] = {
  1637. .id = MT8192_IRQ_31,
  1638. .irq_cnt_reg = AFE_IRQ_MCU_CNT31,
  1639. .irq_cnt_shift = AFE_IRQ_CNT_SHIFT,
  1640. .irq_cnt_maskbit = AFE_IRQ_CNT_MASK,
  1641. .irq_fs_reg = -1,
  1642. .irq_fs_shift = -1,
  1643. .irq_fs_maskbit = -1,
  1644. .irq_en_reg = AFE_IRQ_MCU_CON0,
  1645. .irq_en_shift = IRQ31_MCU_ON_SFT,
  1646. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  1647. .irq_clr_shift = IRQ31_MCU_CLR_SFT,
  1648. },
  1649. };
  1650. static const int memif_irq_usage[MT8192_MEMIF_NUM] = {
  1651. [MT8192_MEMIF_DL1] = MT8192_IRQ_0,
  1652. [MT8192_MEMIF_DL2] = MT8192_IRQ_1,
  1653. [MT8192_MEMIF_DL3] = MT8192_IRQ_2,
  1654. [MT8192_MEMIF_DL4] = MT8192_IRQ_3,
  1655. [MT8192_MEMIF_DL5] = MT8192_IRQ_4,
  1656. [MT8192_MEMIF_DL6] = MT8192_IRQ_5,
  1657. [MT8192_MEMIF_DL7] = MT8192_IRQ_6,
  1658. [MT8192_MEMIF_DL8] = MT8192_IRQ_7,
  1659. [MT8192_MEMIF_DL9] = MT8192_IRQ_8,
  1660. [MT8192_MEMIF_DL12] = MT8192_IRQ_9,
  1661. [MT8192_MEMIF_DAI] = MT8192_IRQ_10,
  1662. [MT8192_MEMIF_MOD_DAI] = MT8192_IRQ_11,
  1663. [MT8192_MEMIF_DAI2] = MT8192_IRQ_12,
  1664. [MT8192_MEMIF_VUL12] = MT8192_IRQ_13,
  1665. [MT8192_MEMIF_VUL2] = MT8192_IRQ_14,
  1666. [MT8192_MEMIF_AWB] = MT8192_IRQ_15,
  1667. [MT8192_MEMIF_AWB2] = MT8192_IRQ_16,
  1668. [MT8192_MEMIF_VUL3] = MT8192_IRQ_17,
  1669. [MT8192_MEMIF_VUL4] = MT8192_IRQ_18,
  1670. [MT8192_MEMIF_VUL5] = MT8192_IRQ_19,
  1671. [MT8192_MEMIF_VUL6] = MT8192_IRQ_20,
  1672. [MT8192_MEMIF_HDMI] = MT8192_IRQ_31,
  1673. };
  1674. static bool mt8192_is_volatile_reg(struct device *dev, unsigned int reg)
  1675. {
  1676. /* these auto-gen reg has read-only bit, so put it as volatile */
  1677. /* volatile reg cannot be cached, so cannot be set when power off */
  1678. switch (reg) {
  1679. case AUDIO_TOP_CON0: /* reg bit controlled by CCF */
  1680. case AUDIO_TOP_CON1: /* reg bit controlled by CCF */
  1681. case AUDIO_TOP_CON2:
  1682. case AUDIO_TOP_CON3:
  1683. case AFE_DL1_CUR_MSB:
  1684. case AFE_DL1_CUR:
  1685. case AFE_DL1_END:
  1686. case AFE_DL2_CUR_MSB:
  1687. case AFE_DL2_CUR:
  1688. case AFE_DL2_END:
  1689. case AFE_DL3_CUR_MSB:
  1690. case AFE_DL3_CUR:
  1691. case AFE_DL3_END:
  1692. case AFE_DL4_CUR_MSB:
  1693. case AFE_DL4_CUR:
  1694. case AFE_DL4_END:
  1695. case AFE_DL12_CUR_MSB:
  1696. case AFE_DL12_CUR:
  1697. case AFE_DL12_END:
  1698. case AFE_ADDA_SRC_DEBUG_MON0:
  1699. case AFE_ADDA_SRC_DEBUG_MON1:
  1700. case AFE_ADDA_UL_SRC_MON0:
  1701. case AFE_ADDA_UL_SRC_MON1:
  1702. case AFE_SECURE_CON0:
  1703. case AFE_SRAM_BOUND:
  1704. case AFE_SECURE_CON1:
  1705. case AFE_VUL_CUR_MSB:
  1706. case AFE_VUL_CUR:
  1707. case AFE_VUL_END:
  1708. case AFE_ADDA_3RD_DAC_DL_SDM_FIFO_MON:
  1709. case AFE_ADDA_3RD_DAC_DL_SRC_LCH_MON:
  1710. case AFE_ADDA_3RD_DAC_DL_SRC_RCH_MON:
  1711. case AFE_ADDA_3RD_DAC_DL_SDM_OUT_MON:
  1712. case AFE_SIDETONE_MON:
  1713. case AFE_SIDETONE_CON0:
  1714. case AFE_SIDETONE_COEFF:
  1715. case AFE_VUL2_CUR_MSB:
  1716. case AFE_VUL2_CUR:
  1717. case AFE_VUL2_END:
  1718. case AFE_VUL3_CUR_MSB:
  1719. case AFE_VUL3_CUR:
  1720. case AFE_VUL3_END:
  1721. case AFE_I2S_MON:
  1722. case AFE_DAC_MON:
  1723. case AFE_IRQ0_MCU_CNT_MON:
  1724. case AFE_IRQ6_MCU_CNT_MON:
  1725. case AFE_VUL4_CUR_MSB:
  1726. case AFE_VUL4_CUR:
  1727. case AFE_VUL4_END:
  1728. case AFE_VUL12_CUR_MSB:
  1729. case AFE_VUL12_CUR:
  1730. case AFE_VUL12_END:
  1731. case AFE_IRQ3_MCU_CNT_MON:
  1732. case AFE_IRQ4_MCU_CNT_MON:
  1733. case AFE_IRQ_MCU_STATUS:
  1734. case AFE_IRQ_MCU_CLR:
  1735. case AFE_IRQ_MCU_MON2:
  1736. case AFE_IRQ1_MCU_CNT_MON:
  1737. case AFE_IRQ2_MCU_CNT_MON:
  1738. case AFE_IRQ5_MCU_CNT_MON:
  1739. case AFE_IRQ7_MCU_CNT_MON:
  1740. case AFE_IRQ_MCU_MISS_CLR:
  1741. case AFE_GAIN1_CUR:
  1742. case AFE_GAIN2_CUR:
  1743. case AFE_SRAM_DELSEL_CON1:
  1744. case PCM_INTF_CON2:
  1745. case FPGA_CFG0:
  1746. case FPGA_CFG1:
  1747. case FPGA_CFG2:
  1748. case FPGA_CFG3:
  1749. case AUDIO_TOP_DBG_MON0:
  1750. case AUDIO_TOP_DBG_MON1:
  1751. case AFE_IRQ8_MCU_CNT_MON:
  1752. case AFE_IRQ11_MCU_CNT_MON:
  1753. case AFE_IRQ12_MCU_CNT_MON:
  1754. case AFE_IRQ9_MCU_CNT_MON:
  1755. case AFE_IRQ10_MCU_CNT_MON:
  1756. case AFE_IRQ13_MCU_CNT_MON:
  1757. case AFE_IRQ14_MCU_CNT_MON:
  1758. case AFE_IRQ15_MCU_CNT_MON:
  1759. case AFE_IRQ16_MCU_CNT_MON:
  1760. case AFE_IRQ17_MCU_CNT_MON:
  1761. case AFE_IRQ18_MCU_CNT_MON:
  1762. case AFE_IRQ19_MCU_CNT_MON:
  1763. case AFE_IRQ20_MCU_CNT_MON:
  1764. case AFE_IRQ21_MCU_CNT_MON:
  1765. case AFE_IRQ22_MCU_CNT_MON:
  1766. case AFE_IRQ23_MCU_CNT_MON:
  1767. case AFE_IRQ24_MCU_CNT_MON:
  1768. case AFE_IRQ25_MCU_CNT_MON:
  1769. case AFE_IRQ26_MCU_CNT_MON:
  1770. case AFE_IRQ31_MCU_CNT_MON:
  1771. case AFE_CBIP_MON0:
  1772. case AFE_CBIP_SLV_MUX_MON0:
  1773. case AFE_CBIP_SLV_DECODER_MON0:
  1774. case AFE_ADDA6_MTKAIF_MON0:
  1775. case AFE_ADDA6_MTKAIF_MON1:
  1776. case AFE_AWB_CUR_MSB:
  1777. case AFE_AWB_CUR:
  1778. case AFE_AWB_END:
  1779. case AFE_AWB2_CUR_MSB:
  1780. case AFE_AWB2_CUR:
  1781. case AFE_AWB2_END:
  1782. case AFE_DAI_CUR_MSB:
  1783. case AFE_DAI_CUR:
  1784. case AFE_DAI_END:
  1785. case AFE_DAI2_CUR_MSB:
  1786. case AFE_DAI2_CUR:
  1787. case AFE_DAI2_END:
  1788. case AFE_ADDA6_SRC_DEBUG_MON0:
  1789. case AFE_ADD6A_UL_SRC_MON0:
  1790. case AFE_ADDA6_UL_SRC_MON1:
  1791. case AFE_MOD_DAI_CUR_MSB:
  1792. case AFE_MOD_DAI_CUR:
  1793. case AFE_MOD_DAI_END:
  1794. case AFE_HDMI_OUT_CUR_MSB:
  1795. case AFE_HDMI_OUT_CUR:
  1796. case AFE_HDMI_OUT_END:
  1797. case AFE_AWB_RCH_MON:
  1798. case AFE_AWB_LCH_MON:
  1799. case AFE_VUL_RCH_MON:
  1800. case AFE_VUL_LCH_MON:
  1801. case AFE_VUL12_RCH_MON:
  1802. case AFE_VUL12_LCH_MON:
  1803. case AFE_VUL2_RCH_MON:
  1804. case AFE_VUL2_LCH_MON:
  1805. case AFE_DAI_DATA_MON:
  1806. case AFE_MOD_DAI_DATA_MON:
  1807. case AFE_DAI2_DATA_MON:
  1808. case AFE_AWB2_RCH_MON:
  1809. case AFE_AWB2_LCH_MON:
  1810. case AFE_VUL3_RCH_MON:
  1811. case AFE_VUL3_LCH_MON:
  1812. case AFE_VUL4_RCH_MON:
  1813. case AFE_VUL4_LCH_MON:
  1814. case AFE_VUL5_RCH_MON:
  1815. case AFE_VUL5_LCH_MON:
  1816. case AFE_VUL6_RCH_MON:
  1817. case AFE_VUL6_LCH_MON:
  1818. case AFE_DL1_RCH_MON:
  1819. case AFE_DL1_LCH_MON:
  1820. case AFE_DL2_RCH_MON:
  1821. case AFE_DL2_LCH_MON:
  1822. case AFE_DL12_RCH1_MON:
  1823. case AFE_DL12_LCH1_MON:
  1824. case AFE_DL12_RCH2_MON:
  1825. case AFE_DL12_LCH2_MON:
  1826. case AFE_DL3_RCH_MON:
  1827. case AFE_DL3_LCH_MON:
  1828. case AFE_DL4_RCH_MON:
  1829. case AFE_DL4_LCH_MON:
  1830. case AFE_DL5_RCH_MON:
  1831. case AFE_DL5_LCH_MON:
  1832. case AFE_DL6_RCH_MON:
  1833. case AFE_DL6_LCH_MON:
  1834. case AFE_DL7_RCH_MON:
  1835. case AFE_DL7_LCH_MON:
  1836. case AFE_DL8_RCH_MON:
  1837. case AFE_DL8_LCH_MON:
  1838. case AFE_VUL5_CUR_MSB:
  1839. case AFE_VUL5_CUR:
  1840. case AFE_VUL5_END:
  1841. case AFE_VUL6_CUR_MSB:
  1842. case AFE_VUL6_CUR:
  1843. case AFE_VUL6_END:
  1844. case AFE_ADDA_DL_SDM_FIFO_MON:
  1845. case AFE_ADDA_DL_SRC_LCH_MON:
  1846. case AFE_ADDA_DL_SRC_RCH_MON:
  1847. case AFE_ADDA_DL_SDM_OUT_MON:
  1848. case AFE_CONNSYS_I2S_MON:
  1849. case AFE_ASRC_2CH_CON0:
  1850. case AFE_ASRC_2CH_CON2:
  1851. case AFE_ASRC_2CH_CON3:
  1852. case AFE_ASRC_2CH_CON4:
  1853. case AFE_ASRC_2CH_CON5:
  1854. case AFE_ASRC_2CH_CON7:
  1855. case AFE_ASRC_2CH_CON8:
  1856. case AFE_ASRC_2CH_CON12:
  1857. case AFE_ASRC_2CH_CON13:
  1858. case AFE_DL9_CUR_MSB:
  1859. case AFE_DL9_CUR:
  1860. case AFE_DL9_END:
  1861. case AFE_ADDA_MTKAIF_MON0:
  1862. case AFE_ADDA_MTKAIF_MON1:
  1863. case AFE_DL_NLE_R_MON0:
  1864. case AFE_DL_NLE_R_MON1:
  1865. case AFE_DL_NLE_R_MON2:
  1866. case AFE_DL_NLE_L_MON0:
  1867. case AFE_DL_NLE_L_MON1:
  1868. case AFE_DL_NLE_L_MON2:
  1869. case AFE_GENERAL1_ASRC_2CH_CON0:
  1870. case AFE_GENERAL1_ASRC_2CH_CON2:
  1871. case AFE_GENERAL1_ASRC_2CH_CON3:
  1872. case AFE_GENERAL1_ASRC_2CH_CON4:
  1873. case AFE_GENERAL1_ASRC_2CH_CON5:
  1874. case AFE_GENERAL1_ASRC_2CH_CON7:
  1875. case AFE_GENERAL1_ASRC_2CH_CON8:
  1876. case AFE_GENERAL1_ASRC_2CH_CON12:
  1877. case AFE_GENERAL1_ASRC_2CH_CON13:
  1878. case AFE_GENERAL2_ASRC_2CH_CON0:
  1879. case AFE_GENERAL2_ASRC_2CH_CON2:
  1880. case AFE_GENERAL2_ASRC_2CH_CON3:
  1881. case AFE_GENERAL2_ASRC_2CH_CON4:
  1882. case AFE_GENERAL2_ASRC_2CH_CON5:
  1883. case AFE_GENERAL2_ASRC_2CH_CON7:
  1884. case AFE_GENERAL2_ASRC_2CH_CON8:
  1885. case AFE_GENERAL2_ASRC_2CH_CON12:
  1886. case AFE_GENERAL2_ASRC_2CH_CON13:
  1887. case AFE_DL9_RCH_MON:
  1888. case AFE_DL9_LCH_MON:
  1889. case AFE_DL5_CUR_MSB:
  1890. case AFE_DL5_CUR:
  1891. case AFE_DL5_END:
  1892. case AFE_DL6_CUR_MSB:
  1893. case AFE_DL6_CUR:
  1894. case AFE_DL6_END:
  1895. case AFE_DL7_CUR_MSB:
  1896. case AFE_DL7_CUR:
  1897. case AFE_DL7_END:
  1898. case AFE_DL8_CUR_MSB:
  1899. case AFE_DL8_CUR:
  1900. case AFE_DL8_END:
  1901. case AFE_PROT_SIDEBAND_MON:
  1902. case AFE_DOMAIN_SIDEBAND0_MON:
  1903. case AFE_DOMAIN_SIDEBAND1_MON:
  1904. case AFE_DOMAIN_SIDEBAND2_MON:
  1905. case AFE_DOMAIN_SIDEBAND3_MON:
  1906. case AFE_APLL1_TUNER_CFG: /* [20:31] is monitor */
  1907. case AFE_APLL2_TUNER_CFG: /* [20:31] is monitor */
  1908. case AFE_DAC_CON0:
  1909. case AFE_IRQ_MCU_CON0:
  1910. case AFE_IRQ_MCU_EN:
  1911. return true;
  1912. default:
  1913. return false;
  1914. };
  1915. }
  1916. static const struct regmap_config mt8192_afe_regmap_config = {
  1917. .reg_bits = 32,
  1918. .reg_stride = 4,
  1919. .val_bits = 32,
  1920. .volatile_reg = mt8192_is_volatile_reg,
  1921. .max_register = AFE_MAX_REGISTER,
  1922. .num_reg_defaults_raw = AFE_MAX_REGISTER,
  1923. .cache_type = REGCACHE_FLAT,
  1924. };
  1925. static irqreturn_t mt8192_afe_irq_handler(int irq_id, void *dev)
  1926. {
  1927. struct mtk_base_afe *afe = dev;
  1928. struct mtk_base_afe_irq *irq;
  1929. unsigned int status;
  1930. unsigned int status_mcu;
  1931. unsigned int mcu_en;
  1932. int ret;
  1933. int i;
  1934. /* get irq that is sent to MCU */
  1935. regmap_read(afe->regmap, AFE_IRQ_MCU_EN, &mcu_en);
  1936. ret = regmap_read(afe->regmap, AFE_IRQ_MCU_STATUS, &status);
  1937. /* only care IRQ which is sent to MCU */
  1938. status_mcu = status & mcu_en & AFE_IRQ_STATUS_BITS;
  1939. if (ret || status_mcu == 0) {
  1940. dev_err(afe->dev, "%s(), irq status err, ret %d, status 0x%x, mcu_en 0x%x\n",
  1941. __func__, ret, status, mcu_en);
  1942. goto err_irq;
  1943. }
  1944. for (i = 0; i < MT8192_MEMIF_NUM; i++) {
  1945. struct mtk_base_afe_memif *memif = &afe->memif[i];
  1946. if (!memif->substream)
  1947. continue;
  1948. if (memif->irq_usage < 0)
  1949. continue;
  1950. irq = &afe->irqs[memif->irq_usage];
  1951. if (status_mcu & (1 << irq->irq_data->irq_en_shift))
  1952. snd_pcm_period_elapsed(memif->substream);
  1953. }
  1954. err_irq:
  1955. /* clear irq */
  1956. regmap_write(afe->regmap,
  1957. AFE_IRQ_MCU_CLR,
  1958. status_mcu);
  1959. return IRQ_HANDLED;
  1960. }
  1961. static int mt8192_afe_runtime_suspend(struct device *dev)
  1962. {
  1963. struct mtk_base_afe *afe = dev_get_drvdata(dev);
  1964. struct mt8192_afe_private *afe_priv = afe->platform_priv;
  1965. unsigned int value;
  1966. int ret;
  1967. dev_info(afe->dev, "%s()\n", __func__);
  1968. if (!afe->regmap || afe_priv->pm_runtime_bypass_reg_ctl)
  1969. goto skip_regmap;
  1970. /* disable AFE */
  1971. regmap_update_bits(afe->regmap, AFE_DAC_CON0, AFE_ON_MASK_SFT, 0x0);
  1972. ret = regmap_read_poll_timeout(afe->regmap,
  1973. AFE_DAC_MON,
  1974. value,
  1975. (value & AFE_ON_RETM_MASK_SFT) == 0,
  1976. 20,
  1977. 1 * 1000 * 1000);
  1978. if (ret)
  1979. dev_warn(afe->dev, "%s(), ret %d\n", __func__, ret);
  1980. /* make sure all irq status are cleared */
  1981. regmap_write(afe->regmap, AFE_IRQ_MCU_CLR, 0xffffffff);
  1982. regmap_write(afe->regmap, AFE_IRQ_MCU_CLR, 0xffffffff);
  1983. /* reset sgen */
  1984. regmap_write(afe->regmap, AFE_SINEGEN_CON0, 0x0);
  1985. regmap_update_bits(afe->regmap, AFE_SINEGEN_CON2,
  1986. INNER_LOOP_BACK_MODE_MASK_SFT,
  1987. 0x3f << INNER_LOOP_BACK_MODE_SFT);
  1988. /* cache only */
  1989. regcache_cache_only(afe->regmap, true);
  1990. regcache_mark_dirty(afe->regmap);
  1991. skip_regmap:
  1992. mt8192_afe_disable_clock(afe);
  1993. return 0;
  1994. }
  1995. static int mt8192_afe_runtime_resume(struct device *dev)
  1996. {
  1997. struct mtk_base_afe *afe = dev_get_drvdata(dev);
  1998. struct mt8192_afe_private *afe_priv = afe->platform_priv;
  1999. int ret;
  2000. dev_info(afe->dev, "%s()\n", __func__);
  2001. ret = mt8192_afe_enable_clock(afe);
  2002. if (ret)
  2003. return ret;
  2004. if (!afe->regmap || afe_priv->pm_runtime_bypass_reg_ctl)
  2005. goto skip_regmap;
  2006. regcache_cache_only(afe->regmap, false);
  2007. regcache_sync(afe->regmap);
  2008. /* enable audio sys DCM for power saving */
  2009. regmap_update_bits(afe_priv->infracfg,
  2010. PERI_BUS_DCM_CTRL, 0x1 << 29, 0x1 << 29);
  2011. regmap_update_bits(afe->regmap, AUDIO_TOP_CON0, 0x1 << 29, 0x1 << 29);
  2012. /* force cpu use 8_24 format when writing 32bit data */
  2013. regmap_update_bits(afe->regmap, AFE_MEMIF_CON0,
  2014. CPU_HD_ALIGN_MASK_SFT, 0 << CPU_HD_ALIGN_SFT);
  2015. /* set all output port to 24bit */
  2016. regmap_write(afe->regmap, AFE_CONN_24BIT, 0xffffffff);
  2017. regmap_write(afe->regmap, AFE_CONN_24BIT_1, 0xffffffff);
  2018. /* enable AFE */
  2019. regmap_update_bits(afe->regmap, AFE_DAC_CON0, AFE_ON_MASK_SFT, 0x1);
  2020. skip_regmap:
  2021. return 0;
  2022. }
  2023. static int mt8192_afe_component_probe(struct snd_soc_component *component)
  2024. {
  2025. return mtk_afe_add_sub_dai_control(component);
  2026. }
  2027. static const struct snd_soc_component_driver mt8192_afe_component = {
  2028. .name = AFE_PCM_NAME,
  2029. .probe = mt8192_afe_component_probe,
  2030. .pointer = mtk_afe_pcm_pointer,
  2031. .pcm_construct = mtk_afe_pcm_new,
  2032. };
  2033. static const struct snd_soc_component_driver mt8192_afe_pcm_component = {
  2034. .name = "mt8192-afe-pcm-dai",
  2035. };
  2036. static int mt8192_dai_memif_register(struct mtk_base_afe *afe)
  2037. {
  2038. struct mtk_base_afe_dai *dai;
  2039. dai = devm_kzalloc(afe->dev, sizeof(*dai), GFP_KERNEL);
  2040. if (!dai)
  2041. return -ENOMEM;
  2042. list_add(&dai->list, &afe->sub_dais);
  2043. dai->dai_drivers = mt8192_memif_dai_driver;
  2044. dai->num_dai_drivers = ARRAY_SIZE(mt8192_memif_dai_driver);
  2045. dai->dapm_widgets = mt8192_memif_widgets;
  2046. dai->num_dapm_widgets = ARRAY_SIZE(mt8192_memif_widgets);
  2047. dai->dapm_routes = mt8192_memif_routes;
  2048. dai->num_dapm_routes = ARRAY_SIZE(mt8192_memif_routes);
  2049. return 0;
  2050. }
  2051. typedef int (*dai_register_cb)(struct mtk_base_afe *);
  2052. static const dai_register_cb dai_register_cbs[] = {
  2053. mt8192_dai_adda_register,
  2054. mt8192_dai_i2s_register,
  2055. mt8192_dai_pcm_register,
  2056. mt8192_dai_tdm_register,
  2057. mt8192_dai_memif_register,
  2058. };
  2059. static int mt8192_afe_pcm_dev_probe(struct platform_device *pdev)
  2060. {
  2061. struct mtk_base_afe *afe;
  2062. struct mt8192_afe_private *afe_priv;
  2063. struct device *dev;
  2064. struct reset_control *rstc;
  2065. int i, ret, irq_id;
  2066. ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(34));
  2067. if (ret)
  2068. return ret;
  2069. afe = devm_kzalloc(&pdev->dev, sizeof(*afe), GFP_KERNEL);
  2070. if (!afe)
  2071. return -ENOMEM;
  2072. platform_set_drvdata(pdev, afe);
  2073. afe->platform_priv = devm_kzalloc(&pdev->dev, sizeof(*afe_priv),
  2074. GFP_KERNEL);
  2075. if (!afe->platform_priv)
  2076. return -ENOMEM;
  2077. afe_priv = afe->platform_priv;
  2078. afe->dev = &pdev->dev;
  2079. dev = afe->dev;
  2080. /* init audio related clock */
  2081. ret = mt8192_init_clock(afe);
  2082. if (ret) {
  2083. dev_err(dev, "init clock error\n");
  2084. return ret;
  2085. }
  2086. /* reset controller to reset audio regs before regmap cache */
  2087. rstc = devm_reset_control_get_exclusive(dev, "audiosys");
  2088. if (IS_ERR(rstc)) {
  2089. ret = PTR_ERR(rstc);
  2090. dev_err(dev, "could not get audiosys reset:%d\n", ret);
  2091. return ret;
  2092. }
  2093. ret = reset_control_reset(rstc);
  2094. if (ret) {
  2095. dev_err(dev, "failed to trigger audio reset:%d\n", ret);
  2096. return ret;
  2097. }
  2098. pm_runtime_enable(&pdev->dev);
  2099. if (!pm_runtime_enabled(&pdev->dev))
  2100. goto err_pm_disable;
  2101. /* regmap init */
  2102. afe->regmap = syscon_node_to_regmap(dev->parent->of_node);
  2103. if (IS_ERR(afe->regmap)) {
  2104. dev_err(dev, "could not get regmap from parent\n");
  2105. ret = PTR_ERR(afe->regmap);
  2106. goto err_pm_disable;
  2107. }
  2108. ret = regmap_attach_dev(dev, afe->regmap, &mt8192_afe_regmap_config);
  2109. if (ret) {
  2110. dev_warn(dev, "regmap_attach_dev fail, ret %d\n", ret);
  2111. goto err_pm_disable;
  2112. }
  2113. /* enable clock for regcache get default value from hw */
  2114. afe_priv->pm_runtime_bypass_reg_ctl = true;
  2115. pm_runtime_get_sync(&pdev->dev);
  2116. ret = regmap_reinit_cache(afe->regmap, &mt8192_afe_regmap_config);
  2117. if (ret) {
  2118. dev_err(dev, "regmap_reinit_cache fail, ret %d\n", ret);
  2119. goto err_pm_disable;
  2120. }
  2121. pm_runtime_put_sync(&pdev->dev);
  2122. afe_priv->pm_runtime_bypass_reg_ctl = false;
  2123. regcache_cache_only(afe->regmap, true);
  2124. regcache_mark_dirty(afe->regmap);
  2125. /* init memif */
  2126. afe->memif_size = MT8192_MEMIF_NUM;
  2127. afe->memif = devm_kcalloc(dev, afe->memif_size, sizeof(*afe->memif),
  2128. GFP_KERNEL);
  2129. if (!afe->memif) {
  2130. ret = -ENOMEM;
  2131. goto err_pm_disable;
  2132. }
  2133. for (i = 0; i < afe->memif_size; i++) {
  2134. afe->memif[i].data = &memif_data[i];
  2135. afe->memif[i].irq_usage = memif_irq_usage[i];
  2136. afe->memif[i].const_irq = 1;
  2137. }
  2138. mutex_init(&afe->irq_alloc_lock); /* needed when dynamic irq */
  2139. /* init irq */
  2140. afe->irqs_size = MT8192_IRQ_NUM;
  2141. afe->irqs = devm_kcalloc(dev, afe->irqs_size, sizeof(*afe->irqs),
  2142. GFP_KERNEL);
  2143. if (!afe->irqs) {
  2144. ret = -ENOMEM;
  2145. goto err_pm_disable;
  2146. }
  2147. for (i = 0; i < afe->irqs_size; i++)
  2148. afe->irqs[i].irq_data = &irq_data[i];
  2149. /* request irq */
  2150. irq_id = platform_get_irq(pdev, 0);
  2151. if (irq_id < 0) {
  2152. ret = irq_id;
  2153. goto err_pm_disable;
  2154. }
  2155. ret = devm_request_irq(dev, irq_id, mt8192_afe_irq_handler,
  2156. IRQF_TRIGGER_NONE, "asys-isr", (void *)afe);
  2157. if (ret) {
  2158. dev_err(dev, "could not request_irq for Afe_ISR_Handle\n");
  2159. goto err_pm_disable;
  2160. }
  2161. /* init sub_dais */
  2162. INIT_LIST_HEAD(&afe->sub_dais);
  2163. for (i = 0; i < ARRAY_SIZE(dai_register_cbs); i++) {
  2164. ret = dai_register_cbs[i](afe);
  2165. if (ret) {
  2166. dev_warn(afe->dev, "dai register i %d fail, ret %d\n",
  2167. i, ret);
  2168. goto err_pm_disable;
  2169. }
  2170. }
  2171. /* init dai_driver and component_driver */
  2172. ret = mtk_afe_combine_sub_dai(afe);
  2173. if (ret) {
  2174. dev_warn(afe->dev, "mtk_afe_combine_sub_dai fail, ret %d\n",
  2175. ret);
  2176. goto err_pm_disable;
  2177. }
  2178. /* others */
  2179. afe->mtk_afe_hardware = &mt8192_afe_hardware;
  2180. afe->memif_fs = mt8192_memif_fs;
  2181. afe->irq_fs = mt8192_irq_fs;
  2182. afe->get_dai_fs = mt8192_get_dai_fs;
  2183. afe->get_memif_pbuf_size = mt8192_get_memif_pbuf_size;
  2184. afe->memif_32bit_supported = 1;
  2185. afe->runtime_resume = mt8192_afe_runtime_resume;
  2186. afe->runtime_suspend = mt8192_afe_runtime_suspend;
  2187. /* register platform */
  2188. ret = devm_snd_soc_register_component(&pdev->dev,
  2189. &mt8192_afe_component, NULL, 0);
  2190. if (ret) {
  2191. dev_warn(dev, "err_platform\n");
  2192. goto err_pm_disable;
  2193. }
  2194. ret = devm_snd_soc_register_component(&pdev->dev,
  2195. &mt8192_afe_pcm_component,
  2196. afe->dai_drivers,
  2197. afe->num_dai_drivers);
  2198. if (ret) {
  2199. dev_warn(dev, "err_dai_component\n");
  2200. goto err_pm_disable;
  2201. }
  2202. return 0;
  2203. err_pm_disable:
  2204. pm_runtime_disable(&pdev->dev);
  2205. return ret;
  2206. }
  2207. static int mt8192_afe_pcm_dev_remove(struct platform_device *pdev)
  2208. {
  2209. struct mtk_base_afe *afe = platform_get_drvdata(pdev);
  2210. pm_runtime_disable(&pdev->dev);
  2211. if (!pm_runtime_status_suspended(&pdev->dev))
  2212. mt8192_afe_runtime_suspend(&pdev->dev);
  2213. /* disable afe clock */
  2214. mt8192_afe_disable_clock(afe);
  2215. return 0;
  2216. }
  2217. static const struct of_device_id mt8192_afe_pcm_dt_match[] = {
  2218. { .compatible = "mediatek,mt8192-audio", },
  2219. {},
  2220. };
  2221. MODULE_DEVICE_TABLE(of, mt8192_afe_pcm_dt_match);
  2222. static const struct dev_pm_ops mt8192_afe_pm_ops = {
  2223. SET_RUNTIME_PM_OPS(mt8192_afe_runtime_suspend,
  2224. mt8192_afe_runtime_resume, NULL)
  2225. };
  2226. static struct platform_driver mt8192_afe_pcm_driver = {
  2227. .driver = {
  2228. .name = "mt8192-audio",
  2229. .of_match_table = mt8192_afe_pcm_dt_match,
  2230. .pm = &mt8192_afe_pm_ops,
  2231. },
  2232. .probe = mt8192_afe_pcm_dev_probe,
  2233. .remove = mt8192_afe_pcm_dev_remove,
  2234. };
  2235. module_platform_driver(mt8192_afe_pcm_driver);
  2236. MODULE_DESCRIPTION("Mediatek ALSA SoC AFE platform driver for 8192");
  2237. MODULE_AUTHOR("Shane Chien <[email protected]>");
  2238. MODULE_LICENSE("GPL v2");