mt8192-afe-common.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * mt8192-afe-common.h -- Mediatek 8192 audio driver definitions
  4. *
  5. * Copyright (c) 2020 MediaTek Inc.
  6. * Author: Shane Chien <[email protected]>
  7. */
  8. #ifndef _MT_8192_AFE_COMMON_H_
  9. #define _MT_8192_AFE_COMMON_H_
  10. #include <linux/list.h>
  11. #include <linux/regmap.h>
  12. #include <sound/soc.h>
  13. #include "../common/mtk-base-afe.h"
  14. #include "mt8192-reg.h"
  15. enum {
  16. MT8192_MEMIF_DL1,
  17. MT8192_MEMIF_DL12,
  18. MT8192_MEMIF_DL2,
  19. MT8192_MEMIF_DL3,
  20. MT8192_MEMIF_DL4,
  21. MT8192_MEMIF_DL5,
  22. MT8192_MEMIF_DL6,
  23. MT8192_MEMIF_DL7,
  24. MT8192_MEMIF_DL8,
  25. MT8192_MEMIF_DL9,
  26. MT8192_MEMIF_DAI,
  27. MT8192_MEMIF_DAI2,
  28. MT8192_MEMIF_MOD_DAI,
  29. MT8192_MEMIF_VUL12,
  30. MT8192_MEMIF_VUL2,
  31. MT8192_MEMIF_VUL3,
  32. MT8192_MEMIF_VUL4,
  33. MT8192_MEMIF_VUL5,
  34. MT8192_MEMIF_VUL6,
  35. MT8192_MEMIF_AWB,
  36. MT8192_MEMIF_AWB2,
  37. MT8192_MEMIF_HDMI,
  38. MT8192_MEMIF_NUM,
  39. MT8192_DAI_ADDA = MT8192_MEMIF_NUM,
  40. MT8192_DAI_ADDA_CH34,
  41. MT8192_DAI_AP_DMIC,
  42. MT8192_DAI_AP_DMIC_CH34,
  43. MT8192_DAI_VOW,
  44. MT8192_DAI_CONNSYS_I2S,
  45. MT8192_DAI_I2S_0,
  46. MT8192_DAI_I2S_1,
  47. MT8192_DAI_I2S_2,
  48. MT8192_DAI_I2S_3,
  49. MT8192_DAI_I2S_5,
  50. MT8192_DAI_I2S_6,
  51. MT8192_DAI_I2S_7,
  52. MT8192_DAI_I2S_8,
  53. MT8192_DAI_I2S_9,
  54. MT8192_DAI_HW_GAIN_1,
  55. MT8192_DAI_HW_GAIN_2,
  56. MT8192_DAI_SRC_1,
  57. MT8192_DAI_SRC_2,
  58. MT8192_DAI_PCM_1,
  59. MT8192_DAI_PCM_2,
  60. MT8192_DAI_TDM,
  61. MT8192_DAI_NUM,
  62. };
  63. enum {
  64. MT8192_IRQ_0,
  65. MT8192_IRQ_1,
  66. MT8192_IRQ_2,
  67. MT8192_IRQ_3,
  68. MT8192_IRQ_4,
  69. MT8192_IRQ_5,
  70. MT8192_IRQ_6,
  71. MT8192_IRQ_7,
  72. MT8192_IRQ_8,
  73. MT8192_IRQ_9,
  74. MT8192_IRQ_10,
  75. MT8192_IRQ_11,
  76. MT8192_IRQ_12,
  77. MT8192_IRQ_13,
  78. MT8192_IRQ_14,
  79. MT8192_IRQ_15,
  80. MT8192_IRQ_16,
  81. MT8192_IRQ_17,
  82. MT8192_IRQ_18,
  83. MT8192_IRQ_19,
  84. MT8192_IRQ_20,
  85. MT8192_IRQ_21,
  86. MT8192_IRQ_22,
  87. MT8192_IRQ_23,
  88. MT8192_IRQ_24,
  89. MT8192_IRQ_25,
  90. MT8192_IRQ_26,
  91. MT8192_IRQ_31, /* used only for TDM */
  92. MT8192_IRQ_NUM,
  93. };
  94. enum {
  95. MTKAIF_PROTOCOL_1 = 0,
  96. MTKAIF_PROTOCOL_2,
  97. MTKAIF_PROTOCOL_2_CLK_P2,
  98. };
  99. enum {
  100. MTK_AFE_ADDA_DL_GAIN_MUTE = 0,
  101. MTK_AFE_ADDA_DL_GAIN_NORMAL = 0xf74f,
  102. /* SA suggest apply -0.3db to audio/speech path */
  103. };
  104. /* MCLK */
  105. enum {
  106. MT8192_I2S0_MCK = 0,
  107. MT8192_I2S1_MCK,
  108. MT8192_I2S2_MCK,
  109. MT8192_I2S3_MCK,
  110. MT8192_I2S4_MCK,
  111. MT8192_I2S4_BCK,
  112. MT8192_I2S5_MCK,
  113. MT8192_I2S6_MCK,
  114. MT8192_I2S7_MCK,
  115. MT8192_I2S8_MCK,
  116. MT8192_I2S9_MCK,
  117. MT8192_MCK_NUM,
  118. };
  119. struct clk;
  120. struct mt8192_afe_private {
  121. struct clk **clk;
  122. struct regmap *topckgen;
  123. struct regmap *apmixedsys;
  124. struct regmap *infracfg;
  125. int stf_positive_gain_db;
  126. int pm_runtime_bypass_reg_ctl;
  127. /* dai */
  128. bool dai_on[MT8192_DAI_NUM];
  129. void *dai_priv[MT8192_DAI_NUM];
  130. /* adda */
  131. int mtkaif_protocol;
  132. int mtkaif_chosen_phase[4];
  133. int mtkaif_phase_cycle[4];
  134. int mtkaif_calibration_num_phase;
  135. int mtkaif_dmic;
  136. int mtkaif_dmic_ch34;
  137. int mtkaif_adda6_only;
  138. /* mck */
  139. int mck_rate[MT8192_MCK_NUM];
  140. };
  141. int mt8192_dai_adda_register(struct mtk_base_afe *afe);
  142. int mt8192_dai_i2s_register(struct mtk_base_afe *afe);
  143. int mt8192_dai_hw_gain_register(struct mtk_base_afe *afe);
  144. int mt8192_dai_src_register(struct mtk_base_afe *afe);
  145. int mt8192_dai_pcm_register(struct mtk_base_afe *afe);
  146. int mt8192_dai_tdm_register(struct mtk_base_afe *afe);
  147. int mt8192_dai_i2s_set_share(struct mtk_base_afe *afe, const char *main_i2s_name,
  148. const char *secondary_i2s_name);
  149. unsigned int mt8192_general_rate_transform(struct device *dev,
  150. unsigned int rate);
  151. unsigned int mt8192_rate_transform(struct device *dev,
  152. unsigned int rate, int aud_blk);
  153. int mt8192_dai_set_priv(struct mtk_base_afe *afe, int id,
  154. int priv_size, const void *priv_data);
  155. #endif