mt8186-reg.h 104 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913
  1. /* SPDX-License-Identifier: GPL-2.0
  2. *
  3. * mt8186-reg.h -- Mediatek 8186 audio driver reg definition
  4. *
  5. * Copyright (c) 2022 MediaTek Inc.
  6. * Author: Jiaxin Yu <[email protected]>
  7. */
  8. #ifndef _MT8186_REG_H_
  9. #define _MT8186_REG_H_
  10. /* reg bit enum */
  11. enum {
  12. MT8186_MEMIF_PBUF_SIZE_32_BYTES,
  13. MT8186_MEMIF_PBUF_SIZE_64_BYTES,
  14. MT8186_MEMIF_PBUF_SIZE_128_BYTES,
  15. MT8186_MEMIF_PBUF_SIZE_256_BYTES,
  16. MT8186_MEMIF_PBUF_SIZE_NUM,
  17. };
  18. /*****************************************************************************
  19. * R E G I S T E R D E F I N I T I O N
  20. *****************************************************************************/
  21. /* AUDIO_TOP_CON0 */
  22. #define RESERVED_SFT 31
  23. #define RESERVED_MASK_SFT BIT(31)
  24. #define AHB_IDLE_EN_INT_SFT 30
  25. #define AHB_IDLE_EN_INT_MASK_SFT BIT(30)
  26. #define AHB_IDLE_EN_EXT_SFT 29
  27. #define AHB_IDLE_EN_EXT_MASK_SFT BIT(29)
  28. #define PDN_NLE_SFT 28
  29. #define PDN_NLE_MASK_SFT BIT(28)
  30. #define PDN_TML_SFT 27
  31. #define PDN_TML_MASK_SFT BIT(27)
  32. #define PDN_DAC_PREDIS_SFT 26
  33. #define PDN_DAC_PREDIS_MASK_SFT BIT(26)
  34. #define PDN_DAC_SFT 25
  35. #define PDN_DAC_MASK_SFT BIT(25)
  36. #define PDN_ADC_SFT 24
  37. #define PDN_ADC_MASK_SFT BIT(24)
  38. #define PDN_TDM_CK_SFT 20
  39. #define PDN_TDM_CK_MASK_SFT BIT(20)
  40. #define PDN_APLL_TUNER_SFT 19
  41. #define PDN_APLL_TUNER_MASK_SFT BIT(19)
  42. #define PDN_APLL2_TUNER_SFT 18
  43. #define PDN_APLL2_TUNER_MASK_SFT BIT(18)
  44. #define APB3_SEL_SFT 14
  45. #define APB3_SEL_MASK_SFT BIT(14)
  46. #define APB_R2T_SFT 13
  47. #define APB_R2T_MASK_SFT BIT(13)
  48. #define APB_W2T_SFT 12
  49. #define APB_W2T_MASK_SFT BIT(12)
  50. #define PDN_24M_SFT 9
  51. #define PDN_24M_MASK_SFT BIT(9)
  52. #define PDN_22M_SFT 8
  53. #define PDN_22M_MASK_SFT BIT(8)
  54. #define PDN_AFE_SFT 2
  55. #define PDN_AFE_MASK_SFT BIT(2)
  56. /* AUDIO_TOP_CON1 */
  57. #define PDN_3RD_DAC_HIRES_SFT 31
  58. #define PDN_3RD_DAC_HIRES_MASK_SFT BIT(31)
  59. #define PDN_3RD_DAC_TML_SFT 30
  60. #define PDN_3RD_DAC_TML_MASK_SFT BIT(30)
  61. #define PDN_3RD_DAC_PREDIS_SFT 29
  62. #define PDN_3RD_DAC_PREDIS_MASK_SFT BIT(29)
  63. #define PDN_3RD_DAC_SFT 28
  64. #define PDN_3RD_DAC_MASK_SFT BIT(28)
  65. #define I2S_SOFT_RST5_SFT 22
  66. #define I2S_SOFT_RST5_MASK_SFT BIT(22)
  67. #define PDN_ADDA6_ADC_HIRES_SFT 21
  68. #define PDN_ADDA6_ADC_HIRES_MASK_SFT BIT(21)
  69. #define PDN_ADDA6_ADC_SFT 20
  70. #define PDN_ADDA6_ADC_MASK_SFT BIT(20)
  71. #define PDN_ADC_HIRES_TML_SFT 17
  72. #define PDN_ADC_HIRES_TML_MASK_SFT BIT(17)
  73. #define PDN_ADC_HIRES_SFT 16
  74. #define PDN_ADC_HIRES_MASK_SFT BIT(16)
  75. #define PDN_DAC_HIRES_SFT 15
  76. #define PDN_DAC_HIRES_MASK_SFT BIT(15)
  77. #define PDN_GENERAL2_ASRC_SFT 14
  78. #define PDN_GENERAL2_ASRC_MASK_SFT BIT(14)
  79. #define PDN_GENERAL1_ASRC_SFT 13
  80. #define PDN_GENERAL1_ASRC_MASK_SFT BIT(13)
  81. #define PDN_CONNSYS_I2S_ASRC_SFT 12
  82. #define PDN_CONNSYS_I2S_ASRC_MASK_SFT BIT(12)
  83. #define I2S4_BCLK_SW_CG_SFT 7
  84. #define I2S4_BCLK_SW_CG_MASK_SFT BIT(7)
  85. #define I2S3_BCLK_SW_CG_SFT 6
  86. #define I2S3_BCLK_SW_CG_MASK_SFT BIT(6)
  87. #define I2S2_BCLK_SW_CG_SFT 5
  88. #define I2S2_BCLK_SW_CG_MASK_SFT BIT(5)
  89. #define I2S1_BCLK_SW_CG_SFT 4
  90. #define I2S1_BCLK_SW_CG_MASK_SFT BIT(4)
  91. #define I2S_SOFT_RST2_SFT 2
  92. #define I2S_SOFT_RST2_MASK_SFT BIT(2)
  93. #define I2S_SOFT_RST_SFT 1
  94. #define I2S_SOFT_RST_MASK_SFT BIT(1)
  95. /* AUDIO_TOP_CON3 */
  96. #define BUSY_SFT 31
  97. #define BUSY_MASK_SFT BIT(31)
  98. #define OS_DISABLE_SFT 30
  99. #define OS_DISABLE_MASK_SFT BIT(30)
  100. #define CG_DISABLE_SFT 29
  101. #define CG_DISABLE_MASK_SFT BIT(29)
  102. #define CLEAR_FLAG_SFT 0
  103. #define CLEAR_FLAG_MASK_SFT BIT(0)
  104. /* AFE_DAC_CON0 */
  105. #define VUL12_ON_SFT 31
  106. #define VUL12_ON_MASK_SFT BIT(31)
  107. #define MOD_DAI_ON_SFT 30
  108. #define MOD_DAI_ON_MASK_SFT BIT(30)
  109. #define DAI_ON_SFT 29
  110. #define DAI_ON_MASK_SFT BIT(29)
  111. #define DAI2_ON_SFT 28
  112. #define DAI2_ON_MASK_SFT BIT(28)
  113. #define VUL6_ON_SFT 23
  114. #define VUL6_ON_MASK_SFT BIT(23)
  115. #define VUL5_ON_SFT 22
  116. #define VUL5_ON_MASK_SFT BIT(22)
  117. #define VUL4_ON_SFT 21
  118. #define VUL4_ON_MASK_SFT BIT(21)
  119. #define VUL3_ON_SFT 20
  120. #define VUL3_ON_MASK_SFT BIT(20)
  121. #define VUL2_ON_SFT 19
  122. #define VUL2_ON_MASK_SFT BIT(19)
  123. #define VUL_ON_SFT 18
  124. #define VUL_ON_MASK_SFT BIT(18)
  125. #define AWB2_ON_SFT 17
  126. #define AWB2_ON_MASK_SFT BIT(17)
  127. #define AWB_ON_SFT 16
  128. #define AWB_ON_MASK_SFT BIT(16)
  129. #define DL12_ON_SFT 15
  130. #define DL12_ON_MASK_SFT BIT(15)
  131. #define DL8_ON_SFT 11
  132. #define DL8_ON_MASK_SFT BIT(11)
  133. #define DL7_ON_SFT 10
  134. #define DL7_ON_MASK_SFT BIT(10)
  135. #define DL6_ON_SFT 9
  136. #define DL6_ON_MASK_SFT BIT(9)
  137. #define DL5_ON_SFT 8
  138. #define DL5_ON_MASK_SFT BIT(8)
  139. #define DL4_ON_SFT 7
  140. #define DL4_ON_MASK_SFT BIT(7)
  141. #define DL3_ON_SFT 6
  142. #define DL3_ON_MASK_SFT BIT(6)
  143. #define DL2_ON_SFT 5
  144. #define DL2_ON_MASK_SFT BIT(5)
  145. #define DL1_ON_SFT 4
  146. #define DL1_ON_MASK_SFT BIT(4)
  147. #define AUDIO_AFE_ON_SFT 0
  148. #define AUDIO_AFE_ON_MASK_SFT BIT(0)
  149. /* AFE_DAC_MON */
  150. #define AFE_ON_RETM_SFT 0
  151. #define AFE_ON_RETM_MASK_SFT BIT(0)
  152. /* AFE_I2S_CON */
  153. #define BCK_NEG_EG_LATCH_SFT 30
  154. #define BCK_NEG_EG_LATCH_MASK_SFT BIT(30)
  155. #define BCK_INV_SFT 29
  156. #define BCK_INV_MASK_SFT BIT(29)
  157. #define I2SIN_PAD_SEL_SFT 28
  158. #define I2SIN_PAD_SEL_MASK_SFT BIT(28)
  159. #define I2S_LOOPBACK_SFT 20
  160. #define I2S_LOOPBACK_MASK_SFT BIT(20)
  161. #define I2S_ONOFF_NOT_RESET_CK_ENABLE_SFT 17
  162. #define I2S_ONOFF_NOT_RESET_CK_ENABLE_MASK_SFT BIT(17)
  163. #define I2S1_HD_EN_SFT 12
  164. #define I2S1_HD_EN_MASK_SFT BIT(12)
  165. #define I2S_OUT_MODE_SFT 8
  166. #define I2S_OUT_MODE_MASK_SFT GENMASK(11, 8)
  167. #define INV_PAD_CTRL_SFT 7
  168. #define INV_PAD_CTRL_MASK_SFT BIT(7)
  169. #define I2S_BYPSRC_SFT 6
  170. #define I2S_BYPSRC_MASK_SFT BIT(6)
  171. #define INV_LRCK_SFT 5
  172. #define INV_LRCK_MASK_SFT BIT(5)
  173. #define I2S_FMT_SFT 3
  174. #define I2S_FMT_MASK_SFT BIT(3)
  175. #define I2S_SRC_SFT 2
  176. #define I2S_SRC_MASK_SFT BIT(2)
  177. #define I2S_WLEN_SFT 1
  178. #define I2S_WLEN_MASK_SFT BIT(1)
  179. #define I2S_EN_SFT 0
  180. #define I2S_EN_MASK_SFT BIT(0)
  181. /* AFE_I2S_CON1 */
  182. #define I2S2_LR_SWAP_SFT 31
  183. #define I2S2_LR_SWAP_MASK_SFT BIT(31)
  184. #define I2S2_SEL_O19_O20_SFT 18
  185. #define I2S2_SEL_O19_O20_MASK_SFT BIT(18)
  186. #define I2S_ONOFF_NOT_RESET_CK_ENABLE_SFT 17
  187. #define I2S_ONOFF_NOT_RESET_CK_ENABLE_MASK_SFT BIT(17)
  188. #define I2S2_SEL_O03_O04_SFT 16
  189. #define I2S2_SEL_O03_O04_MASK_SFT BIT(16)
  190. #define I2S2_HD_EN_SFT 12
  191. #define I2S2_HD_EN_MASK_SFT BIT(12)
  192. #define I2S2_OUT_MODE_SFT 8
  193. #define I2S2_OUT_MODE_MASK_SFT GENMASK(11, 8)
  194. #define INV_LRCK_SFT 5
  195. #define INV_LRCK_MASK_SFT BIT(5)
  196. #define I2S2_FMT_SFT 3
  197. #define I2S2_FMT_MASK_SFT BIT(3)
  198. #define I2S2_WLEN_SFT 1
  199. #define I2S2_WLEN_MASK_SFT BIT(1)
  200. #define I2S2_EN_SFT 0
  201. #define I2S2_EN_MASK_SFT BIT(0)
  202. /* AFE_I2S_CON2 */
  203. #define I2S3_LR_SWAP_SFT 31
  204. #define I2S3_LR_SWAP_MASK_SFT BIT(31)
  205. #define I2S3_UPDATE_WORD_SFT 24
  206. #define I2S3_UPDATE_WORD_MASK_SFT GENMASK(28, 24)
  207. #define I2S3_BCK_INV_SFT 23
  208. #define I2S3_BCK_INV_MASK_SFT BIT(23)
  209. #define I2S3_FPGA_BIT_TEST_SFT 22
  210. #define I2S3_FPGA_BIT_TEST_MASK_SFT BIT(22)
  211. #define I2S3_FPGA_BIT_SFT 21
  212. #define I2S3_FPGA_BIT_MASK_SFT BIT(21)
  213. #define I2S3_LOOPBACK_SFT 20
  214. #define I2S3_LOOPBACK_MASK_SFT BIT(20)
  215. #define I2S_ONOFF_NOT_RESET_CK_ENABLE_SFT 17
  216. #define I2S_ONOFF_NOT_RESET_CK_ENABLE_MASK_SFT BIT(17)
  217. #define I2S3_HD_EN_SFT 12
  218. #define I2S3_HD_EN_MASK_SFT BIT(12)
  219. #define I2S3_OUT_MODE_SFT 8
  220. #define I2S3_OUT_MODE_MASK_SFT GENMASK(11, 8)
  221. #define I2S3_FMT_SFT 3
  222. #define I2S3_FMT_MASK_SFT BIT(3)
  223. #define I2S3_WLEN_SFT 1
  224. #define I2S3_WLEN_MASK_SFT BIT(1)
  225. #define I2S3_EN_SFT 0
  226. #define I2S3_EN_MASK_SFT BIT(0)
  227. /* AFE_I2S_CON3 */
  228. #define I2S4_LR_SWAP_SFT 31
  229. #define I2S4_LR_SWAP_MASK_SFT BIT(31)
  230. #define I2S_ONOFF_NOT_RESET_CK_ENABLE_SFT 17
  231. #define I2S_ONOFF_NOT_RESET_CK_ENABLE_MASK_SFT BIT(17)
  232. #define I2S4_HD_EN_SFT 12
  233. #define I2S4_HD_EN_MASK_SFT BIT(12)
  234. #define I2S4_OUT_MODE_SFT 8
  235. #define I2S4_OUT_MODE_MASK_SFT GENMASK(11, 8)
  236. #define INV_LRCK_SFT 5
  237. #define INV_LRCK_MASK_SFT BIT(5)
  238. #define I2S4_FMT_SFT 3
  239. #define I2S4_FMT_MASK_SFT BIT(3)
  240. #define I2S4_WLEN_SFT 1
  241. #define I2S4_WLEN_MASK_SFT BIT(1)
  242. #define I2S4_EN_SFT 0
  243. #define I2S4_EN_MASK_SFT BIT(0)
  244. /* AFE_I2S_CON4 */
  245. #define I2S_LOOPBACK_SFT 20
  246. #define I2S_LOOPBACK_MASK 0x1
  247. #define I2S_LOOPBACK_MASK_SFT BIT(20)
  248. #define I2S_ONOFF_NOT_RESET_CK_ENABLE_SFT 17
  249. #define I2S_ONOFF_NOT_RESET_CK_ENABLE_MASK 0x1
  250. #define I2S_ONOFF_NOT_RESET_CK_ENABLE_MASK_SFT BIT(17)
  251. #define INV_LRCK_SFT 5
  252. #define INV_LRCK_MASK 0x1
  253. #define INV_LRCK_MASK_SFT BIT(5)
  254. /* AFE_CONNSYS_I2S_CON */
  255. #define BCK_NEG_EG_LATCH_SFT 30
  256. #define BCK_NEG_EG_LATCH_MASK_SFT BIT(30)
  257. #define BCK_INV_SFT 29
  258. #define BCK_INV_MASK_SFT BIT(29)
  259. #define I2SIN_PAD_SEL_SFT 28
  260. #define I2SIN_PAD_SEL_MASK_SFT BIT(28)
  261. #define I2S_LOOPBACK_SFT 20
  262. #define I2S_LOOPBACK_MASK_SFT BIT(20)
  263. #define I2S_ONOFF_NOT_RESET_CK_ENABLE_SFT 17
  264. #define I2S_ONOFF_NOT_RESET_CK_ENABLE_MASK_SFT BIT(17)
  265. #define I2S_MODE_SFT 8
  266. #define I2S_MODE_MASK_SFT GENMASK(11, 8)
  267. #define INV_PAD_CTRL_SFT 7
  268. #define INV_PAD_CTRL_MASK_SFT BIT(7)
  269. #define I2S_BYPSRC_SFT 6
  270. #define I2S_BYPSRC_MASK_SFT BIT(6)
  271. #define INV_LRCK_SFT 5
  272. #define INV_LRCK_MASK_SFT BIT(5)
  273. #define I2S_FMT_SFT 3
  274. #define I2S_FMT_MASK_SFT BIT(3)
  275. #define I2S_SRC_SFT 2
  276. #define I2S_SRC_MASK_SFT BIT(2)
  277. #define I2S_WLEN_SFT 1
  278. #define I2S_WLEN_MASK_SFT BIT(1)
  279. #define I2S_EN_SFT 0
  280. #define I2S_EN_MASK_SFT BIT(0)
  281. /* AFE_ASRC_2CH_CON2 */
  282. #define CHSET_O16BIT_SFT 19
  283. #define CHSET_O16BIT_MASK_SFT BIT(19)
  284. #define CHSET_CLR_IIR_HISTORY_SFT 17
  285. #define CHSET_CLR_IIR_HISTORY_MASK_SFT BIT(17)
  286. #define CHSET_IS_MONO_SFT 16
  287. #define CHSET_IS_MONO_MASK_SFT BIT(16)
  288. #define CHSET_IIR_EN_SFT 11
  289. #define CHSET_IIR_EN_MASK_SFT BIT(11)
  290. #define CHSET_IIR_STAGE_SFT 8
  291. #define CHSET_IIR_STAGE_MASK_SFT GENMASK(10, 8)
  292. #define CHSET_STR_CLR_SFT 5
  293. #define CHSET_STR_CLR_MASK_SFT BIT(5)
  294. #define CHSET_ON_SFT 2
  295. #define CHSET_ON_MASK_SFT BIT(2)
  296. #define COEFF_SRAM_CTRL_SFT 1
  297. #define COEFF_SRAM_CTRL_MASK_SFT BIT(1)
  298. #define ASM_ON_SFT 0
  299. #define ASM_ON_MASK_SFT BIT(0)
  300. /* AFE_GAIN1_CON0 */
  301. #define GAIN1_SAMPLE_PER_STEP_SFT 8
  302. #define GAIN1_SAMPLE_PER_STEP_MASK_SFT GENMASK(15, 8)
  303. #define GAIN1_MODE_SFT 4
  304. #define GAIN1_MODE_MASK_SFT GENMASK(7, 4)
  305. #define GAIN1_ON_SFT 0
  306. #define GAIN1_ON_MASK_SFT BIT(0)
  307. /* AFE_GAIN1_CON1 */
  308. #define GAIN1_TARGET_SFT 0
  309. #define GAIN1_TARGET_MASK 0xfffffff
  310. #define GAIN1_TARGET_MASK_SFT GENMASK(27, 0)
  311. /* AFE_GAIN2_CON0 */
  312. #define GAIN2_SAMPLE_PER_STEP_SFT 8
  313. #define GAIN2_SAMPLE_PER_STEP_MASK_SFT GENMASK(15, 8)
  314. #define GAIN2_MODE_SFT 4
  315. #define GAIN2_MODE_MASK_SFT GENMASK(7, 4)
  316. #define GAIN2_ON_SFT 0
  317. #define GAIN2_ON_MASK_SFT BIT(0)
  318. /* AFE_GAIN2_CON1 */
  319. #define GAIN2_TARGET_SFT 0
  320. #define GAIN2_TARGET_MASK 0xfffffff
  321. #define GAIN2_TARGET_MASK_SFT GENMASK(27, 0)
  322. /* AFE_GAIN1_CUR */
  323. #define AFE_GAIN1_CUR_SFT 0
  324. #define AFE_GAIN1_CUR_MASK_SFT GENMASK(27, 0)
  325. /* AFE_GAIN2_CUR */
  326. #define AFE_GAIN2_CUR_SFT 0
  327. #define AFE_GAIN2_CUR_MASK_SFT GENMASK(27, 0)
  328. /* PCM_INTF_CON1 */
  329. #define PCM_FIX_VALUE_SEL_SFT 31
  330. #define PCM_FIX_VALUE_SEL_MASK_SFT BIT(31)
  331. #define PCM_BUFFER_LOOPBACK_SFT 30
  332. #define PCM_BUFFER_LOOPBACK_MASK_SFT BIT(30)
  333. #define PCM_PARALLEL_LOOPBACK_SFT 29
  334. #define PCM_PARALLEL_LOOPBACK_MASK_SFT BIT(29)
  335. #define PCM_SERIAL_LOOPBACK_SFT 28
  336. #define PCM_SERIAL_LOOPBACK_MASK_SFT BIT(28)
  337. #define PCM_DAI_PCM_LOOPBACK_SFT 27
  338. #define PCM_DAI_PCM_LOOPBACK_MASK_SFT BIT(27)
  339. #define PCM_I2S_PCM_LOOPBACK_SFT 26
  340. #define PCM_I2S_PCM_LOOPBACK_MASK_SFT BIT(26)
  341. #define PCM_SYNC_DELSEL_SFT 25
  342. #define PCM_SYNC_DELSEL_MASK_SFT BIT(25)
  343. #define PCM_TX_LR_SWAP_SFT 24
  344. #define PCM_TX_LR_SWAP_MASK_SFT BIT(24)
  345. #define PCM_SYNC_OUT_INV_SFT 23
  346. #define PCM_SYNC_OUT_INV_MASK_SFT BIT(23)
  347. #define PCM_BCLK_OUT_INV_SFT 22
  348. #define PCM_BCLK_OUT_INV_MASK_SFT BIT(22)
  349. #define PCM_SYNC_IN_INV_SFT 21
  350. #define PCM_SYNC_IN_INV_MASK_SFT BIT(21)
  351. #define PCM_BCLK_IN_INV_SFT 20
  352. #define PCM_BCLK_IN_INV_MASK_SFT BIT(20)
  353. #define PCM_TX_LCH_RPT_SFT 19
  354. #define PCM_TX_LCH_RPT_MASK_SFT BIT(19)
  355. #define PCM_VBT_16K_MODE_SFT 18
  356. #define PCM_VBT_16K_MODE_MASK_SFT BIT(18)
  357. #define PCM_EXT_MODEM_SFT 17
  358. #define PCM_EXT_MODEM_MASK_SFT BIT(17)
  359. #define PCM_24BIT_SFT 16
  360. #define PCM_24BIT_MASK_SFT BIT(16)
  361. #define PCM_WLEN_SFT 14
  362. #define PCM_WLEN_MASK_SFT GENMASK(15, 14)
  363. #define PCM_SYNC_LENGTH_SFT 9
  364. #define PCM_SYNC_LENGTH_MASK_SFT GENMASK(13, 9)
  365. #define PCM_SYNC_TYPE_SFT 8
  366. #define PCM_SYNC_TYPE_MASK_SFT BIT(8)
  367. #define PCM_BT_MODE_SFT 7
  368. #define PCM_BT_MODE_MASK_SFT BIT(7)
  369. #define PCM_BYP_ASRC_SFT 6
  370. #define PCM_BYP_ASRC_MASK_SFT BIT(6)
  371. #define PCM_SLAVE_SFT 5
  372. #define PCM_SLAVE_MASK_SFT BIT(5)
  373. #define PCM_MODE_SFT 3
  374. #define PCM_MODE_MASK_SFT GENMASK(4, 3)
  375. #define PCM_FMT_SFT 1
  376. #define PCM_FMT_MASK_SFT GENMASK(2, 1)
  377. #define PCM_EN_SFT 0
  378. #define PCM_EN_MASK_SFT BIT(0)
  379. /* PCM_INTF_CON2 */
  380. #define PCM1_TX_FIFO_OV_SFT 31
  381. #define PCM1_TX_FIFO_OV_MASK_SFT BIT(31)
  382. #define PCM1_RX_FIFO_OV_SFT 30
  383. #define PCM1_RX_FIFO_OV_MASK_SFT BIT(30)
  384. #define PCM2_TX_FIFO_OV_SFT 29
  385. #define PCM2_TX_FIFO_OV_MASK_SFT BIT(29)
  386. #define PCM2_RX_FIFO_OV_SFT 28
  387. #define PCM2_RX_FIFO_OV_MASK_SFT BIT(28)
  388. #define PCM1_SYNC_GLITCH_SFT 27
  389. #define PCM1_SYNC_GLITCH_MASK_SFT BIT(27)
  390. #define PCM2_SYNC_GLITCH_SFT 26
  391. #define PCM2_SYNC_GLITCH_MASK_SFT BIT(26)
  392. #define TX3_RCH_DBG_MODE_SFT 17
  393. #define TX3_RCH_DBG_MODE_MASK_SFT BIT(17)
  394. #define PCM1_PCM2_LOOPBACK_SFT 16
  395. #define PCM1_PCM2_LOOPBACK_MASK_SFT BIT(16)
  396. #define DAI_PCM_LOOPBACK_CH_SFT 14
  397. #define DAI_PCM_LOOPBACK_CH_MASK_SFT GENMASK(15, 14)
  398. #define I2S_PCM_LOOPBACK_CH_SFT 12
  399. #define I2S_PCM_LOOPBACK_CH_MASK_SFT GENMASK(13, 12)
  400. #define TX_FIX_VALUE_SFT 0
  401. #define TX_FIX_VALUE_MASK_SFT GENMASK(7, 0)
  402. /* PCM2_INTF_CON */
  403. #define PCM2_TX_FIX_VALUE_SFT 24
  404. #define PCM2_TX_FIX_VALUE_MASK_SFT GENMASK(31, 24)
  405. #define PCM2_FIX_VALUE_SEL_SFT 23
  406. #define PCM2_FIX_VALUE_SEL_MASK_SFT BIT(23)
  407. #define PCM2_BUFFER_LOOPBACK_SFT 22
  408. #define PCM2_BUFFER_LOOPBACK_MASK_SFT BIT(22)
  409. #define PCM2_PARALLEL_LOOPBACK_SFT 21
  410. #define PCM2_PARALLEL_LOOPBACK_MASK_SFT BIT(21)
  411. #define PCM2_SERIAL_LOOPBACK_SFT 20
  412. #define PCM2_SERIAL_LOOPBACK_MASK_SFT BIT(20)
  413. #define PCM2_DAI_PCM_LOOPBACK_SFT 19
  414. #define PCM2_DAI_PCM_LOOPBACK_MASK_SFT BIT(19)
  415. #define PCM2_I2S_PCM_LOOPBACK_SFT 18
  416. #define PCM2_I2S_PCM_LOOPBACK_MASK_SFT BIT(18)
  417. #define PCM2_SYNC_DELSEL_SFT 17
  418. #define PCM2_SYNC_DELSEL_MASK_SFT BIT(17)
  419. #define PCM2_TX_LR_SWAP_SFT 16
  420. #define PCM2_TX_LR_SWAP_MASK_SFT BIT(16)
  421. #define PCM2_SYNC_IN_INV_SFT 15
  422. #define PCM2_SYNC_IN_INV_MASK_SFT BIT(15)
  423. #define PCM2_BCLK_IN_INV_SFT 14
  424. #define PCM2_BCLK_IN_INV_MASK_SFT BIT(14)
  425. #define PCM2_TX_LCH_RPT_SFT 13
  426. #define PCM2_TX_LCH_RPT_MASK_SFT BIT(13)
  427. #define PCM2_VBT_16K_MODE_SFT 12
  428. #define PCM2_VBT_16K_MODE_MASK_SFT BIT(12)
  429. #define PCM2_LOOPBACK_CH_SEL_SFT 10
  430. #define PCM2_LOOPBACK_CH_SEL_MASK_SFT GENMASK(11, 10)
  431. #define PCM2_TX2_BT_MODE_SFT 8
  432. #define PCM2_TX2_BT_MODE_MASK_SFT BIT(8)
  433. #define PCM2_BT_MODE_SFT 7
  434. #define PCM2_BT_MODE_MASK_SFT BIT(7)
  435. #define PCM2_AFIFO_SFT 6
  436. #define PCM2_AFIFO_MASK_SFT BIT(6)
  437. #define PCM2_WLEN_SFT 5
  438. #define PCM2_WLEN_MASK_SFT BIT(5)
  439. #define PCM2_MODE_SFT 3
  440. #define PCM2_MODE_MASK_SFT GENMASK(4, 3)
  441. #define PCM2_FMT_SFT 1
  442. #define PCM2_FMT_MASK_SFT GENMASK(2, 1)
  443. #define PCM2_EN_SFT 0
  444. #define PCM2_EN_MASK_SFT BIT(0)
  445. // AFE_CM1_CON
  446. #define CHANNEL_MERGE0_DEBUG_MODE_SFT (31)
  447. #define CHANNEL_MERGE0_DEBUG_MODE_MASK_SFT BIT(31)
  448. #define VUL3_BYPASS_CM_SFT (30)
  449. #define VUL3_BYPASS_CM_MASK (0x1)
  450. #define VUL3_BYPASS_CM_MASK_SFT BIT(30)
  451. #define CM1_DEBUG_MODE_SEL_SFT (29)
  452. #define CM1_DEBUG_MODE_SEL_MASK_SFT BIT(29)
  453. #define CHANNEL_MERGE0_UPDATE_CNT_SFT (16)
  454. #define CHANNEL_MERGE0_UPDATE_CNT_MASK_SFT GENMASK(28, 16)
  455. #define CM1_FS_SELECT_SFT (8)
  456. #define CM1_FS_SELECT_MASK_SFT GENMASK(12, 8)
  457. #define CHANNEL_MERGE0_CHNUM_SFT (3)
  458. #define CHANNEL_MERGE0_CHNUM_MASK_SFT GENMASK(7, 3)
  459. #define CHANNEL_MERGE0_BYTE_SWAP_SFT (1)
  460. #define CHANNEL_MERGE0_BYTE_SWAP_MASK_SFT BIT(1)
  461. #define CHANNEL_MERGE0_EN_SFT (0)
  462. #define CHANNEL_MERGE0_EN_MASK_SFT BIT(0)
  463. /* AFE_ADDA_MTKAIF_CFG0 */
  464. #define MTKAIF_RXIF_CLKINV_ADC_SFT 31
  465. #define MTKAIF_RXIF_CLKINV_ADC_MASK_SFT BIT(31)
  466. #define MTKAIF_RXIF_BYPASS_SRC_SFT 17
  467. #define MTKAIF_RXIF_BYPASS_SRC_MASK_SFT BIT(17)
  468. #define MTKAIF_RXIF_PROTOCOL2_SFT 16
  469. #define MTKAIF_RXIF_PROTOCOL2_MASK_SFT BIT(16)
  470. #define MTKAIF_TXIF_BYPASS_SRC_SFT 5
  471. #define MTKAIF_TXIF_BYPASS_SRC_MASK_SFT BIT(5)
  472. #define MTKAIF_TXIF_PROTOCOL2_SFT 4
  473. #define MTKAIF_TXIF_PROTOCOL2_MASK_SFT BIT(4)
  474. #define MTKAIF_TXIF_8TO5_SFT 2
  475. #define MTKAIF_TXIF_8TO5_MASK_SFT BIT(2)
  476. #define MTKAIF_RXIF_8TO5_SFT 1
  477. #define MTKAIF_RXIF_8TO5_MASK_SFT BIT(1)
  478. #define MTKAIF_IF_LOOPBACK1_SFT 0
  479. #define MTKAIF_IF_LOOPBACK1_MASK_SFT BIT(0)
  480. /* AFE_ADDA_MTKAIF_RX_CFG2 */
  481. #define MTKAIF_RXIF_DETECT_ON_PROTOCOL2_SFT 16
  482. #define MTKAIF_RXIF_DETECT_ON_PROTOCOL2_MASK_SFT BIT(16)
  483. #define MTKAIF_RXIF_DELAY_CYCLE_SFT 12
  484. #define MTKAIF_RXIF_DELAY_CYCLE_MASK_SFT GENMASK(15, 12)
  485. #define MTKAIF_RXIF_DELAY_DATA_SFT 8
  486. #define MTKAIF_RXIF_DELAY_DATA_MASK 0x1
  487. #define MTKAIF_RXIF_DELAY_DATA_MASK_SFT BIT(8)
  488. #define MTKAIF_RXIF_FIFO_RSP_PROTOCOL2_SFT 4
  489. #define MTKAIF_RXIF_FIFO_RSP_PROTOCOL2_MASK_SFT GENMASK(6, 4)
  490. /* AFE_ADDA_DL_SRC2_CON0 */
  491. #define DL_2_INPUT_MODE_CTL_SFT 28
  492. #define DL_2_INPUT_MODE_CTL_MASK_SFT GENMASK(31, 28)
  493. #define DL_2_CH1_SATURATION_EN_CTL_SFT 27
  494. #define DL_2_CH1_SATURATION_EN_CTL_MASK_SFT BIT(27)
  495. #define DL_2_CH2_SATURATION_EN_CTL_SFT 26
  496. #define DL_2_CH2_SATURATION_EN_CTL_MASK_SFT BIT(26)
  497. #define DL_2_OUTPUT_SEL_CTL_SFT 24
  498. #define DL_2_OUTPUT_SEL_CTL_MASK_SFT GENMASK(25, 24)
  499. #define DL_2_FADEIN_0START_EN_SFT 16
  500. #define DL_2_FADEIN_0START_EN_MASK_SFT GENMASK(17, 16)
  501. #define DL_DISABLE_HW_CG_CTL_SFT 15
  502. #define DL_DISABLE_HW_CG_CTL_MASK_SFT BIT(15)
  503. #define C_DATA_EN_SEL_CTL_PRE_SFT 14
  504. #define C_DATA_EN_SEL_CTL_PRE_MASK_SFT BIT(14)
  505. #define DL_2_SIDE_TONE_ON_CTL_PRE_SFT 13
  506. #define DL_2_SIDE_TONE_ON_CTL_PRE_MASK_SFT BIT(13)
  507. #define DL_2_MUTE_CH1_OFF_CTL_PRE_SFT 12
  508. #define DL_2_MUTE_CH1_OFF_CTL_PRE_MASK_SFT BIT(12)
  509. #define DL_2_MUTE_CH2_OFF_CTL_PRE_SFT 11
  510. #define DL_2_MUTE_CH2_OFF_CTL_PRE_MASK_SFT BIT(11)
  511. #define DL2_ARAMPSP_CTL_PRE_SFT 9
  512. #define DL2_ARAMPSP_CTL_PRE_MASK_SFT GENMASK(10, 9)
  513. #define DL_2_IIRMODE_CTL_PRE_SFT 6
  514. #define DL_2_IIRMODE_CTL_PRE_MASK_SFT GENMASK(8, 6)
  515. #define DL_2_VOICE_MODE_CTL_PRE_SFT 5
  516. #define DL_2_VOICE_MODE_CTL_PRE_MASK_SFT BIT(5)
  517. #define D2_2_MUTE_CH1_ON_CTL_PRE_SFT 4
  518. #define D2_2_MUTE_CH1_ON_CTL_PRE_MASK_SFT BIT(4)
  519. #define D2_2_MUTE_CH2_ON_CTL_PRE_SFT 3
  520. #define D2_2_MUTE_CH2_ON_CTL_PRE_MASK_SFT BIT(3)
  521. #define DL_2_IIR_ON_CTL_PRE_SFT 2
  522. #define DL_2_IIR_ON_CTL_PRE_MASK_SFT BIT(2)
  523. #define DL_2_GAIN_ON_CTL_PRE_SFT 1
  524. #define DL_2_GAIN_ON_CTL_PRE_MASK_SFT BIT(1)
  525. #define DL_2_SRC_ON_CTL_PRE_SFT 0
  526. #define DL_2_SRC_ON_CTL_PRE_MASK_SFT BIT(0)
  527. /* AFE_ADDA_DL_SRC2_CON1 */
  528. #define DL_2_GAIN_CTL_PRE_SFT 16
  529. #define DL_2_GAIN_CTL_PRE_MASK 0xffff
  530. #define DL_2_GAIN_CTL_PRE_MASK_SFT GENMASK(31, 16)
  531. #define DL_2_GAIN_MODE_CTL_SFT 0
  532. #define DL_2_GAIN_MODE_CTL_MASK_SFT BIT(0)
  533. /* AFE_ADDA_UL_SRC_CON0 */
  534. #define ULCF_CFG_EN_CTL_SFT 31
  535. #define ULCF_CFG_EN_CTL_MASK_SFT BIT(31)
  536. #define UL_DMIC_PHASE_SEL_CH1_SFT 27
  537. #define UL_DMIC_PHASE_SEL_CH1_MASK_SFT GENMASK(29, 27)
  538. #define UL_DMIC_PHASE_SEL_CH2_SFT 24
  539. #define UL_DMIC_PHASE_SEL_CH2_MASK_SFT GENMASK(26, 24)
  540. #define UL_MODE_3P25M_CH2_CTL_SFT 22
  541. #define UL_MODE_3P25M_CH2_CTL_MASK_SFT BIT(22)
  542. #define UL_MODE_3P25M_CH1_CTL_SFT 21
  543. #define UL_MODE_3P25M_CH1_CTL_MASK_SFT BIT(21)
  544. #define UL_VOICE_MODE_CH1_CH2_CTL_SFT 17
  545. #define UL_VOICE_MODE_CH1_CH2_CTL_MASK_SFT GENMASK(19, 17)
  546. #define UL_AP_DMIC_ON_SFT 16
  547. #define UL_AP_DMIC_ON_MASK_SFT BIT(16)
  548. #define DMIC_LOW_POWER_CTL_SFT 14
  549. #define DMIC_LOW_POWER_CTL_MASK_SFT GENMASK(15, 14)
  550. #define UL_DISABLE_HW_CG_CTL_SFT 12
  551. #define UL_DISABLE_HW_CG_CTL_MASK_SFT BIT(12)
  552. #define UL_IIR_ON_TMP_CTL_SFT 10
  553. #define UL_IIR_ON_TMP_CTL_MASK_SFT BIT(10)
  554. #define UL_IIRMODE_CTL_SFT 7
  555. #define UL_IIRMODE_CTL_MASK_SFT GENMASK(9, 7)
  556. #define DIGMIC_4P33M_SEL_SFT 6
  557. #define DIGMIC_4P33M_SEL_MASK_SFT BIT(6)
  558. #define DIGMIC_3P25M_1P625M_SEL_SFT 5
  559. #define DIGMIC_3P25M_1P625M_SEL_MASK_SFT BIT(5)
  560. #define UL_LOOP_BACK_MODE_SFT 2
  561. #define UL_LOOP_BACK_MODE_MASK_SFT BIT(2)
  562. #define UL_SDM_3_LEVEL_SFT 1
  563. #define UL_SDM_3_LEVEL_MASK_SFT BIT(1)
  564. #define UL_SRC_ON_CTL_SFT 0
  565. #define UL_SRC_ON_CTL_MASK_SFT BIT(0)
  566. /* AFE_ADDA_UL_SRC_CON1 */
  567. #define C_DAC_EN_CTL_SFT 27
  568. #define C_DAC_EN_CTL_MASK_SFT BIT(27)
  569. #define C_MUTE_SW_CTL_SFT 26
  570. #define C_MUTE_SW_CTL_MASK_SFT BIT(26)
  571. #define ASDM_SRC_SEL_CTL_SFT 25
  572. #define ASDM_SRC_SEL_CTL_MASK_SFT BIT(25)
  573. #define C_AMP_DIV_CH2_CTL_SFT 21
  574. #define C_AMP_DIV_CH2_CTL_MASK_SFT GENMASK(23, 21)
  575. #define C_FREQ_DIV_CH2_CTL_SFT 16
  576. #define C_FREQ_DIV_CH2_CTL_MASK_SFT GENMASK(20, 16)
  577. #define C_SINE_MODE_CH2_CTL_SFT 12
  578. #define C_SINE_MODE_CH2_CTL_MASK_SFT GENMASK(15, 12)
  579. #define C_AMP_DIV_CH1_CTL_SFT 9
  580. #define C_AMP_DIV_CH1_CTL_MASK_SFT GENMASK(11, 9)
  581. #define C_FREQ_DIV_CH1_CTL_SFT 4
  582. #define C_FREQ_DIV_CH1_CTL_MASK_SFT GENMASK(8, 4)
  583. #define C_SINE_MODE_CH1_CTL_SFT 0
  584. #define C_SINE_MODE_CH1_CTL_MASK_SFT GENMASK(3, 0)
  585. /* AFE_ADDA_TOP_CON0 */
  586. #define C_LOOP_BACK_MODE_CTL_SFT 12
  587. #define C_LOOP_BACK_MODE_CTL_MASK_SFT GENMASK(15, 12)
  588. #define ADDA_UL_GAIN_MODE_SFT 8
  589. #define ADDA_UL_GAIN_MODE_MASK_SFT GENMASK(9, 8)
  590. #define C_EXT_ADC_CTL_SFT 0
  591. #define C_EXT_ADC_CTL_MASK_SFT BIT(0)
  592. /* AFE_ADDA_UL_DL_CON0 */
  593. #define AFE_ADDA_UL_LR_SWAP_SFT 31
  594. #define AFE_ADDA_UL_LR_SWAP_MASK_SFT BIT(31)
  595. #define AFE_ADDA_CKDIV_RST_SFT 30
  596. #define AFE_ADDA_CKDIV_RST_MASK_SFT BIT(30)
  597. #define AFE_ADDA_FIFO_AUTO_RST_SFT 29
  598. #define AFE_ADDA_FIFO_AUTO_RST_MASK_SFT BIT(29)
  599. #define AFE_ADDA_UL_FIFO_DIGMIC_TESTIN_SFT 21
  600. #define AFE_ADDA_UL_FIFO_DIGMIC_TESTIN_MASK_SFT GENMASK(22, 21)
  601. #define AFE_ADDA_UL_FIFO_DIGMIC_WDATA_TESTEN_SFT 20
  602. #define AFE_ADDA_UL_FIFO_DIGMIC_WDATA_TESTEN_MASK_SFT BIT(20)
  603. #define AFE_ADDA6_UL_LR_SWAP_SFT 15
  604. #define AFE_ADDA6_UL_LR_SWAP_MASK_SFT BIT(15)
  605. #define AFE_ADDA6_CKDIV_RST_SFT 14
  606. #define AFE_ADDA6_CKDIV_RST_MASK_SFT BIT(14)
  607. #define AFE_ADDA6_FIFO_AUTO_RST_SFT 13
  608. #define AFE_ADDA6_FIFO_AUTO_RST_MASK_SFT BIT(13)
  609. #define AFE_ADDA6_UL_FIFO_DIGMIC_TESTIN_SFT 5
  610. #define AFE_ADDA6_UL_FIFO_DIGMIC_TESTIN_MASK_SFT GENMASK(6, 5)
  611. #define AFE_ADDA6_UL_FIFO_DIGMIC_WDATA_TESTEN_SFT 4
  612. #define AFE_ADDA6_UL_FIFO_DIGMIC_WDATA_TESTEN_MASK_SFT BIT(4)
  613. #define ADDA_AFE_ON_SFT 0
  614. #define ADDA_AFE_ON_MASK_SFT BIT(0)
  615. /* AFE_SIDETONE_CON0 */
  616. #define R_RDY_SFT 30
  617. #define R_RDY_MASK_SFT BIT(30)
  618. #define W_RDY_SFT 29
  619. #define W_RDY_MASK_SFT BIT(29)
  620. #define R_W_EN_SFT 25
  621. #define R_W_EN_MASK_SFT BIT(25)
  622. #define R_W_SEL_SFT 24
  623. #define R_W_SEL_MASK_SFT BIT(24)
  624. #define SEL_CH2_SFT 23
  625. #define SEL_CH2_MASK_SFT BIT(23)
  626. #define SIDE_TONE_COEFFICIENT_ADDR_SFT 16
  627. #define SIDE_TONE_COEFFICIENT_ADDR_MASK_SFT GENMASK(20, 16)
  628. #define SIDE_TONE_COEFFICIENT_SFT 0
  629. #define SIDE_TONE_COEFFICIENT_MASK_SFT GENMASK(15, 0)
  630. /* AFE_SIDETONE_COEFF */
  631. #define SIDE_TONE_COEFF_SFT 0
  632. #define SIDE_TONE_COEFF_MASK_SFT GENMASK(15, 0)
  633. /* AFE_SIDETONE_CON1 */
  634. #define STF_BYPASS_MODE_SFT 31
  635. #define STF_BYPASS_MODE_MASK_SFT BIT(31)
  636. #define STF_BYPASS_MODE_O28_O29_SFT 30
  637. #define STF_BYPASS_MODE_O28_O29_MASK_SFT BIT(30)
  638. #define STF_BYPASS_MODE_I2S4_SFT 29
  639. #define STF_BYPASS_MODE_I2S4_MASK_SFT BIT(29)
  640. #define STF_BYPASS_MODE_DL3_SFT 27
  641. #define STF_BYPASS_MODE_DL3_MASK_SFT BIT(27)
  642. #define STF_BYPASS_MODE_I2S7_SFT 26
  643. #define STF_BYPASS_MODE_I2S7_MASK_SFT BIT(26)
  644. #define STF_BYPASS_MODE_I2S9_SFT 25
  645. #define STF_BYPASS_MODE_I2S9_MASK_SFT BIT(25)
  646. #define STF_O19O20_OUT_EN_SEL_SFT 13
  647. #define STF_O19O20_OUT_EN_SEL_MASK_SFT BIT(13)
  648. #define STF_SOURCE_FROM_O19O20_SFT 12
  649. #define STF_SOURCE_FROM_O19O20_MASK_SFT BIT(12)
  650. #define SIDE_TONE_ON_SFT 8
  651. #define SIDE_TONE_ON_MASK_SFT BIT(8)
  652. #define SIDE_TONE_HALF_TAP_NUM_SFT 0
  653. #define SIDE_TONE_HALF_TAP_NUM_MASK_SFT GENMASK(5, 0)
  654. /* AFE_SIDETONE_GAIN */
  655. #define POSITIVE_GAIN_SFT 16
  656. #define POSITIVE_GAIN_MASK_SFT GENMASK(18, 16)
  657. #define SIDE_TONE_GAIN_SFT 0
  658. #define SIDE_TONE_GAIN_MASK_SFT GENMASK(15, 0)
  659. /* AFE_ADDA_DL_SDM_DCCOMP_CON */
  660. #define USE_3RD_SDM_SFT 28
  661. #define USE_3RD_SDM_MASK_SFT BIT(28)
  662. #define DL_FIFO_START_POINT_SFT 24
  663. #define DL_FIFO_START_POINT_MASK_SFT GENMASK(26, 24)
  664. #define DL_FIFO_SWAP_SFT 20
  665. #define DL_FIFO_SWAP_MASK_SFT BIT(20)
  666. #define C_AUDSDM1ORDSELECT_CTL_SFT 19
  667. #define C_AUDSDM1ORDSELECT_CTL_MASK_SFT BIT(19)
  668. #define C_SDM7BITSEL_CTL_SFT 18
  669. #define C_SDM7BITSEL_CTL_MASK_SFT BIT(18)
  670. #define GAIN_AT_SDM_RST_PRE_CTL_SFT 15
  671. #define GAIN_AT_SDM_RST_PRE_CTL_MASK_SFT BIT(15)
  672. #define DL_DCM_AUTO_IDLE_EN_SFT 14
  673. #define DL_DCM_AUTO_IDLE_EN_MASK_SFT BIT(14)
  674. #define AFE_DL_SRC_DCM_EN_SFT 13
  675. #define AFE_DL_SRC_DCM_EN_MASK_SFT BIT(13)
  676. #define AFE_DL_POST_SRC_DCM_EN_SFT 12
  677. #define AFE_DL_POST_SRC_DCM_EN_MASK_SFT BIT(12)
  678. #define AUD_SDM_MONO_SFT 9
  679. #define AUD_SDM_MONO_MASK_SFT BIT(9)
  680. #define AUD_DC_COMP_EN_SFT 8
  681. #define AUD_DC_COMP_EN_MASK_SFT BIT(8)
  682. #define ATTGAIN_CTL_SFT 0
  683. #define ATTGAIN_CTL_MASK_SFT GENMASK(5, 0)
  684. /* AFE_SINEGEN_CON0 */
  685. #define DAC_EN_SFT 26
  686. #define DAC_EN_MASK 0x1
  687. #define DAC_EN_MASK_SFT BIT(26)
  688. #define MUTE_SW_CH2_SFT 25
  689. #define MUTE_SW_CH2_MASK 0x1
  690. #define MUTE_SW_CH2_MASK_SFT BIT(25)
  691. #define MUTE_SW_CH1_SFT 24
  692. #define MUTE_SW_CH1_MASK 0x1
  693. #define MUTE_SW_CH1_MASK_SFT BIT(24)
  694. #define SINE_MODE_CH2_SFT 20
  695. #define SINE_MODE_CH2_MASK 0xf
  696. #define SINE_MODE_CH2_MASK_SFT GENMASK(23, 20)
  697. #define AMP_DIV_CH2_SFT 17
  698. #define AMP_DIV_CH2_MASK 0x7
  699. #define AMP_DIV_CH2_MASK_SFT GENMASK(19, 17)
  700. #define FREQ_DIV_CH2_SFT 12
  701. #define FREQ_DIV_CH2_MASK 0x1f
  702. #define FREQ_DIV_CH2_MASK_SFT GENMASK(16, 12)
  703. #define SINE_MODE_CH1_SFT 8
  704. #define SINE_MODE_CH1_MASK 0xf
  705. #define SINE_MODE_CH1_MASK_SFT GENMASK(11, 8)
  706. #define AMP_DIV_CH1_SFT 5
  707. #define AMP_DIV_CH1_MASK 0x7
  708. #define AMP_DIV_CH1_MASK_SFT GENMASK(7, 5)
  709. #define FREQ_DIV_CH1_SFT 0
  710. #define FREQ_DIV_CH1_MASK 0x1f
  711. #define FREQ_DIV_CH1_MASK_SFT GENMASK(4, 0)
  712. /* AFE_SINEGEN_CON2 */
  713. #define INNER_LOOP_BACK_MODE_SFT 0
  714. #define INNER_LOOP_BACK_MODE_MASK_SFT GENMASK(7, 0)
  715. /* AFE_HD_ENGEN_ENABLE */
  716. #define AFE_24M_ON_SFT 1
  717. #define AFE_24M_ON_MASK_SFT BIT(1)
  718. #define AFE_22M_ON_SFT 0
  719. #define AFE_22M_ON_MASK_SFT BIT(0)
  720. /* AFE_ADDA_DL_NLE_FIFO_MON */
  721. #define DL_NLE_FIFO_WBIN_SFT 8
  722. #define DL_NLE_FIFO_WBIN_MASK_SFT GENMASK(11, 8)
  723. #define DL_NLE_FIFO_RBIN_SFT 4
  724. #define DL_NLE_FIFO_RBIN_MASK_SFT GENMASK(7, 4)
  725. #define DL_NLE_FIFO_RDACTIVE_SFT 3
  726. #define DL_NLE_FIFO_RDACTIVE_MASK_SFT BIT(3)
  727. #define DL_NLE_FIFO_STARTRD_SFT 2
  728. #define DL_NLE_FIFO_STARTRD_MASK_SFT BIT(2)
  729. #define DL_NLE_FIFO_RD_EMPTY_SFT 1
  730. #define DL_NLE_FIFO_RD_EMPTY_MASK_SFT BIT(1)
  731. #define DL_NLE_FIFO_WR_FULL_SFT 0
  732. #define DL_NLE_FIFO_WR_FULL_MASK_SFT BIT(0)
  733. /* AFE_DL1_CON0 */
  734. #define DL1_MODE_SFT 24
  735. #define DL1_MODE_MASK 0xf
  736. #define DL1_MODE_MASK_SFT GENMASK(27, 24)
  737. #define DL1_MINLEN_SFT 20
  738. #define DL1_MINLEN_MASK 0xf
  739. #define DL1_MINLEN_MASK_SFT GENMASK(23, 20)
  740. #define DL1_MAXLEN_SFT 16
  741. #define DL1_MAXLEN_MASK 0xf
  742. #define DL1_MAXLEN_MASK_SFT GENMASK(19, 16)
  743. #define DL1_SW_CLEAR_BUF_EMPTY_SFT 15
  744. #define DL1_SW_CLEAR_BUF_EMPTY_MASK 0x1
  745. #define DL1_SW_CLEAR_BUF_EMPTY_MASK_SFT BIT(15)
  746. #define DL1_PBUF_SIZE_SFT 12
  747. #define DL1_PBUF_SIZE_MASK 0x3
  748. #define DL1_PBUF_SIZE_MASK_SFT GENMASK(13, 12)
  749. #define DL1_MONO_SFT 8
  750. #define DL1_MONO_MASK 0x1
  751. #define DL1_MONO_MASK_SFT BIT(8)
  752. #define DL1_NORMAL_MODE_SFT 5
  753. #define DL1_NORMAL_MODE_MASK 0x1
  754. #define DL1_NORMAL_MODE_MASK_SFT BIT(5)
  755. #define DL1_HALIGN_SFT 4
  756. #define DL1_HALIGN_MASK 0x1
  757. #define DL1_HALIGN_MASK_SFT BIT(4)
  758. #define DL1_HD_MODE_SFT 0
  759. #define DL1_HD_MODE_MASK 0x3
  760. #define DL1_HD_MODE_MASK_SFT GENMASK(1, 0)
  761. /* AFE_DL2_CON0 */
  762. #define DL2_MODE_SFT 24
  763. #define DL2_MODE_MASK 0xf
  764. #define DL2_MODE_MASK_SFT GENMASK(27, 24)
  765. #define DL2_MINLEN_SFT 20
  766. #define DL2_MINLEN_MASK 0xf
  767. #define DL2_MINLEN_MASK_SFT GENMASK(23, 20)
  768. #define DL2_MAXLEN_SFT 16
  769. #define DL2_MAXLEN_MASK 0xf
  770. #define DL2_MAXLEN_MASK_SFT GENMASK(19, 16)
  771. #define DL2_SW_CLEAR_BUF_EMPTY_SFT 15
  772. #define DL2_SW_CLEAR_BUF_EMPTY_MASK 0x1
  773. #define DL2_SW_CLEAR_BUF_EMPTY_MASK_SFT BIT(15)
  774. #define DL2_PBUF_SIZE_SFT 12
  775. #define DL2_PBUF_SIZE_MASK 0x3
  776. #define DL2_PBUF_SIZE_MASK_SFT GENMASK(13, 12)
  777. #define DL2_MONO_SFT 8
  778. #define DL2_MONO_MASK 0x1
  779. #define DL2_MONO_MASK_SFT BIT(8)
  780. #define DL2_NORMAL_MODE_SFT 5
  781. #define DL2_NORMAL_MODE_MASK 0x1
  782. #define DL2_NORMAL_MODE_MASK_SFT BIT(5)
  783. #define DL2_HALIGN_SFT 4
  784. #define DL2_HALIGN_MASK 0x1
  785. #define DL2_HALIGN_MASK_SFT BIT(4)
  786. #define DL2_HD_MODE_SFT 0
  787. #define DL2_HD_MODE_MASK 0x3
  788. #define DL2_HD_MODE_MASK_SFT GENMASK(1, 0)
  789. /* AFE_DL3_CON0 */
  790. #define DL3_MODE_SFT 24
  791. #define DL3_MODE_MASK 0xf
  792. #define DL3_MODE_MASK_SFT GENMASK(27, 24)
  793. #define DL3_MINLEN_SFT 20
  794. #define DL3_MINLEN_MASK 0xf
  795. #define DL3_MINLEN_MASK_SFT GENMASK(23, 20)
  796. #define DL3_MAXLEN_SFT 16
  797. #define DL3_MAXLEN_MASK 0xf
  798. #define DL3_MAXLEN_MASK_SFT GENMASK(19, 16)
  799. #define DL3_SW_CLEAR_BUF_EMPTY_SFT 15
  800. #define DL3_SW_CLEAR_BUF_EMPTY_MASK 0x1
  801. #define DL3_SW_CLEAR_BUF_EMPTY_MASK_SFT BIT(15)
  802. #define DL3_PBUF_SIZE_SFT 12
  803. #define DL3_PBUF_SIZE_MASK 0x3
  804. #define DL3_PBUF_SIZE_MASK_SFT GENMASK(13, 12)
  805. #define DL3_MONO_SFT 8
  806. #define DL3_MONO_MASK 0x1
  807. #define DL3_MONO_MASK_SFT BIT(8)
  808. #define DL3_NORMAL_MODE_SFT 5
  809. #define DL3_NORMAL_MODE_MASK 0x1
  810. #define DL3_NORMAL_MODE_MASK_SFT BIT(5)
  811. #define DL3_HALIGN_SFT 4
  812. #define DL3_HALIGN_MASK 0x1
  813. #define DL3_HALIGN_MASK_SFT BIT(4)
  814. #define DL3_HD_MODE_SFT 0
  815. #define DL3_HD_MODE_MASK 0x3
  816. #define DL3_HD_MODE_MASK_SFT GENMASK(1, 0)
  817. /* AFE_DL4_CON0 */
  818. #define DL4_MODE_SFT 24
  819. #define DL4_MODE_MASK 0xf
  820. #define DL4_MODE_MASK_SFT GENMASK(27, 24)
  821. #define DL4_MINLEN_SFT 20
  822. #define DL4_MINLEN_MASK 0xf
  823. #define DL4_MINLEN_MASK_SFT GENMASK(23, 20)
  824. #define DL4_MAXLEN_SFT 16
  825. #define DL4_MAXLEN_MASK 0xf
  826. #define DL4_MAXLEN_MASK_SFT GENMASK(19, 16)
  827. #define DL4_SW_CLEAR_BUF_EMPTY_SFT 15
  828. #define DL4_SW_CLEAR_BUF_EMPTY_MASK 0x1
  829. #define DL4_SW_CLEAR_BUF_EMPTY_MASK_SFT BIT(15)
  830. #define DL4_PBUF_SIZE_SFT 12
  831. #define DL4_PBUF_SIZE_MASK 0x3
  832. #define DL4_PBUF_SIZE_MASK_SFT GENMASK(13, 12)
  833. #define DL4_MONO_SFT 8
  834. #define DL4_MONO_MASK 0x1
  835. #define DL4_MONO_MASK_SFT BIT(8)
  836. #define DL4_NORMAL_MODE_SFT 5
  837. #define DL4_NORMAL_MODE_MASK 0x1
  838. #define DL4_NORMAL_MODE_MASK_SFT BIT(5)
  839. #define DL4_HALIGN_SFT 4
  840. #define DL4_HALIGN_MASK 0x1
  841. #define DL4_HALIGN_MASK_SFT BIT(4)
  842. #define DL4_HD_MODE_SFT 0
  843. #define DL4_HD_MODE_MASK 0x3
  844. #define DL4_HD_MODE_MASK_SFT GENMASK(1, 0)
  845. /* AFE_DL5_CON0 */
  846. #define DL5_MODE_SFT 24
  847. #define DL5_MODE_MASK 0xf
  848. #define DL5_MODE_MASK_SFT GENMASK(27, 24)
  849. #define DL5_MINLEN_SFT 20
  850. #define DL5_MINLEN_MASK 0xf
  851. #define DL5_MINLEN_MASK_SFT GENMASK(23, 20)
  852. #define DL5_MAXLEN_SFT 16
  853. #define DL5_MAXLEN_MASK 0xf
  854. #define DL5_MAXLEN_MASK_SFT GENMASK(19, 16)
  855. #define DL5_SW_CLEAR_BUF_EMPTY_SFT 15
  856. #define DL5_SW_CLEAR_BUF_EMPTY_MASK 0x1
  857. #define DL5_SW_CLEAR_BUF_EMPTY_MASK_SFT BIT(15)
  858. #define DL5_PBUF_SIZE_SFT 12
  859. #define DL5_PBUF_SIZE_MASK 0x3
  860. #define DL5_PBUF_SIZE_MASK_SFT GENMASK(13, 12)
  861. #define DL5_MONO_SFT 8
  862. #define DL5_MONO_MASK 0x1
  863. #define DL5_MONO_MASK_SFT BIT(8)
  864. #define DL5_NORMAL_MODE_SFT 5
  865. #define DL5_NORMAL_MODE_MASK 0x1
  866. #define DL5_NORMAL_MODE_MASK_SFT BIT(5)
  867. #define DL5_HALIGN_SFT 4
  868. #define DL5_HALIGN_MASK 0x1
  869. #define DL5_HALIGN_MASK_SFT BIT(4)
  870. #define DL5_HD_MODE_SFT 0
  871. #define DL5_HD_MODE_MASK 0x3
  872. #define DL5_HD_MODE_MASK_SFT GENMASK(1, 0)
  873. /* AFE_DL6_CON0 */
  874. #define DL6_MODE_SFT 24
  875. #define DL6_MODE_MASK 0xf
  876. #define DL6_MODE_MASK_SFT GENMASK(27, 24)
  877. #define DL6_MINLEN_SFT 20
  878. #define DL6_MINLEN_MASK 0xf
  879. #define DL6_MINLEN_MASK_SFT GENMASK(23, 20)
  880. #define DL6_MAXLEN_SFT 16
  881. #define DL6_MAXLEN_MASK 0xf
  882. #define DL6_MAXLEN_MASK_SFT GENMASK(19, 16)
  883. #define DL6_SW_CLEAR_BUF_EMPTY_SFT 15
  884. #define DL6_SW_CLEAR_BUF_EMPTY_MASK 0x1
  885. #define DL6_SW_CLEAR_BUF_EMPTY_MASK_SFT BIT(15)
  886. #define DL6_PBUF_SIZE_SFT 12
  887. #define DL6_PBUF_SIZE_MASK 0x3
  888. #define DL6_PBUF_SIZE_MASK_SFT GENMASK(13, 12)
  889. #define DL6_MONO_SFT 8
  890. #define DL6_MONO_MASK 0x1
  891. #define DL6_MONO_MASK_SFT BIT(8)
  892. #define DL6_NORMAL_MODE_SFT 5
  893. #define DL6_NORMAL_MODE_MASK 0x1
  894. #define DL6_NORMAL_MODE_MASK_SFT BIT(5)
  895. #define DL6_HALIGN_SFT 4
  896. #define DL6_HALIGN_MASK 0x1
  897. #define DL6_HALIGN_MASK_SFT BIT(4)
  898. #define DL6_HD_MODE_SFT 0
  899. #define DL6_HD_MODE_MASK 0x3
  900. #define DL6_HD_MODE_MASK_SFT GENMASK(1, 0)
  901. /* AFE_DL7_CON0 */
  902. #define DL7_MODE_SFT 24
  903. #define DL7_MODE_MASK 0xf
  904. #define DL7_MODE_MASK_SFT GENMASK(27, 24)
  905. #define DL7_MINLEN_SFT 20
  906. #define DL7_MINLEN_MASK 0xf
  907. #define DL7_MINLEN_MASK_SFT GENMASK(23, 20)
  908. #define DL7_MAXLEN_SFT 16
  909. #define DL7_MAXLEN_MASK 0xf
  910. #define DL7_MAXLEN_MASK_SFT GENMASK(19, 16)
  911. #define DL7_SW_CLEAR_BUF_EMPTY_SFT 15
  912. #define DL7_SW_CLEAR_BUF_EMPTY_MASK 0x1
  913. #define DL7_SW_CLEAR_BUF_EMPTY_MASK_SFT BIT(15)
  914. #define DL7_PBUF_SIZE_SFT 12
  915. #define DL7_PBUF_SIZE_MASK 0x3
  916. #define DL7_PBUF_SIZE_MASK_SFT GENMASK(13, 12)
  917. #define DL7_MONO_SFT 8
  918. #define DL7_MONO_MASK 0x1
  919. #define DL7_MONO_MASK_SFT BIT(8)
  920. #define DL7_NORMAL_MODE_SFT 5
  921. #define DL7_NORMAL_MODE_MASK 0x1
  922. #define DL7_NORMAL_MODE_MASK_SFT BIT(5)
  923. #define DL7_HALIGN_SFT 4
  924. #define DL7_HALIGN_MASK 0x1
  925. #define DL7_HALIGN_MASK_SFT BIT(4)
  926. #define DL7_HD_MODE_SFT 0
  927. #define DL7_HD_MODE_MASK 0x3
  928. #define DL7_HD_MODE_MASK_SFT GENMASK(1, 0)
  929. /* AFE_DL8_CON0 */
  930. #define DL8_MODE_SFT 24
  931. #define DL8_MODE_MASK 0xf
  932. #define DL8_MODE_MASK_SFT GENMASK(27, 24)
  933. #define DL8_MINLEN_SFT 20
  934. #define DL8_MINLEN_MASK 0xf
  935. #define DL8_MINLEN_MASK_SFT GENMASK(23, 20)
  936. #define DL8_MAXLEN_SFT 16
  937. #define DL8_MAXLEN_MASK 0xf
  938. #define DL8_MAXLEN_MASK_SFT GENMASK(19, 16)
  939. #define DL8_SW_CLEAR_BUF_EMPTY_SFT 15
  940. #define DL8_SW_CLEAR_BUF_EMPTY_MASK 0x1
  941. #define DL8_SW_CLEAR_BUF_EMPTY_MASK_SFT BIT(15)
  942. #define DL8_PBUF_SIZE_SFT 12
  943. #define DL8_PBUF_SIZE_MASK 0x3
  944. #define DL8_PBUF_SIZE_MASK_SFT GENMASK(13, 12)
  945. #define DL8_MONO_SFT 8
  946. #define DL8_MONO_MASK 0x1
  947. #define DL8_MONO_MASK_SFT BIT(8)
  948. #define DL8_NORMAL_MODE_SFT 5
  949. #define DL8_NORMAL_MODE_MASK 0x1
  950. #define DL8_NORMAL_MODE_MASK_SFT BIT(5)
  951. #define DL8_HALIGN_SFT 4
  952. #define DL8_HALIGN_MASK 0x1
  953. #define DL8_HALIGN_MASK_SFT BIT(4)
  954. #define DL8_HD_MODE_SFT 0
  955. #define DL8_HD_MODE_MASK 0x3
  956. #define DL8_HD_MODE_MASK_SFT GENMASK(1, 0)
  957. /* AFE_DL12_CON0 */
  958. #define DL12_MODE_SFT 24
  959. #define DL12_MODE_MASK 0xf
  960. #define DL12_MODE_MASK_SFT GENMASK(27, 24)
  961. #define DL12_MINLEN_SFT 20
  962. #define DL12_MINLEN_MASK 0xf
  963. #define DL12_MINLEN_MASK_SFT GENMASK(23, 20)
  964. #define DL12_MAXLEN_SFT 16
  965. #define DL12_MAXLEN_MASK 0xf
  966. #define DL12_MAXLEN_MASK_SFT GENMASK(19, 16)
  967. #define DL12_SW_CLEAR_BUF_EMPTY_SFT 15
  968. #define DL12_SW_CLEAR_BUF_EMPTY_MASK 0x1
  969. #define DL12_SW_CLEAR_BUF_EMPTY_MASK_SFT BIT(15)
  970. #define DL12_PBUF_SIZE_SFT 12
  971. #define DL12_PBUF_SIZE_MASK 0x3
  972. #define DL12_PBUF_SIZE_MASK_SFT GENMASK(13, 12)
  973. #define DL12_4CH_EN_SFT 11
  974. #define DL12_4CH_EN_MASK 0x1
  975. #define DL12_4CH_EN_MASK_SFT BIT(11)
  976. #define DL12_MONO_SFT 8
  977. #define DL12_MONO_MASK 0x1
  978. #define DL12_MONO_MASK_SFT BIT(8)
  979. #define DL12_NORMAL_MODE_SFT 5
  980. #define DL12_NORMAL_MODE_MASK 0x1
  981. #define DL12_NORMAL_MODE_MASK_SFT BIT(5)
  982. #define DL12_HALIGN_SFT 4
  983. #define DL12_HALIGN_MASK 0x1
  984. #define DL12_HALIGN_MASK_SFT BIT(4)
  985. #define DL12_HD_MODE_SFT 0
  986. #define DL12_HD_MODE_MASK 0x3
  987. #define DL12_HD_MODE_MASK_SFT GENMASK(1, 0)
  988. /* AFE_AWB_CON0 */
  989. #define AWB_MODE_SFT 24
  990. #define AWB_MODE_MASK 0xf
  991. #define AWB_MODE_MASK_SFT GENMASK(27, 24)
  992. #define AWB_SW_CLEAR_BUF_FULL_SFT 15
  993. #define AWB_SW_CLEAR_BUF_FULL_MASK 0x1
  994. #define AWB_SW_CLEAR_BUF_FULL_MASK_SFT BIT(15)
  995. #define AWB_R_MONO_SFT 9
  996. #define AWB_R_MONO_MASK 0x1
  997. #define AWB_R_MONO_MASK_SFT BIT(9)
  998. #define AWB_MONO_SFT 8
  999. #define AWB_MONO_MASK 0x1
  1000. #define AWB_MONO_MASK_SFT BIT(8)
  1001. #define AWB_WR_SIGN_SFT 6
  1002. #define AWB_WR_SIGN_MASK 0x1
  1003. #define AWB_WR_SIGN_MASK_SFT BIT(6)
  1004. #define AWB_NORMAL_MODE_SFT 5
  1005. #define AWB_NORMAL_MODE_MASK 0x1
  1006. #define AWB_NORMAL_MODE_MASK_SFT BIT(5)
  1007. #define AWB_HALIGN_SFT 4
  1008. #define AWB_HALIGN_MASK 0x1
  1009. #define AWB_HALIGN_MASK_SFT BIT(4)
  1010. #define AWB_HD_MODE_SFT 0
  1011. #define AWB_HD_MODE_MASK 0x3
  1012. #define AWB_HD_MODE_MASK_SFT GENMASK(1, 0)
  1013. /* AFE_AWB2_CON0 */
  1014. #define AWB2_MODE_SFT 24
  1015. #define AWB2_MODE_MASK 0xf
  1016. #define AWB2_MODE_MASK_SFT GENMASK(27, 24)
  1017. #define AWB2_SW_CLEAR_BUF_FULL_SFT 15
  1018. #define AWB2_SW_CLEAR_BUF_FULL_MASK 0x1
  1019. #define AWB2_SW_CLEAR_BUF_FULL_MASK_SFT BIT(15)
  1020. #define AWB2_R_MONO_SFT 9
  1021. #define AWB2_R_MONO_MASK 0x1
  1022. #define AWB2_R_MONO_MASK_SFT BIT(9)
  1023. #define AWB2_MONO_SFT 8
  1024. #define AWB2_MONO_MASK 0x1
  1025. #define AWB2_MONO_MASK_SFT BIT(8)
  1026. #define AWB2_WR_SIGN_SFT 6
  1027. #define AWB2_WR_SIGN_MASK 0x1
  1028. #define AWB2_WR_SIGN_MASK_SFT BIT(6)
  1029. #define AWB2_NORMAL_MODE_SFT 5
  1030. #define AWB2_NORMAL_MODE_MASK 0x1
  1031. #define AWB2_NORMAL_MODE_MASK_SFT BIT(5)
  1032. #define AWB2_HALIGN_SFT 4
  1033. #define AWB2_HALIGN_MASK 0x1
  1034. #define AWB2_HALIGN_MASK_SFT BIT(4)
  1035. #define AWB2_HD_MODE_SFT 0
  1036. #define AWB2_HD_MODE_MASK 0x3
  1037. #define AWB2_HD_MODE_MASK_SFT GENMASK(1, 0)
  1038. /* AFE_VUL_CON0 */
  1039. #define VUL_MODE_SFT 24
  1040. #define VUL_MODE_MASK 0xf
  1041. #define VUL_MODE_MASK_SFT GENMASK(27, 24)
  1042. #define VUL_SW_CLEAR_BUF_FULL_SFT 15
  1043. #define VUL_SW_CLEAR_BUF_FULL_MASK 0x1
  1044. #define VUL_SW_CLEAR_BUF_FULL_MASK_SFT BIT(15)
  1045. #define VUL_R_MONO_SFT 9
  1046. #define VUL_R_MONO_MASK 0x1
  1047. #define VUL_R_MONO_MASK_SFT BIT(9)
  1048. #define VUL_MONO_SFT 8
  1049. #define VUL_MONO_MASK 0x1
  1050. #define VUL_MONO_MASK_SFT BIT(8)
  1051. #define VUL_WR_SIGN_SFT 6
  1052. #define VUL_WR_SIGN_MASK 0x1
  1053. #define VUL_WR_SIGN_MASK_SFT BIT(6)
  1054. #define VUL_NORMAL_MODE_SFT 5
  1055. #define VUL_NORMAL_MODE_MASK 0x1
  1056. #define VUL_NORMAL_MODE_MASK_SFT BIT(5)
  1057. #define VUL_HALIGN_SFT 4
  1058. #define VUL_HALIGN_MASK 0x1
  1059. #define VUL_HALIGN_MASK_SFT BIT(4)
  1060. #define VUL_HD_MODE_SFT 0
  1061. #define VUL_HD_MODE_MASK 0x3
  1062. #define VUL_HD_MODE_MASK_SFT GENMASK(1, 0)
  1063. /* AFE_VUL12_CON0 */
  1064. #define VUL12_MODE_SFT 24
  1065. #define VUL12_MODE_MASK 0xf
  1066. #define VUL12_MODE_MASK_SFT GENMASK(27, 24)
  1067. #define VUL12_SW_CLEAR_BUF_FULL_SFT 15
  1068. #define VUL12_SW_CLEAR_BUF_FULL_MASK 0x1
  1069. #define VUL12_SW_CLEAR_BUF_FULL_MASK_SFT BIT(15)
  1070. #define VUL12_4CH_EN_SFT 11
  1071. #define VUL12_4CH_EN_MASK 0x1
  1072. #define VUL12_4CH_EN_MASK_SFT BIT(11)
  1073. #define VUL12_R_MONO_SFT 9
  1074. #define VUL12_R_MONO_MASK 0x1
  1075. #define VUL12_R_MONO_MASK_SFT BIT(9)
  1076. #define VUL12_MONO_SFT 8
  1077. #define VUL12_MONO_MASK 0x1
  1078. #define VUL12_MONO_MASK_SFT BIT(8)
  1079. #define VUL12_WR_SIGN_SFT 6
  1080. #define VUL12_WR_SIGN_MASK 0x1
  1081. #define VUL12_WR_SIGN_MASK_SFT BIT(6)
  1082. #define VUL12_NORMAL_MODE_SFT 5
  1083. #define VUL12_NORMAL_MODE_MASK 0x1
  1084. #define VUL12_NORMAL_MODE_MASK_SFT BIT(5)
  1085. #define VUL12_HALIGN_SFT 4
  1086. #define VUL12_HALIGN_MASK 0x1
  1087. #define VUL12_HALIGN_MASK_SFT BIT(4)
  1088. #define VUL12_HD_MODE_SFT 0
  1089. #define VUL12_HD_MODE_MASK 0x3
  1090. #define VUL12_HD_MODE_MASK_SFT GENMASK(1, 0)
  1091. /* AFE_VUL2_CON0 */
  1092. #define VUL2_MODE_SFT 24
  1093. #define VUL2_MODE_MASK 0xf
  1094. #define VUL2_MODE_MASK_SFT GENMASK(27, 24)
  1095. #define VUL2_SW_CLEAR_BUF_FULL_SFT 15
  1096. #define VUL2_SW_CLEAR_BUF_FULL_MASK 0x1
  1097. #define VUL2_SW_CLEAR_BUF_FULL_MASK_SFT BIT(15)
  1098. #define VUL2_R_MONO_SFT 9
  1099. #define VUL2_R_MONO_MASK 0x1
  1100. #define VUL2_R_MONO_MASK_SFT BIT(9)
  1101. #define VUL2_MONO_SFT 8
  1102. #define VUL2_MONO_MASK 0x1
  1103. #define VUL2_MONO_MASK_SFT BIT(8)
  1104. #define VUL2_WR_SIGN_SFT 6
  1105. #define VUL2_WR_SIGN_MASK 0x1
  1106. #define VUL2_WR_SIGN_MASK_SFT BIT(6)
  1107. #define VUL2_NORMAL_MODE_SFT 5
  1108. #define VUL2_NORMAL_MODE_MASK 0x1
  1109. #define VUL2_NORMAL_MODE_MASK_SFT BIT(5)
  1110. #define VUL2_HALIGN_SFT 4
  1111. #define VUL2_HALIGN_MASK 0x1
  1112. #define VUL2_HALIGN_MASK_SFT BIT(4)
  1113. #define VUL2_HD_MODE_SFT 0
  1114. #define VUL2_HD_MODE_MASK 0x3
  1115. #define VUL2_HD_MODE_MASK_SFT GENMASK(1, 0)
  1116. /* AFE_VUL3_CON0 */
  1117. #define VUL3_MODE_SFT 24
  1118. #define VUL3_MODE_MASK 0xf
  1119. #define VUL3_MODE_MASK_SFT GENMASK(27, 24)
  1120. #define VUL3_SW_CLEAR_BUF_FULL_SFT 15
  1121. #define VUL3_SW_CLEAR_BUF_FULL_MASK 0x1
  1122. #define VUL3_SW_CLEAR_BUF_FULL_MASK_SFT BIT(15)
  1123. #define VUL3_R_MONO_SFT 9
  1124. #define VUL3_R_MONO_MASK 0x1
  1125. #define VUL3_R_MONO_MASK_SFT BIT(9)
  1126. #define VUL3_MONO_SFT 8
  1127. #define VUL3_MONO_MASK 0x1
  1128. #define VUL3_MONO_MASK_SFT BIT(8)
  1129. #define VUL3_WR_SIGN_SFT 6
  1130. #define VUL3_WR_SIGN_MASK 0x1
  1131. #define VUL3_WR_SIGN_MASK_SFT BIT(6)
  1132. #define VUL3_NORMAL_MODE_SFT 5
  1133. #define VUL3_NORMAL_MODE_MASK 0x1
  1134. #define VUL3_NORMAL_MODE_MASK_SFT BIT(5)
  1135. #define VUL3_HALIGN_SFT 4
  1136. #define VUL3_HALIGN_MASK 0x1
  1137. #define VUL3_HALIGN_MASK_SFT BIT(4)
  1138. #define VUL3_HD_MODE_SFT 0
  1139. #define VUL3_HD_MODE_MASK 0x3
  1140. #define VUL3_HD_MODE_MASK_SFT GENMASK(1, 0)
  1141. /* AFE_VUL4_CON0 */
  1142. #define VUL4_MODE_SFT 24
  1143. #define VUL4_MODE_MASK 0xf
  1144. #define VUL4_MODE_MASK_SFT GENMASK(27, 24)
  1145. #define VUL4_SW_CLEAR_BUF_FULL_SFT 15
  1146. #define VUL4_SW_CLEAR_BUF_FULL_MASK 0x1
  1147. #define VUL4_SW_CLEAR_BUF_FULL_MASK_SFT BIT(15)
  1148. #define VUL4_R_MONO_SFT 9
  1149. #define VUL4_R_MONO_MASK 0x1
  1150. #define VUL4_R_MONO_MASK_SFT BIT(9)
  1151. #define VUL4_MONO_SFT 8
  1152. #define VUL4_MONO_MASK 0x1
  1153. #define VUL4_MONO_MASK_SFT BIT(8)
  1154. #define VUL4_WR_SIGN_SFT 6
  1155. #define VUL4_WR_SIGN_MASK 0x1
  1156. #define VUL4_WR_SIGN_MASK_SFT BIT(6)
  1157. #define VUL4_NORMAL_MODE_SFT 5
  1158. #define VUL4_NORMAL_MODE_MASK 0x1
  1159. #define VUL4_NORMAL_MODE_MASK_SFT BIT(5)
  1160. #define VUL4_HALIGN_SFT 4
  1161. #define VUL4_HALIGN_MASK 0x1
  1162. #define VUL4_HALIGN_MASK_SFT BIT(4)
  1163. #define VUL4_HD_MODE_SFT 0
  1164. #define VUL4_HD_MODE_MASK 0x3
  1165. #define VUL4_HD_MODE_MASK_SFT GENMASK(1, 0)
  1166. /* AFE_VUL5_CON0 */
  1167. #define VUL5_MODE_SFT 24
  1168. #define VUL5_MODE_MASK 0xf
  1169. #define VUL5_MODE_MASK_SFT GENMASK(27, 24)
  1170. #define VUL5_SW_CLEAR_BUF_FULL_SFT 15
  1171. #define VUL5_SW_CLEAR_BUF_FULL_MASK 0x1
  1172. #define VUL5_SW_CLEAR_BUF_FULL_MASK_SFT BIT(15)
  1173. #define VUL5_R_MONO_SFT 9
  1174. #define VUL5_R_MONO_MASK 0x1
  1175. #define VUL5_R_MONO_MASK_SFT BIT(9)
  1176. #define VUL5_MONO_SFT 8
  1177. #define VUL5_MONO_MASK 0x1
  1178. #define VUL5_MONO_MASK_SFT BIT(8)
  1179. #define VUL5_WR_SIGN_SFT 6
  1180. #define VUL5_WR_SIGN_MASK 0x1
  1181. #define VUL5_WR_SIGN_MASK_SFT BIT(6)
  1182. #define VUL5_NORMAL_MODE_SFT 5
  1183. #define VUL5_NORMAL_MODE_MASK 0x1
  1184. #define VUL5_NORMAL_MODE_MASK_SFT BIT(5)
  1185. #define VUL5_HALIGN_SFT 4
  1186. #define VUL5_HALIGN_MASK 0x1
  1187. #define VUL5_HALIGN_MASK_SFT BIT(4)
  1188. #define VUL5_HD_MODE_SFT 0
  1189. #define VUL5_HD_MODE_MASK 0x3
  1190. #define VUL5_HD_MODE_MASK_SFT GENMASK(1, 0)
  1191. /* AFE_VUL6_CON0 */
  1192. #define VUL6_MODE_SFT 24
  1193. #define VUL6_MODE_MASK 0xf
  1194. #define VUL6_MODE_MASK_SFT GENMASK(27, 24)
  1195. #define VUL6_SW_CLEAR_BUF_FULL_SFT 15
  1196. #define VUL6_SW_CLEAR_BUF_FULL_MASK 0x1
  1197. #define VUL6_SW_CLEAR_BUF_FULL_MASK_SFT BIT(15)
  1198. #define VUL6_R_MONO_SFT 9
  1199. #define VUL6_R_MONO_MASK 0x1
  1200. #define VUL6_R_MONO_MASK_SFT BIT(9)
  1201. #define VUL6_MONO_SFT 8
  1202. #define VUL6_MONO_MASK 0x1
  1203. #define VUL6_MONO_MASK_SFT BIT(8)
  1204. #define VUL6_WR_SIGN_SFT 6
  1205. #define VUL6_WR_SIGN_MASK 0x1
  1206. #define VUL6_WR_SIGN_MASK_SFT BIT(6)
  1207. #define VUL6_NORMAL_MODE_SFT 5
  1208. #define VUL6_NORMAL_MODE_MASK 0x1
  1209. #define VUL6_NORMAL_MODE_MASK_SFT BIT(5)
  1210. #define VUL6_HALIGN_SFT 4
  1211. #define VUL6_HALIGN_MASK 0x1
  1212. #define VUL6_HALIGN_MASK_SFT BIT(4)
  1213. #define VUL6_HD_MODE_SFT 0
  1214. #define VUL6_HD_MODE_MASK 0x3
  1215. #define VUL6_HD_MODE_MASK_SFT GENMASK(1, 0)
  1216. /* AFE_DAI_CON0 */
  1217. #define DAI_MODE_SFT 24
  1218. #define DAI_MODE_MASK 0x3
  1219. #define DAI_MODE_MASK_SFT GENMASK(25, 24)
  1220. #define DAI_SW_CLEAR_BUF_FULL_SFT 15
  1221. #define DAI_SW_CLEAR_BUF_FULL_MASK 0x1
  1222. #define DAI_SW_CLEAR_BUF_FULL_MASK_SFT BIT(15)
  1223. #define DAI_DUPLICATE_WR_SFT 10
  1224. #define DAI_DUPLICATE_WR_MASK 0x1
  1225. #define DAI_DUPLICATE_WR_MASK_SFT BIT(10)
  1226. #define DAI_MONO_SFT 8
  1227. #define DAI_MONO_MASK 0x1
  1228. #define DAI_MONO_MASK_SFT BIT(8)
  1229. #define DAI_WR_SIGN_SFT 6
  1230. #define DAI_WR_SIGN_MASK 0x1
  1231. #define DAI_WR_SIGN_MASK_SFT BIT(6)
  1232. #define DAI_NORMAL_MODE_SFT 5
  1233. #define DAI_NORMAL_MODE_MASK 0x1
  1234. #define DAI_NORMAL_MODE_MASK_SFT BIT(5)
  1235. #define DAI_HALIGN_SFT 4
  1236. #define DAI_HALIGN_MASK 0x1
  1237. #define DAI_HALIGN_MASK_SFT BIT(4)
  1238. #define DAI_HD_MODE_SFT 0
  1239. #define DAI_HD_MODE_MASK 0x3
  1240. #define DAI_HD_MODE_MASK_SFT GENMASK(1, 0)
  1241. /* AFE_MOD_DAI_CON0 */
  1242. #define MOD_DAI_MODE_SFT 24
  1243. #define MOD_DAI_MODE_MASK 0x3
  1244. #define MOD_DAI_MODE_MASK_SFT GENMASK(25, 24)
  1245. #define MOD_DAI_SW_CLEAR_BUF_FULL_SFT 15
  1246. #define MOD_DAI_SW_CLEAR_BUF_FULL_MASK 0x1
  1247. #define MOD_DAI_SW_CLEAR_BUF_FULL_MASK_SFT BIT(15)
  1248. #define MOD_DAI_DUPLICATE_WR_SFT 10
  1249. #define MOD_DAI_DUPLICATE_WR_MASK 0x1
  1250. #define MOD_DAI_DUPLICATE_WR_MASK_SFT BIT(10)
  1251. #define MOD_DAI_MONO_SFT 8
  1252. #define MOD_DAI_MONO_MASK 0x1
  1253. #define MOD_DAI_MONO_MASK_SFT BIT(8)
  1254. #define MOD_DAI_WR_SIGN_SFT 6
  1255. #define MOD_DAI_WR_SIGN_MASK 0x1
  1256. #define MOD_DAI_WR_SIGN_MASK_SFT BIT(6)
  1257. #define MOD_DAI_NORMAL_MODE_SFT 5
  1258. #define MOD_DAI_NORMAL_MODE_MASK 0x1
  1259. #define MOD_DAI_NORMAL_MODE_MASK_SFT BIT(5)
  1260. #define MOD_DAI_HALIGN_SFT 4
  1261. #define MOD_DAI_HALIGN_MASK 0x1
  1262. #define MOD_DAI_HALIGN_MASK_SFT BIT(4)
  1263. #define MOD_DAI_HD_MODE_SFT 0
  1264. #define MOD_DAI_HD_MODE_MASK 0x3
  1265. #define MOD_DAI_HD_MODE_MASK_SFT GENMASK(1, 0)
  1266. /* AFE_DAI2_CON0 */
  1267. #define DAI2_MODE_SFT 24
  1268. #define DAI2_MODE_MASK 0xf
  1269. #define DAI2_MODE_MASK_SFT GENMASK(27, 24)
  1270. #define DAI2_SW_CLEAR_BUF_FULL_SFT 15
  1271. #define DAI2_SW_CLEAR_BUF_FULL_MASK 0x1
  1272. #define DAI2_SW_CLEAR_BUF_FULL_MASK_SFT BIT(15)
  1273. #define DAI2_DUPLICATE_WR_SFT 10
  1274. #define DAI2_DUPLICATE_WR_MASK 0x1
  1275. #define DAI2_DUPLICATE_WR_MASK_SFT BIT(10)
  1276. #define DAI2_MONO_SFT 8
  1277. #define DAI2_MONO_MASK 0x1
  1278. #define DAI2_MONO_MASK_SFT BIT(8)
  1279. #define DAI2_WR_SIGN_SFT 6
  1280. #define DAI2_WR_SIGN_MASK 0x1
  1281. #define DAI2_WR_SIGN_MASK_SFT BIT(6)
  1282. #define DAI2_NORMAL_MODE_SFT 5
  1283. #define DAI2_NORMAL_MODE_MASK 0x1
  1284. #define DAI2_NORMAL_MODE_MASK_SFT BIT(5)
  1285. #define DAI2_HALIGN_SFT 4
  1286. #define DAI2_HALIGN_MASK 0x1
  1287. #define DAI2_HALIGN_MASK_SFT BIT(4)
  1288. #define DAI2_HD_MODE_SFT 0
  1289. #define DAI2_HD_MODE_MASK 0x3
  1290. #define DAI2_HD_MODE_MASK_SFT GENMASK(1, 0)
  1291. /* AFE_MEMIF_CON0 */
  1292. #define CPU_COMPACT_MODE_SFT 2
  1293. #define CPU_COMPACT_MODE_MASK_SFT BIT(2)
  1294. #define CPU_HD_ALIGN_SFT 1
  1295. #define CPU_HD_ALIGN_MASK_SFT BIT(1)
  1296. #define SYSRAM_SIGN_SFT 0
  1297. #define SYSRAM_SIGN_MASK_SFT BIT(0)
  1298. /* AFE_IRQ_MCU_CON0 */
  1299. #define IRQ31_MCU_ON_SFT 31
  1300. #define IRQ31_MCU_ON_MASK 0x1
  1301. #define IRQ31_MCU_ON_MASK_SFT BIT(31)
  1302. #define IRQ26_MCU_ON_SFT 26
  1303. #define IRQ26_MCU_ON_MASK 0x1
  1304. #define IRQ26_MCU_ON_MASK_SFT BIT(26)
  1305. #define IRQ25_MCU_ON_SFT 25
  1306. #define IRQ25_MCU_ON_MASK 0x1
  1307. #define IRQ25_MCU_ON_MASK_SFT BIT(25)
  1308. #define IRQ24_MCU_ON_SFT 24
  1309. #define IRQ24_MCU_ON_MASK 0x1
  1310. #define IRQ24_MCU_ON_MASK_SFT BIT(24)
  1311. #define IRQ23_MCU_ON_SFT 23
  1312. #define IRQ23_MCU_ON_MASK 0x1
  1313. #define IRQ23_MCU_ON_MASK_SFT BIT(23)
  1314. #define IRQ22_MCU_ON_SFT 22
  1315. #define IRQ22_MCU_ON_MASK 0x1
  1316. #define IRQ22_MCU_ON_MASK_SFT BIT(22)
  1317. #define IRQ21_MCU_ON_SFT 21
  1318. #define IRQ21_MCU_ON_MASK 0x1
  1319. #define IRQ21_MCU_ON_MASK_SFT BIT(21)
  1320. #define IRQ20_MCU_ON_SFT 20
  1321. #define IRQ20_MCU_ON_MASK 0x1
  1322. #define IRQ20_MCU_ON_MASK_SFT BIT(20)
  1323. #define IRQ19_MCU_ON_SFT 19
  1324. #define IRQ19_MCU_ON_MASK 0x1
  1325. #define IRQ19_MCU_ON_MASK_SFT BIT(19)
  1326. #define IRQ18_MCU_ON_SFT 18
  1327. #define IRQ18_MCU_ON_MASK 0x1
  1328. #define IRQ18_MCU_ON_MASK_SFT BIT(18)
  1329. #define IRQ17_MCU_ON_SFT 17
  1330. #define IRQ17_MCU_ON_MASK 0x1
  1331. #define IRQ17_MCU_ON_MASK_SFT BIT(17)
  1332. #define IRQ16_MCU_ON_SFT 16
  1333. #define IRQ16_MCU_ON_MASK 0x1
  1334. #define IRQ16_MCU_ON_MASK_SFT BIT(16)
  1335. #define IRQ15_MCU_ON_SFT 15
  1336. #define IRQ15_MCU_ON_MASK 0x1
  1337. #define IRQ15_MCU_ON_MASK_SFT BIT(15)
  1338. #define IRQ14_MCU_ON_SFT 14
  1339. #define IRQ14_MCU_ON_MASK 0x1
  1340. #define IRQ14_MCU_ON_MASK_SFT BIT(14)
  1341. #define IRQ13_MCU_ON_SFT 13
  1342. #define IRQ13_MCU_ON_MASK 0x1
  1343. #define IRQ13_MCU_ON_MASK_SFT BIT(13)
  1344. #define IRQ12_MCU_ON_SFT 12
  1345. #define IRQ12_MCU_ON_MASK 0x1
  1346. #define IRQ12_MCU_ON_MASK_SFT BIT(12)
  1347. #define IRQ11_MCU_ON_SFT 11
  1348. #define IRQ11_MCU_ON_MASK 0x1
  1349. #define IRQ11_MCU_ON_MASK_SFT BIT(11)
  1350. #define IRQ10_MCU_ON_SFT 10
  1351. #define IRQ10_MCU_ON_MASK 0x1
  1352. #define IRQ10_MCU_ON_MASK_SFT BIT(10)
  1353. #define IRQ9_MCU_ON_SFT 9
  1354. #define IRQ9_MCU_ON_MASK 0x1
  1355. #define IRQ9_MCU_ON_MASK_SFT BIT(9)
  1356. #define IRQ8_MCU_ON_SFT 8
  1357. #define IRQ8_MCU_ON_MASK 0x1
  1358. #define IRQ8_MCU_ON_MASK_SFT BIT(8)
  1359. #define IRQ7_MCU_ON_SFT 7
  1360. #define IRQ7_MCU_ON_MASK 0x1
  1361. #define IRQ7_MCU_ON_MASK_SFT BIT(7)
  1362. #define IRQ6_MCU_ON_SFT 6
  1363. #define IRQ6_MCU_ON_MASK 0x1
  1364. #define IRQ6_MCU_ON_MASK_SFT BIT(6)
  1365. #define IRQ5_MCU_ON_SFT 5
  1366. #define IRQ5_MCU_ON_MASK 0x1
  1367. #define IRQ5_MCU_ON_MASK_SFT BIT(5)
  1368. #define IRQ4_MCU_ON_SFT 4
  1369. #define IRQ4_MCU_ON_MASK 0x1
  1370. #define IRQ4_MCU_ON_MASK_SFT BIT(4)
  1371. #define IRQ3_MCU_ON_SFT 3
  1372. #define IRQ3_MCU_ON_MASK 0x1
  1373. #define IRQ3_MCU_ON_MASK_SFT BIT(3)
  1374. #define IRQ2_MCU_ON_SFT 2
  1375. #define IRQ2_MCU_ON_MASK 0x1
  1376. #define IRQ2_MCU_ON_MASK_SFT BIT(2)
  1377. #define IRQ1_MCU_ON_SFT 1
  1378. #define IRQ1_MCU_ON_MASK 0x1
  1379. #define IRQ1_MCU_ON_MASK_SFT BIT(1)
  1380. #define IRQ0_MCU_ON_SFT 0
  1381. #define IRQ0_MCU_ON_MASK 0x1
  1382. #define IRQ0_MCU_ON_MASK_SFT BIT(0)
  1383. /* AFE_IRQ_MCU_CON1 */
  1384. #define IRQ7_MCU_MODE_SFT 28
  1385. #define IRQ7_MCU_MODE_MASK 0xf
  1386. #define IRQ7_MCU_MODE_MASK_SFT GENMASK(31, 28)
  1387. #define IRQ6_MCU_MODE_SFT 24
  1388. #define IRQ6_MCU_MODE_MASK 0xf
  1389. #define IRQ6_MCU_MODE_MASK_SFT GENMASK(27, 24)
  1390. #define IRQ5_MCU_MODE_SFT 20
  1391. #define IRQ5_MCU_MODE_MASK 0xf
  1392. #define IRQ5_MCU_MODE_MASK_SFT GENMASK(23, 20)
  1393. #define IRQ4_MCU_MODE_SFT 16
  1394. #define IRQ4_MCU_MODE_MASK 0xf
  1395. #define IRQ4_MCU_MODE_MASK_SFT GENMASK(19, 16)
  1396. #define IRQ3_MCU_MODE_SFT 12
  1397. #define IRQ3_MCU_MODE_MASK 0xf
  1398. #define IRQ3_MCU_MODE_MASK_SFT GENMASK(15, 12)
  1399. #define IRQ2_MCU_MODE_SFT 8
  1400. #define IRQ2_MCU_MODE_MASK 0xf
  1401. #define IRQ2_MCU_MODE_MASK_SFT GENMASK(11, 8)
  1402. #define IRQ1_MCU_MODE_SFT 4
  1403. #define IRQ1_MCU_MODE_MASK 0xf
  1404. #define IRQ1_MCU_MODE_MASK_SFT GENMASK(7, 4)
  1405. #define IRQ0_MCU_MODE_SFT 0
  1406. #define IRQ0_MCU_MODE_MASK 0xf
  1407. #define IRQ0_MCU_MODE_MASK_SFT GENMASK(3, 0)
  1408. /* AFE_IRQ_MCU_CON2 */
  1409. #define IRQ15_MCU_MODE_SFT 28
  1410. #define IRQ15_MCU_MODE_MASK 0xf
  1411. #define IRQ15_MCU_MODE_MASK_SFT GENMASK(31, 28)
  1412. #define IRQ14_MCU_MODE_SFT 24
  1413. #define IRQ14_MCU_MODE_MASK 0xf
  1414. #define IRQ14_MCU_MODE_MASK_SFT GENMASK(27, 24)
  1415. #define IRQ13_MCU_MODE_SFT 20
  1416. #define IRQ13_MCU_MODE_MASK 0xf
  1417. #define IRQ13_MCU_MODE_MASK_SFT GENMASK(23, 20)
  1418. #define IRQ12_MCU_MODE_SFT 16
  1419. #define IRQ12_MCU_MODE_MASK 0xf
  1420. #define IRQ12_MCU_MODE_MASK_SFT GENMASK(19, 16)
  1421. #define IRQ11_MCU_MODE_SFT 12
  1422. #define IRQ11_MCU_MODE_MASK 0xf
  1423. #define IRQ11_MCU_MODE_MASK_SFT GENMASK(15, 12)
  1424. #define IRQ10_MCU_MODE_SFT 8
  1425. #define IRQ10_MCU_MODE_MASK 0xf
  1426. #define IRQ10_MCU_MODE_MASK_SFT GENMASK(11, 8)
  1427. #define IRQ9_MCU_MODE_SFT 4
  1428. #define IRQ9_MCU_MODE_MASK 0xf
  1429. #define IRQ9_MCU_MODE_MASK_SFT GENMASK(7, 4)
  1430. #define IRQ8_MCU_MODE_SFT 0
  1431. #define IRQ8_MCU_MODE_MASK 0xf
  1432. #define IRQ8_MCU_MODE_MASK_SFT GENMASK(3, 0)
  1433. /* AFE_IRQ_MCU_CON3 */
  1434. #define IRQ23_MCU_MODE_SFT 28
  1435. #define IRQ23_MCU_MODE_MASK 0xf
  1436. #define IRQ23_MCU_MODE_MASK_SFT GENMASK(31, 28)
  1437. #define IRQ22_MCU_MODE_SFT 24
  1438. #define IRQ22_MCU_MODE_MASK 0xf
  1439. #define IRQ22_MCU_MODE_MASK_SFT GENMASK(27, 24)
  1440. #define IRQ21_MCU_MODE_SFT 20
  1441. #define IRQ21_MCU_MODE_MASK 0xf
  1442. #define IRQ21_MCU_MODE_MASK_SFT GENMASK(23, 20)
  1443. #define IRQ20_MCU_MODE_SFT 16
  1444. #define IRQ20_MCU_MODE_MASK 0xf
  1445. #define IRQ20_MCU_MODE_MASK_SFT GENMASK(19, 16)
  1446. #define IRQ19_MCU_MODE_SFT 12
  1447. #define IRQ19_MCU_MODE_MASK 0xf
  1448. #define IRQ19_MCU_MODE_MASK_SFT GENMASK(15, 12)
  1449. #define IRQ18_MCU_MODE_SFT 8
  1450. #define IRQ18_MCU_MODE_MASK 0xf
  1451. #define IRQ18_MCU_MODE_MASK_SFT GENMASK(11, 8)
  1452. #define IRQ17_MCU_MODE_SFT 4
  1453. #define IRQ17_MCU_MODE_MASK 0xf
  1454. #define IRQ17_MCU_MODE_MASK_SFT GENMASK(7, 4)
  1455. #define IRQ16_MCU_MODE_SFT 0
  1456. #define IRQ16_MCU_MODE_MASK 0xf
  1457. #define IRQ16_MCU_MODE_MASK_SFT GENMASK(3, 0)
  1458. /* AFE_IRQ_MCU_CON4 */
  1459. #define IRQ26_MCU_MODE_SFT 8
  1460. #define IRQ26_MCU_MODE_MASK 0xf
  1461. #define IRQ26_MCU_MODE_MASK_SFT GENMASK(11, 8)
  1462. #define IRQ25_MCU_MODE_SFT 4
  1463. #define IRQ25_MCU_MODE_MASK 0xf
  1464. #define IRQ25_MCU_MODE_MASK_SFT GENMASK(7, 4)
  1465. #define IRQ24_MCU_MODE_SFT 0
  1466. #define IRQ24_MCU_MODE_MASK 0xf
  1467. #define IRQ24_MCU_MODE_MASK_SFT GENMASK(3, 0)
  1468. /* AFE_IRQ_MCU_CLR */
  1469. #define IRQ31_MCU_CLR_SFT 31
  1470. #define IRQ31_MCU_CLR_MASK_SFT BIT(31)
  1471. #define IRQ26_MCU_CLR_SFT 26
  1472. #define IRQ26_MCU_CLR_MASK_SFT BIT(26)
  1473. #define IRQ25_MCU_CLR_SFT 25
  1474. #define IRQ25_MCU_CLR_MASK_SFT BIT(25)
  1475. #define IRQ24_MCU_CLR_SFT 24
  1476. #define IRQ24_MCU_CLR_MASK_SFT BIT(24)
  1477. #define IRQ23_MCU_CLR_SFT 23
  1478. #define IRQ23_MCU_CLR_MASK_SFT BIT(23)
  1479. #define IRQ22_MCU_CLR_SFT 22
  1480. #define IRQ22_MCU_CLR_MASK_SFT BIT(22)
  1481. #define IRQ21_MCU_CLR_SFT 21
  1482. #define IRQ21_MCU_CLR_MASK_SFT BIT(21)
  1483. #define IRQ20_MCU_CLR_SFT 20
  1484. #define IRQ20_MCU_CLR_MASK_SFT BIT(20)
  1485. #define IRQ19_MCU_CLR_SFT 19
  1486. #define IRQ19_MCU_CLR_MASK_SFT BIT(19)
  1487. #define IRQ18_MCU_CLR_SFT 18
  1488. #define IRQ18_MCU_CLR_MASK_SFT BIT(18)
  1489. #define IRQ17_MCU_CLR_SFT 17
  1490. #define IRQ17_MCU_CLR_MASK_SFT BIT(17)
  1491. #define IRQ16_MCU_CLR_SFT 16
  1492. #define IRQ16_MCU_CLR_MASK_SFT BIT(16)
  1493. #define IRQ15_MCU_CLR_SFT 15
  1494. #define IRQ15_MCU_CLR_MASK_SFT BIT(15)
  1495. #define IRQ14_MCU_CLR_SFT 14
  1496. #define IRQ14_MCU_CLR_MASK_SFT BIT(14)
  1497. #define IRQ13_MCU_CLR_SFT 13
  1498. #define IRQ13_MCU_CLR_MASK_SFT BIT(13)
  1499. #define IRQ12_MCU_CLR_SFT 12
  1500. #define IRQ12_MCU_CLR_MASK_SFT BIT(12)
  1501. #define IRQ11_MCU_CLR_SFT 11
  1502. #define IRQ11_MCU_CLR_MASK_SFT BIT(11)
  1503. #define IRQ10_MCU_CLR_SFT 10
  1504. #define IRQ10_MCU_CLR_MASK_SFT BIT(10)
  1505. #define IRQ9_MCU_CLR_SFT 9
  1506. #define IRQ9_MCU_CLR_MASK_SFT BIT(9)
  1507. #define IRQ8_MCU_CLR_SFT 8
  1508. #define IRQ8_MCU_CLR_MASK_SFT BIT(8)
  1509. #define IRQ7_MCU_CLR_SFT 7
  1510. #define IRQ7_MCU_CLR_MASK_SFT BIT(7)
  1511. #define IRQ6_MCU_CLR_SFT 6
  1512. #define IRQ6_MCU_CLR_MASK_SFT BIT(6)
  1513. #define IRQ5_MCU_CLR_SFT 5
  1514. #define IRQ5_MCU_CLR_MASK_SFT BIT(5)
  1515. #define IRQ4_MCU_CLR_SFT 4
  1516. #define IRQ4_MCU_CLR_MASK_SFT BIT(4)
  1517. #define IRQ3_MCU_CLR_SFT 3
  1518. #define IRQ3_MCU_CLR_MASK_SFT BIT(3)
  1519. #define IRQ2_MCU_CLR_SFT 2
  1520. #define IRQ2_MCU_CLR_MASK_SFT BIT(2)
  1521. #define IRQ1_MCU_CLR_SFT 1
  1522. #define IRQ1_MCU_CLR_MASK_SFT BIT(1)
  1523. #define IRQ0_MCU_CLR_SFT 0
  1524. #define IRQ0_MCU_CLR_MASK_SFT BIT(0)
  1525. /* AFE_IRQ_MCU_EN */
  1526. #define IRQ31_MCU_EN_SFT 31
  1527. #define IRQ30_MCU_EN_SFT 30
  1528. #define IRQ29_MCU_EN_SFT 29
  1529. #define IRQ28_MCU_EN_SFT 28
  1530. #define IRQ27_MCU_EN_SFT 27
  1531. #define IRQ26_MCU_EN_SFT 26
  1532. #define IRQ25_MCU_EN_SFT 25
  1533. #define IRQ24_MCU_EN_SFT 24
  1534. #define IRQ23_MCU_EN_SFT 23
  1535. #define IRQ22_MCU_EN_SFT 22
  1536. #define IRQ21_MCU_EN_SFT 21
  1537. #define IRQ20_MCU_EN_SFT 20
  1538. #define IRQ19_MCU_EN_SFT 19
  1539. #define IRQ18_MCU_EN_SFT 18
  1540. #define IRQ17_MCU_EN_SFT 17
  1541. #define IRQ16_MCU_EN_SFT 16
  1542. #define IRQ15_MCU_EN_SFT 15
  1543. #define IRQ14_MCU_EN_SFT 14
  1544. #define IRQ13_MCU_EN_SFT 13
  1545. #define IRQ12_MCU_EN_SFT 12
  1546. #define IRQ11_MCU_EN_SFT 11
  1547. #define IRQ10_MCU_EN_SFT 10
  1548. #define IRQ9_MCU_EN_SFT 9
  1549. #define IRQ8_MCU_EN_SFT 8
  1550. #define IRQ7_MCU_EN_SFT 7
  1551. #define IRQ6_MCU_EN_SFT 6
  1552. #define IRQ5_MCU_EN_SFT 5
  1553. #define IRQ4_MCU_EN_SFT 4
  1554. #define IRQ3_MCU_EN_SFT 3
  1555. #define IRQ2_MCU_EN_SFT 2
  1556. #define IRQ1_MCU_EN_SFT 1
  1557. #define IRQ0_MCU_EN_SFT 0
  1558. /* AFE_IRQ_MCU_SCP_EN */
  1559. #define IRQ31_MCU_SCP_EN_SFT 31
  1560. #define IRQ30_MCU_SCP_EN_SFT 30
  1561. #define IRQ29_MCU_SCP_EN_SFT 29
  1562. #define IRQ28_MCU_SCP_EN_SFT 28
  1563. #define IRQ27_MCU_SCP_EN_SFT 27
  1564. #define IRQ26_MCU_SCP_EN_SFT 26
  1565. #define IRQ25_MCU_SCP_EN_SFT 25
  1566. #define IRQ24_MCU_SCP_EN_SFT 24
  1567. #define IRQ23_MCU_SCP_EN_SFT 23
  1568. #define IRQ22_MCU_SCP_EN_SFT 22
  1569. #define IRQ21_MCU_SCP_EN_SFT 21
  1570. #define IRQ20_MCU_SCP_EN_SFT 20
  1571. #define IRQ19_MCU_SCP_EN_SFT 19
  1572. #define IRQ18_MCU_SCP_EN_SFT 18
  1573. #define IRQ17_MCU_SCP_EN_SFT 17
  1574. #define IRQ16_MCU_SCP_EN_SFT 16
  1575. #define IRQ15_MCU_SCP_EN_SFT 15
  1576. #define IRQ14_MCU_SCP_EN_SFT 14
  1577. #define IRQ13_MCU_SCP_EN_SFT 13
  1578. #define IRQ12_MCU_SCP_EN_SFT 12
  1579. #define IRQ11_MCU_SCP_EN_SFT 11
  1580. #define IRQ10_MCU_SCP_EN_SFT 10
  1581. #define IRQ9_MCU_SCP_EN_SFT 9
  1582. #define IRQ8_MCU_SCP_EN_SFT 8
  1583. #define IRQ7_MCU_SCP_EN_SFT 7
  1584. #define IRQ6_MCU_SCP_EN_SFT 6
  1585. #define IRQ5_MCU_SCP_EN_SFT 5
  1586. #define IRQ4_MCU_SCP_EN_SFT 4
  1587. #define IRQ3_MCU_SCP_EN_SFT 3
  1588. #define IRQ2_MCU_SCP_EN_SFT 2
  1589. #define IRQ1_MCU_SCP_EN_SFT 1
  1590. #define IRQ0_MCU_SCP_EN_SFT 0
  1591. /* AFE_IRQ_MCU_DSP_EN */
  1592. #define IRQ31_MCU_DSP_EN_SFT 31
  1593. #define IRQ30_MCU_DSP_EN_SFT 30
  1594. #define IRQ29_MCU_DSP_EN_SFT 29
  1595. #define IRQ28_MCU_DSP_EN_SFT 28
  1596. #define IRQ27_MCU_DSP_EN_SFT 27
  1597. #define IRQ26_MCU_DSP_EN_SFT 26
  1598. #define IRQ25_MCU_DSP_EN_SFT 25
  1599. #define IRQ24_MCU_DSP_EN_SFT 24
  1600. #define IRQ23_MCU_DSP_EN_SFT 23
  1601. #define IRQ22_MCU_DSP_EN_SFT 22
  1602. #define IRQ21_MCU_DSP_EN_SFT 21
  1603. #define IRQ20_MCU_DSP_EN_SFT 20
  1604. #define IRQ19_MCU_DSP_EN_SFT 19
  1605. #define IRQ18_MCU_DSP_EN_SFT 18
  1606. #define IRQ17_MCU_DSP_EN_SFT 17
  1607. #define IRQ16_MCU_DSP_EN_SFT 16
  1608. #define IRQ15_MCU_DSP_EN_SFT 15
  1609. #define IRQ14_MCU_DSP_EN_SFT 14
  1610. #define IRQ13_MCU_DSP_EN_SFT 13
  1611. #define IRQ12_MCU_DSP_EN_SFT 12
  1612. #define IRQ11_MCU_DSP_EN_SFT 11
  1613. #define IRQ10_MCU_DSP_EN_SFT 10
  1614. #define IRQ9_MCU_DSP_EN_SFT 9
  1615. #define IRQ8_MCU_DSP_EN_SFT 8
  1616. #define IRQ7_MCU_DSP_EN_SFT 7
  1617. #define IRQ6_MCU_DSP_EN_SFT 6
  1618. #define IRQ5_MCU_DSP_EN_SFT 5
  1619. #define IRQ4_MCU_DSP_EN_SFT 4
  1620. #define IRQ3_MCU_DSP_EN_SFT 3
  1621. #define IRQ2_MCU_DSP_EN_SFT 2
  1622. #define IRQ1_MCU_DSP_EN_SFT 1
  1623. #define IRQ0_MCU_DSP_EN_SFT 0
  1624. /* AFE_AUD_PAD_TOP */
  1625. #define AUD_PAD_TOP_MON_SFT 15
  1626. #define AUD_PAD_TOP_MON_MASK_SFT GENMASK(31, 15)
  1627. #define AUD_PAD_TOP_FIFO_RSP_SFT 4
  1628. #define AUD_PAD_TOP_FIFO_RSP_MASK_SFT GENMASK(7, 4)
  1629. #define RG_RX_PROTOCOL2_SFT 3
  1630. #define RG_RX_PROTOCOL2_MASK_SFT BIT(3)
  1631. #define RESERVDED_01_SFT 1
  1632. #define RESERVDED_01_MASK_SFT GENMASK(2, 1)
  1633. #define RG_RX_FIFO_ON_SFT 0
  1634. #define RG_RX_FIFO_ON_MASK_SFT BIT(0)
  1635. /* AFE_ADDA_MTKAIF_SYNCWORD_CFG */
  1636. #define RG_ADDA6_MTKAIF_RX_SYNC_WORD2_DISABLE_SFT 23
  1637. #define RG_ADDA6_MTKAIF_RX_SYNC_WORD2_DISABLE_MASK_SFT BIT(23)
  1638. /* AFE_ADDA_MTKAIF_RX_CFG0 */
  1639. #define MTKAIF_RXIF_VOICE_MODE_SFT 20
  1640. #define MTKAIF_RXIF_VOICE_MODE_MASK_SFT GENMASK(23, 20)
  1641. #define MTKAIF_RXIF_DETECT_ON_SFT 16
  1642. #define MTKAIF_RXIF_DETECT_ON_MASK_SFT BIT(16)
  1643. #define MTKAIF_RXIF_DATA_BIT_SFT 8
  1644. #define MTKAIF_RXIF_DATA_BIT_MASK_SFT GENMASK(10, 8)
  1645. #define MTKAIF_RXIF_FIFO_RSP_SFT 4
  1646. #define MTKAIF_RXIF_FIFO_RSP_MASK_SFT GENMASK(6, 4)
  1647. #define MTKAIF_RXIF_DATA_MODE_SFT 0
  1648. #define MTKAIF_RXIF_DATA_MODE_MASK_SFT BIT(0)
  1649. /* GENERAL_ASRC_MODE */
  1650. #define GENERAL2_ASRCOUT_MODE_SFT 12
  1651. #define GENERAL2_ASRCOUT_MODE_MASK 0xf
  1652. #define GENERAL2_ASRCOUT_MODE_MASK_SFT GENMASK(15, 12)
  1653. #define GENERAL2_ASRCIN_MODE_SFT 8
  1654. #define GENERAL2_ASRCIN_MODE_MASK 0xf
  1655. #define GENERAL2_ASRCIN_MODE_MASK_SFT GENMASK(11, 8)
  1656. #define GENERAL1_ASRCOUT_MODE_SFT 4
  1657. #define GENERAL1_ASRCOUT_MODE_MASK 0xf
  1658. #define GENERAL1_ASRCOUT_MODE_MASK_SFT GENMASK(7, 4)
  1659. #define GENERAL1_ASRCIN_MODE_SFT 0
  1660. #define GENERAL1_ASRCIN_MODE_MASK 0xf
  1661. #define GENERAL1_ASRCIN_MODE_MASK_SFT GENMASK(3, 0)
  1662. /* GENERAL_ASRC_EN_ON */
  1663. #define GENERAL2_ASRC_EN_ON_SFT 1
  1664. #define GENERAL2_ASRC_EN_ON_MASK_SFT BIT(1)
  1665. #define GENERAL1_ASRC_EN_ON_SFT 0
  1666. #define GENERAL1_ASRC_EN_ON_MASK_SFT BIT(0)
  1667. /* AFE_GENERAL1_ASRC_2CH_CON0 */
  1668. #define G_SRC_CHSET_STR_CLR_SFT 4
  1669. #define G_SRC_CHSET_STR_CLR_MASK_SFT BIT(4)
  1670. #define G_SRC_CHSET_ON_SFT 2
  1671. #define G_SRC_CHSET_ON_MASK_SFT BIT(2)
  1672. #define G_SRC_COEFF_SRAM_CTRL_SFT 1
  1673. #define G_SRC_COEFF_SRAM_CTRL_MASK_SFT BIT(1)
  1674. #define G_SRC_ASM_ON_SFT 0
  1675. #define G_SRC_ASM_ON_MASK_SFT BIT(0)
  1676. /* AFE_GENERAL1_ASRC_2CH_CON3 */
  1677. #define G_SRC_ASM_FREQ_4_SFT 0
  1678. #define G_SRC_ASM_FREQ_4_MASK_SFT GENMASK(23, 0)
  1679. /* AFE_GENERAL1_ASRC_2CH_CON4 */
  1680. #define G_SRC_ASM_FREQ_5_SFT 0
  1681. #define G_SRC_ASM_FREQ_5_MASK_SFT GENMASK(23, 0)
  1682. /* AFE_GENERAL1_ASRC_2CH_CON13 */
  1683. #define G_SRC_COEFF_SRAM_ADR_SFT 0
  1684. #define G_SRC_COEFF_SRAM_ADR_MASK_SFT GENMASK(5, 0)
  1685. /* AFE_GENERAL1_ASRC_2CH_CON2 */
  1686. #define G_SRC_CHSET_O16BIT_SFT 19
  1687. #define G_SRC_CHSET_O16BIT_MASK_SFT BIT(19)
  1688. #define G_SRC_CHSET_CLR_IIR_HISTORY_SFT 17
  1689. #define G_SRC_CHSET_CLR_IIR_HISTORY_MASK_SFT BIT(17)
  1690. #define G_SRC_CHSET_IS_MONO_SFT 16
  1691. #define G_SRC_CHSET_IS_MONO_MASK_SFT BIT(16)
  1692. #define G_SRC_CHSET_IIR_EN_SFT 11
  1693. #define G_SRC_CHSET_IIR_EN_MASK_SFT BIT(11)
  1694. #define G_SRC_CHSET_IIR_STAGE_SFT 8
  1695. #define G_SRC_CHSET_IIR_STAGE_MASK_SFT GENMASK(10, 8)
  1696. #define G_SRC_CHSET_STR_CLR_RU_SFT 5
  1697. #define G_SRC_CHSET_STR_CLR_RU_MASK_SFT BIT(5)
  1698. #define G_SRC_CHSET_ON_SFT 2
  1699. #define G_SRC_CHSET_ON_MASK_SFT BIT(2)
  1700. #define G_SRC_COEFF_SRAM_CTRL_SFT 1
  1701. #define G_SRC_COEFF_SRAM_CTRL_MASK_SFT BIT(1)
  1702. #define G_SRC_ASM_ON_SFT 0
  1703. #define G_SRC_ASM_ON_MASK_SFT BIT(0)
  1704. /* AFE_ADDA_DL_SDM_DITHER_CON */
  1705. #define AFE_DL_SDM_DITHER_64TAP_EN_SFT 20
  1706. #define AFE_DL_SDM_DITHER_64TAP_EN_MASK_SFT BIT(20)
  1707. #define AFE_DL_SDM_DITHER_EN_SFT 16
  1708. #define AFE_DL_SDM_DITHER_EN_MASK_SFT BIT(16)
  1709. #define AFE_DL_SDM_DITHER_GAIN_SFT 0
  1710. #define AFE_DL_SDM_DITHER_GAIN_MASK_SFT GENMASK(7, 0)
  1711. /* AFE_ADDA_DL_SDM_AUTO_RESET_CON */
  1712. #define SDM_AUTO_RESET_TEST_ON_SFT 31
  1713. #define SDM_AUTO_RESET_TEST_ON_MASK_SFT BIT(31)
  1714. #define AFE_DL_USE_NEW_2ND_SDM_SFT 28
  1715. #define AFE_DL_USE_NEW_2ND_SDM_MASK_SFT BIT(28)
  1716. #define SDM_AUTO_RESET_COUNT_TH_SFT 0
  1717. #define SDM_AUTO_RESET_COUNT_TH_MASK_SFT GENMASK(23, 0)
  1718. /* AFE_ASRC_2CH_CON0 */
  1719. #define CON0_CHSET_STR_CLR_SFT 4
  1720. #define CON0_CHSET_STR_CLR_MASK_SFT BIT(4)
  1721. #define CON0_ASM_ON_SFT 0
  1722. #define CON0_ASM_ON_MASK_SFT BIT(0)
  1723. /* AFE_ASRC_2CH_CON5 */
  1724. #define CALI_EN_SFT 0
  1725. #define CALI_EN_MASK_SFT BIT(0)
  1726. /* FPGA_CFG4 */
  1727. #define IRQ_COUNTER_SFT 3
  1728. #define IRQ_COUNTER_MASK_SFT GENMASK(31, 3)
  1729. #define IRQ_CLK_COUNTER_CLEAN_SFT 2
  1730. #define IRQ_CLK_COUNTER_CLEAN_MASK_SFT BIT(2)
  1731. #define IRQ_CLK_COUNTER_PAUSE_SFT 1
  1732. #define IRQ_CLK_COUNTER_PAUSE_MASK_SFT BIT(1)
  1733. #define IRQ_CLK_COUNTER_ON_SFT 0
  1734. #define IRQ_CLK_COUNTER_ON_MASK_SFT BIT(0)
  1735. /* FPGA_CFG5 */
  1736. #define WR_MSTR_ON_SFT 16
  1737. #define WR_MSTR_ON_MASK_SFT GENMASK(28, 16)
  1738. #define WR_AG_SEL_SFT 0
  1739. #define WR_AG_SEL_MASK_SFT GENMASK(12, 0)
  1740. /* FPGA_CFG6 */
  1741. #define WR_MSTR_REQ_REAL_SFT 16
  1742. #define WR_MSTR_REQ_REAL_MASK_SFT GENMASK(28, 16)
  1743. #define WR_MSTR_REQ_IN_SFT 0
  1744. #define WR_MSTR_REQ_IN_MASK_SFT GENMASK(12, 0)
  1745. /* FPGA_CFG7 */
  1746. #define MEM1_WDATA_MON0_SFT 0
  1747. #define MEM1_WDATA_MON0_MASK_SFT GENMASK(31, 0)
  1748. /* FPGA_CFG8 */
  1749. #define MEM1_WDATA_MON1_SFT 0
  1750. #define MEM1_WDATA_MON1_MASK_SFT GENMASK(31, 0)
  1751. /* FPGA_CFG9 */
  1752. #define MEM_WE_SFT 31
  1753. #define MEM_WE_MASK_SFT BIT(31)
  1754. #define AFE_HREADY_SFT 30
  1755. #define AFE_HREADY_MASK_SFT BIT(30)
  1756. #define MEM_WR_REQ_SFT 29
  1757. #define MEM_WR_REQ_MASK_SFT BIT(29)
  1758. #define WR_AG_REG_MON_SFT 16
  1759. #define WR_AG_REG_MON_MASK_SFT GENMASK(28, 16)
  1760. #define HCLK_CK_SFT 15
  1761. #define HCLK_CK_MASK_SFT BIT(15)
  1762. #define MEM_RD_REQ_SFT 14
  1763. #define MEM_RD_REQ_MASK_SFT BIT(14)
  1764. #define RD_AG_REQ_MON_SFT 0
  1765. #define RD_AG_REQ_MON_MASK_SFT GENMASK(13, 0)
  1766. /* FPGA_CFG10 */
  1767. #define MEM_BYTE_0_SFT 0
  1768. #define MEM_BYTE_0_MASK_SFT GENMASK(31, 0)
  1769. /* FPGA_CFG11 */
  1770. #define MEM_BYTE_1_SFT 0
  1771. #define MEM_BYTE_1_MASK_SFT GENMASK(31, 0)
  1772. /* FPGA_CFG12 */
  1773. #define RDATA_CNT_SFT 30
  1774. #define RDATA_CNT_MASK_SFT GENMASK(31, 30)
  1775. #define MS2_HREADY_SFT 29
  1776. #define MS2_HREADY_MASK_SFT BIT(29)
  1777. #define MS1_HREADY_SFT 28
  1778. #define MS1_HREADY_MASK_SFT BIT(28)
  1779. #define AG_SEL_SFT 0
  1780. #define AG_SEL_MASK_SFT GENMASK(25, 0)
  1781. /* FPGA_CFG13 */
  1782. #define AFE_ST_SFT 27
  1783. #define AFE_ST_MASK_SFT GENMASK(31, 27)
  1784. #define AG_IN_SERVICE_SFT 0
  1785. #define AG_IN_SERVICE_MASK_SFT GENMASK(25, 0)
  1786. /* ETDM_IN1_CON0 */
  1787. #define ETDM_IN1_CON0_REG_ETDM_IN_EN_SFT 0
  1788. #define ETDM_IN1_CON0_REG_ETDM_IN_EN_MASK_SFT BIT(0)
  1789. #define ETDM_IN1_CON0_REG_SYNC_MODE_SFT 1
  1790. #define ETDM_IN1_CON0_REG_SYNC_MODE_MASK_SFT BIT(1)
  1791. #define ETDM_IN1_CON0_REG_LSB_FIRST_SFT 3
  1792. #define ETDM_IN1_CON0_REG_LSB_FIRST_MASK_SFT BIT(3)
  1793. #define ETDM_IN1_CON0_REG_SOFT_RST_SFT 4
  1794. #define ETDM_IN1_CON0_REG_SOFT_RST_MASK_SFT BIT(4)
  1795. #define ETDM_IN1_CON0_REG_SLAVE_MODE_SFT 5
  1796. #define ETDM_IN1_CON0_REG_SLAVE_MODE_MASK_SFT BIT(5)
  1797. #define ETDM_IN1_CON0_REG_FMT_SFT 6
  1798. #define ETDM_IN1_CON0_REG_FMT_MASK_SFT GENMASK(8, 6)
  1799. #define ETDM_IN1_CON0_REG_LRCK_EDGE_SEL_SFT 10
  1800. #define ETDM_IN1_CON0_REG_LRCK_EDGE_SEL_MASK_SFT BIT(10)
  1801. #define ETDM_IN1_CON0_REG_BIT_LENGTH_SFT 11
  1802. #define ETDM_IN1_CON0_REG_BIT_LENGTH_MASK_SFT GENMASK(15, 11)
  1803. #define ETDM_IN1_CON0_REG_WORD_LENGTH_SFT 16
  1804. #define ETDM_IN1_CON0_REG_WORD_LENGTH_MASK_SFT GENMASK(20, 16)
  1805. #define ETDM_IN1_CON0_REG_CH_NUM_SFT 23
  1806. #define ETDM_IN1_CON0_REG_CH_NUM_MASK_SFT GENMASK(27, 23)
  1807. #define ETDM_IN1_CON0_REG_RELATCH_1X_EN_SEL_DOMAIN_SFT 28
  1808. #define ETDM_IN1_CON0_REG_RELATCH_1X_EN_SEL_DOMAIN_MASK_SFT GENMASK(31, 28)
  1809. #define ETDM_IN1_CON0_REG_VALID_TOGETHER_SFT 31
  1810. #define ETDM_IN1_CON0_REG_VALID_TOGETHER_MASK_SFT BIT(31)
  1811. #define ETDM_IN_CON0_CTRL_MASK 0x1f9ff9e2
  1812. /* ETDM_IN1_CON1 */
  1813. #define ETDM_IN1_CON1_REG_INITIAL_COUNT_SFT 0
  1814. #define ETDM_IN1_CON1_REG_INITIAL_COUNT_MASK_SFT GENMASK(4, 0)
  1815. #define ETDM_IN1_CON1_REG_INITIAL_POINT_SFT 5
  1816. #define ETDM_IN1_CON1_REG_INITIAL_POINT_MASK_SFT GENMASK(9, 5)
  1817. #define ETDM_IN1_CON1_REG_LRCK_AUTO_OFF_SFT 10
  1818. #define ETDM_IN1_CON1_REG_LRCK_AUTO_OFF_MASK_SFT BIT(10)
  1819. #define ETDM_IN1_CON1_REG_BCK_AUTO_OFF_SFT 11
  1820. #define ETDM_IN1_CON1_REG_BCK_AUTO_OFF_MASK_SFT BIT(11)
  1821. #define ETDM_IN1_CON1_REG_INITIAL_LRCK_SFT 13
  1822. #define ETDM_IN1_CON1_REG_INITIAL_LRCK_MASK_SFT BIT(13)
  1823. #define ETDM_IN1_CON1_REG_LRCK_RESET_SFT 15
  1824. #define ETDM_IN1_CON1_REG_LRCK_RESET_MASK_SFT BIT(15)
  1825. #define ETDM_IN1_CON1_PINMUX_MCLK_CTRL_OE_SFT 16
  1826. #define ETDM_IN1_CON1_PINMUX_MCLK_CTRL_OE_MASK_SFT BIT(16)
  1827. #define ETDM_IN1_CON1_REG_OUTPUT_CR_EN_SFT 18
  1828. #define ETDM_IN1_CON1_REG_OUTPUT_CR_EN_MASK_SFT BIT(18)
  1829. #define ETDM_IN1_CON1_REG_LR_ALIGN_SFT 19
  1830. #define ETDM_IN1_CON1_REG_LR_ALIGN_MASK_SFT BIT(19)
  1831. #define ETDM_IN1_CON1_REG_LRCK_WIDTH_SFT 20
  1832. #define ETDM_IN1_CON1_REG_LRCK_WIDTH_MASK_SFT GENMASK(29, 20)
  1833. #define ETDM_IN1_CON1_REG_DIRECT_INPUT_MASTER_BCK_SFT 30
  1834. #define ETDM_IN1_CON1_REG_DIRECT_INPUT_MASTER_BCK_MASK_SFT BIT(30)
  1835. #define ETDM_IN1_CON1_REG_LRCK_AUTO_MODE_SFT 31
  1836. #define ETDM_IN1_CON1_REG_LRCK_AUTO_MODE_MASK_SFT BIT(31)
  1837. #define ETDM_IN_CON1_CTRL_MASK 0xbff10000
  1838. /* ETDM_IN1_CON2 */
  1839. #define ETDM_IN1_CON2_REG_UPDATE_POINT_SFT 0
  1840. #define ETDM_IN1_CON2_REG_UPDATE_POINT_MASK_SFT GENMASK(4, 0)
  1841. #define ETDM_IN1_CON2_REG_UPDATE_GAP_SFT 5
  1842. #define ETDM_IN1_CON2_REG_UPDATE_GAP_MASK_SFT GENMASK(9, 5)
  1843. #define ETDM_IN1_CON2_REG_CLOCK_SOURCE_SEL_SFT 10
  1844. #define ETDM_IN1_CON2_REG_CLOCK_SOURCE_SEL_MASK_SFT GENMASK(12, 10)
  1845. #define ETDM_IN1_CON2_REG_AGENT_USE_ETDM_BCK_SFT 13
  1846. #define ETDM_IN1_CON2_REG_AGENT_USE_ETDM_BCK_MASK_SFT BIT(13)
  1847. #define ETDM_IN1_CON2_REG_CK_EN_SEL_AUTO_SFT 14
  1848. #define ETDM_IN1_CON2_REG_CK_EN_SEL_AUTO_MASK_SFT BIT(14)
  1849. #define ETDM_IN1_CON2_REG_MULTI_IP_ONE_DATA_CH_NUM_SFT 15
  1850. #define ETDM_IN1_CON2_REG_MULTI_IP_ONE_DATA_CH_NUM_MASK_SFT GENMASK(19, 15)
  1851. #define ETDM_IN1_CON2_REG_MASK_AUTO_SFT 20
  1852. #define ETDM_IN1_CON2_REG_MASK_AUTO_MASK_SFT BIT(20)
  1853. #define ETDM_IN1_CON2_REG_MASK_NUM_SFT 21
  1854. #define ETDM_IN1_CON2_REG_MASK_NUM_MASK_SFT GENMASK(25, 21)
  1855. #define ETDM_IN1_CON2_REG_UPDATE_POINT_AUTO_SFT 26
  1856. #define ETDM_IN1_CON2_REG_UPDATE_POINT_AUTO_MASK_SFT BIT(26)
  1857. #define ETDM_IN1_CON2_REG_SDATA_DELAY_0P5T_EN_SFT 27
  1858. #define ETDM_IN1_CON2_REG_SDATA_DELAY_0P5T_EN_MASK_SFT BIT(27)
  1859. #define ETDM_IN1_CON2_REG_SDATA_DELAY_BCK_INV_SFT 28
  1860. #define ETDM_IN1_CON2_REG_SDATA_DELAY_BCK_INV_MASK_SFT BIT(28)
  1861. #define ETDM_IN1_CON2_REG_LRCK_DELAY_0P5T_EN_SFT 29
  1862. #define ETDM_IN1_CON2_REG_LRCK_DELAY_0P5T_EN_MASK_SFT BIT(29)
  1863. #define ETDM_IN1_CON2_REG_LRCK_DELAY_BCK_INV_SFT 30
  1864. #define ETDM_IN1_CON2_REG_LRCK_DELAY_BCK_INV_MASK_SFT BIT(30)
  1865. #define ETDM_IN1_CON2_REG_MULTI_IP_MODE_SFT 31
  1866. #define ETDM_IN1_CON2_REG_MULTI_IP_MODE_MASK_SFT BIT(31)
  1867. #define ETDM_IN_CON2_CTRL_MASK 0x800f8000
  1868. #define ETDM_IN_CON2_MULTI_IP_CH(x) (((x) - 1) << 15)
  1869. #define ETDM_IN_CON2_MULTI_IP_2CH_MODE BIT(31)
  1870. /* ETDM_IN1_CON3 */
  1871. #define ETDM_IN1_CON3_REG_DISABLE_OUT_0_SFT 0
  1872. #define ETDM_IN1_CON3_REG_DISABLE_OUT_0_MASK_SFT BIT(0)
  1873. #define ETDM_IN1_CON3_REG_DISABLE_OUT_1_SFT 1
  1874. #define ETDM_IN1_CON3_REG_DISABLE_OUT_1_MASK_SFT BIT(1)
  1875. #define ETDM_IN1_CON3_REG_DISABLE_OUT_2_SFT 2
  1876. #define ETDM_IN1_CON3_REG_DISABLE_OUT_2_MASK_SFT BIT(2)
  1877. #define ETDM_IN1_CON3_REG_DISABLE_OUT_3_SFT 3
  1878. #define ETDM_IN1_CON3_REG_DISABLE_OUT_3_MASK_SFT BIT(3)
  1879. #define ETDM_IN1_CON3_REG_DISABLE_OUT_4_SFT 4
  1880. #define ETDM_IN1_CON3_REG_DISABLE_OUT_4_MASK_SFT BIT(4)
  1881. #define ETDM_IN1_CON3_REG_DISABLE_OUT_5_SFT 5
  1882. #define ETDM_IN1_CON3_REG_DISABLE_OUT_5_MASK_SFT BIT(5)
  1883. #define ETDM_IN1_CON3_REG_DISABLE_OUT_6_SFT 6
  1884. #define ETDM_IN1_CON3_REG_DISABLE_OUT_6_MASK_SFT BIT(6)
  1885. #define ETDM_IN1_CON3_REG_DISABLE_OUT_7_SFT 7
  1886. #define ETDM_IN1_CON3_REG_DISABLE_OUT_7_MASK_SFT BIT(7)
  1887. #define ETDM_IN1_CON3_REG_DISABLE_OUT_8_SFT 8
  1888. #define ETDM_IN1_CON3_REG_DISABLE_OUT_8_MASK_SFT BIT(8)
  1889. #define ETDM_IN1_CON3_REG_DISABLE_OUT_9_SFT 9
  1890. #define ETDM_IN1_CON3_REG_DISABLE_OUT_9_MASK_SFT BIT(9)
  1891. #define ETDM_IN1_CON3_REG_DISABLE_OUT_10_SFT 10
  1892. #define ETDM_IN1_CON3_REG_DISABLE_OUT_10_MASK_SFT BIT(10)
  1893. #define ETDM_IN1_CON3_REG_DISABLE_OUT_11_SFT 11
  1894. #define ETDM_IN1_CON3_REG_DISABLE_OUT_11_MASK_SFT BIT(11)
  1895. #define ETDM_IN1_CON3_REG_DISABLE_OUT_12_SFT 12
  1896. #define ETDM_IN1_CON3_REG_DISABLE_OUT_12_MASK_SFT BIT(12)
  1897. #define ETDM_IN1_CON3_REG_DISABLE_OUT_13_SFT 13
  1898. #define ETDM_IN1_CON3_REG_DISABLE_OUT_13_MASK_SFT BIT(13)
  1899. #define ETDM_IN1_CON3_REG_DISABLE_OUT_14_SFT 14
  1900. #define ETDM_IN1_CON3_REG_DISABLE_OUT_14_MASK_SFT BIT(14)
  1901. #define ETDM_IN1_CON3_REG_DISABLE_OUT_15_SFT 15
  1902. #define ETDM_IN1_CON3_REG_DISABLE_OUT_15_MASK_SFT BIT(15)
  1903. #define ETDM_IN1_CON3_REG_RJ_DATA_RIGHT_ALIGN_SFT 16
  1904. #define ETDM_IN1_CON3_REG_RJ_DATA_RIGHT_ALIGN_MASK_SFT BIT(16)
  1905. #define ETDM_IN1_CON3_REG_MONITOR_SEL_SFT 17
  1906. #define ETDM_IN1_CON3_REG_MONITOR_SEL_MASK_SFT GENMASK(18, 17)
  1907. #define ETDM_IN1_CON3_REG_CNT_UPPER_LIMIT_SFT 19
  1908. #define ETDM_IN1_CON3_REG_CNT_UPPER_LIMIT_MASK_SFT GENMASK(24, 19)
  1909. #define ETDM_IN1_CON3_REG_COMPACT_SAMPLE_END_DIS_SFT 25
  1910. #define ETDM_IN1_CON3_REG_COMPACT_SAMPLE_END_DIS_MASK_SFT BIT(25)
  1911. #define ETDM_IN1_CON3_REG_FS_TIMING_SEL_SFT 26
  1912. #define ETDM_IN1_CON3_REG_FS_TIMING_SEL_MASK_SFT GENMASK(30, 26)
  1913. #define ETDM_IN1_CON3_REG_SAMPLE_END_MODE_SFT 31
  1914. #define ETDM_IN1_CON3_REG_SAMPLE_END_MODE_MASK_SFT BIT(31)
  1915. #define ETDM_IN_CON3_CTRL_MASK (0x7c000000)
  1916. #define ETDM_IN_CON3_FS(x) (((x) & 0x1f) << 26)
  1917. /* ETDM_IN1_CON4 */
  1918. #define ETDM_IN1_CON4_REG_DSD_MODE_SFT 0
  1919. #define ETDM_IN1_CON4_REG_DSD_MODE_MASK_SFT GENMASK(5, 0)
  1920. #define ETDM_IN1_CON4_REG_DSD_REPACK_AUTO_MODE_SFT 8
  1921. #define ETDM_IN1_CON4_REG_DSD_REPACK_AUTO_MODE_MASK_SFT BIT(8)
  1922. #define ETDM_IN1_CON4_REG_REPACK_WORD_LENGTH_SFT 9
  1923. #define ETDM_IN1_CON4_REG_REPACK_WORD_LENGTH_MASK_SFT GENMASK(10, 9)
  1924. #define ETDM_IN1_CON4_REG_ASYNC_RESET_SFT 11
  1925. #define ETDM_IN1_CON4_REG_ASYNC_RESET_MASK_SFT BIT(11)
  1926. #define ETDM_IN1_CON4_REG_DSD_CHNUM_SFT 12
  1927. #define ETDM_IN1_CON4_REG_DSD_CHNUM_MASK_SFT GENMASK(15, 12)
  1928. #define ETDM_IN1_CON4_REG_SLAVE_BCK_INV_SFT 16
  1929. #define ETDM_IN1_CON4_REG_SLAVE_BCK_INV_MASK_SFT BIT(16)
  1930. #define ETDM_IN1_CON4_REG_SLAVE_LRCK_INV_SFT 17
  1931. #define ETDM_IN1_CON4_REG_SLAVE_LRCK_INV_MASK_SFT BIT(17)
  1932. #define ETDM_IN1_CON4_REG_MASTER_BCK_INV_SFT 18
  1933. #define ETDM_IN1_CON4_REG_MASTER_BCK_INV_MASK_SFT BIT(18)
  1934. #define ETDM_IN1_CON4_REG_MASTER_LRCK_INV_SFT 19
  1935. #define ETDM_IN1_CON4_REG_MASTER_LRCK_INV_MASK_SFT BIT(19)
  1936. #define ETDM_IN1_CON4_REG_RELATCH_1X_EN_SEL_SFT 20
  1937. #define ETDM_IN1_CON4_REG_RELATCH_1X_EN_SEL_MASK_SFT GENMASK(24, 20)
  1938. #define ETDM_IN1_CON4_REG_SAMPLE_END_POINT_SFT 25
  1939. #define ETDM_IN1_CON4_REG_SAMPLE_END_POINT_MASK_SFT GENMASK(29, 25)
  1940. #define ETDM_IN1_CON4_REG_WAIT_LAST_SAMPLE_SFT 30
  1941. #define ETDM_IN1_CON4_REG_WAIT_LAST_SAMPLE_MASK_SFT BIT(30)
  1942. #define ETDM_IN1_CON4_REG_MASTER_BCK_FORCE_ON_SFT 31
  1943. #define ETDM_IN1_CON4_REG_MASTER_BCK_FORCE_ON_MASK_SFT BIT(31)
  1944. #define ETDM_IN_CON4_CTRL_MASK 0x1ff0000
  1945. #define ETDM_IN_CON4_FS(x) (((x) & 0x1f) << 20)
  1946. #define ETDM_IN_CON4_CON0_MASTER_LRCK_INV BIT(19)
  1947. #define ETDM_IN_CON4_CON0_MASTER_BCK_INV BIT(18)
  1948. #define ETDM_IN_CON4_CON0_SLAVE_LRCK_INV BIT(17)
  1949. #define ETDM_IN_CON4_CON0_SLAVE_BCK_INV BIT(16)
  1950. /* ETDM_IN1_CON5 */
  1951. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_0_SFT 0
  1952. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_0_MASK_SFT BIT(0)
  1953. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_1_SFT 1
  1954. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_1_MASK_SFT BIT(1)
  1955. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_2_SFT 2
  1956. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_2_MASK_SFT BIT(2)
  1957. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_3_SFT 3
  1958. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_3_MASK_SFT BIT(3)
  1959. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_4_SFT 4
  1960. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_4_MASK_SFT BIT(4)
  1961. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_5_SFT 5
  1962. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_5_MASK_SFT BIT(5)
  1963. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_6_SFT 6
  1964. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_6_MASK_SFT BIT(6)
  1965. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_7_SFT 7
  1966. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_7_MASK_SFT BIT(7)
  1967. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_8_SFT 8
  1968. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_8_MASK_SFT BIT(8)
  1969. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_9_SFT 9
  1970. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_9_MASK_SFT BIT(9)
  1971. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_10_SFT 10
  1972. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_10_MASK_SFT BIT(10)
  1973. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_11_SFT 11
  1974. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_11_MASK_SFT BIT(11)
  1975. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_12_SFT 12
  1976. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_12_MASK_SFT BIT(12)
  1977. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_13_SFT 13
  1978. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_13_MASK_SFT BIT(13)
  1979. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_14_SFT 14
  1980. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_14_MASK_SFT BIT(14)
  1981. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_15_SFT 15
  1982. #define ETDM_IN1_CON5_REG_ODD_FLAG_EN_15_MASK_SFT BIT(15)
  1983. #define ETDM_IN1_CON5_REG_LR_SWAP_0_SFT 16
  1984. #define ETDM_IN1_CON5_REG_LR_SWAP_0_MASK_SFT BIT(16)
  1985. #define ETDM_IN1_CON5_REG_LR_SWAP_1_SFT 17
  1986. #define ETDM_IN1_CON5_REG_LR_SWAP_1_MASK_SFT BIT(17)
  1987. #define ETDM_IN1_CON5_REG_LR_SWAP_2_SFT 18
  1988. #define ETDM_IN1_CON5_REG_LR_SWAP_2_MASK_SFT BIT(18)
  1989. #define ETDM_IN1_CON5_REG_LR_SWAP_3_SFT 19
  1990. #define ETDM_IN1_CON5_REG_LR_SWAP_3_MASK_SFT BIT(19)
  1991. #define ETDM_IN1_CON5_REG_LR_SWAP_4_SFT 20
  1992. #define ETDM_IN1_CON5_REG_LR_SWAP_4_MASK_SFT BIT(20)
  1993. #define ETDM_IN1_CON5_REG_LR_SWAP_5_SFT 21
  1994. #define ETDM_IN1_CON5_REG_LR_SWAP_5_MASK_SFT BIT(21)
  1995. #define ETDM_IN1_CON5_REG_LR_SWAP_6_SFT 22
  1996. #define ETDM_IN1_CON5_REG_LR_SWAP_6_MASK_SFT BIT(22)
  1997. #define ETDM_IN1_CON5_REG_LR_SWAP_7_SFT 23
  1998. #define ETDM_IN1_CON5_REG_LR_SWAP_7_MASK_SFT BIT(23)
  1999. #define ETDM_IN1_CON5_REG_LR_SWAP_8_SFT 24
  2000. #define ETDM_IN1_CON5_REG_LR_SWAP_8_MASK_SFT BIT(24)
  2001. #define ETDM_IN1_CON5_REG_LR_SWAP_9_SFT 25
  2002. #define ETDM_IN1_CON5_REG_LR_SWAP_9_MASK_SFT BIT(25)
  2003. #define ETDM_IN1_CON5_REG_LR_SWAP_10_SFT 26
  2004. #define ETDM_IN1_CON5_REG_LR_SWAP_10_MASK_SFT BIT(26)
  2005. #define ETDM_IN1_CON5_REG_LR_SWAP_11_SFT 27
  2006. #define ETDM_IN1_CON5_REG_LR_SWAP_11_MASK_SFT BIT(27)
  2007. #define ETDM_IN1_CON5_REG_LR_SWAP_12_SFT 28
  2008. #define ETDM_IN1_CON5_REG_LR_SWAP_12_MASK_SFT BIT(28)
  2009. #define ETDM_IN1_CON5_REG_LR_SWAP_13_SFT 29
  2010. #define ETDM_IN1_CON5_REG_LR_SWAP_13_MASK_SFT BIT(29)
  2011. #define ETDM_IN1_CON5_REG_LR_SWAP_14_SFT 30
  2012. #define ETDM_IN1_CON5_REG_LR_SWAP_14_MASK_SFT BIT(30)
  2013. #define ETDM_IN1_CON5_REG_LR_SWAP_15_SFT 31
  2014. #define ETDM_IN1_CON5_REG_LR_SWAP_15_MASK_SFT BIT(31)
  2015. /* ETDM_IN1_CON6 */
  2016. #define ETDM_IN1_CON6_LCH_DATA_REG_SFT 0
  2017. #define ETDM_IN1_CON6_LCH_DATA_REG_MASK_SFT GENMASK(31, 0)
  2018. /* ETDM_IN1_CON7 */
  2019. #define ETDM_IN1_CON7_RCH_DATA_REG_SFT 0
  2020. #define ETDM_IN1_CON7_RCH_DATA_REG_MASK_SFT GENMASK(31, 0)
  2021. /* ETDM_IN1_CON8 */
  2022. #define ETDM_IN1_CON8_REG_AFIFO_THRESHOLD_SFT 29
  2023. #define ETDM_IN1_CON8_REG_AFIFO_THRESHOLD_MASK_SFT GENMASK(30, 29)
  2024. #define ETDM_IN1_CON8_REG_CK_EN_SEL_MANUAL_SFT 16
  2025. #define ETDM_IN1_CON8_REG_CK_EN_SEL_MANUAL_MASK_SFT GENMASK(25, 16)
  2026. #define ETDM_IN1_CON8_REG_AFIFO_SW_RESET_SFT 15
  2027. #define ETDM_IN1_CON8_REG_AFIFO_SW_RESET_MASK_SFT BIT(15)
  2028. #define ETDM_IN1_CON8_REG_AFIFO_RESET_SEL_SFT 14
  2029. #define ETDM_IN1_CON8_REG_AFIFO_RESET_SEL_MASK_SFT BIT(14)
  2030. #define ETDM_IN1_CON8_REG_AFIFO_AUTO_RESET_DIS_SFT 9
  2031. #define ETDM_IN1_CON8_REG_AFIFO_AUTO_RESET_DIS_MASK_SFT BIT(9)
  2032. #define ETDM_IN1_CON8_REG_ETDM_USE_AFIFO_SFT 8
  2033. #define ETDM_IN1_CON8_REG_ETDM_USE_AFIFO_MASK_SFT BIT(8)
  2034. #define ETDM_IN1_CON8_REG_AFIFO_CLOCK_DOMAIN_SEL_SFT 5
  2035. #define ETDM_IN1_CON8_REG_AFIFO_CLOCK_DOMAIN_SEL_MASK_SFT GENMASK(7, 5)
  2036. #define ETDM_IN1_CON8_REG_AFIFO_MODE_SFT 0
  2037. #define ETDM_IN1_CON8_REG_AFIFO_MODE_MASK_SFT GENMASK(4, 0)
  2038. #define ETDM_IN_CON8_FS(x) (((x) & 0x1f) << 0)
  2039. #define ETDM_IN_CON8_CTRL_MASK 0x13f
  2040. #define AUDIO_TOP_CON0 0x0000
  2041. #define AUDIO_TOP_CON1 0x0004
  2042. #define AUDIO_TOP_CON2 0x0008
  2043. #define AUDIO_TOP_CON3 0x000c
  2044. #define AFE_DAC_CON0 0x0010
  2045. #define AFE_I2S_CON 0x0018
  2046. #define AFE_CONN0 0x0020
  2047. #define AFE_CONN1 0x0024
  2048. #define AFE_CONN2 0x0028
  2049. #define AFE_CONN3 0x002c
  2050. #define AFE_CONN4 0x0030
  2051. #define AFE_I2S_CON1 0x0034
  2052. #define AFE_I2S_CON2 0x0038
  2053. #define AFE_I2S_CON3 0x0040
  2054. #define AFE_CONN5 0x0044
  2055. #define AFE_CONN_24BIT 0x0048
  2056. #define AFE_DL1_CON0 0x004c
  2057. #define AFE_DL1_BASE_MSB 0x0050
  2058. #define AFE_DL1_BASE 0x0054
  2059. #define AFE_DL1_CUR_MSB 0x0058
  2060. #define AFE_DL1_CUR 0x005c
  2061. #define AFE_DL1_END_MSB 0x0060
  2062. #define AFE_DL1_END 0x0064
  2063. #define AFE_DL2_CON0 0x0068
  2064. #define AFE_DL2_BASE_MSB 0x006c
  2065. #define AFE_DL2_BASE 0x0070
  2066. #define AFE_DL2_CUR_MSB 0x0074
  2067. #define AFE_DL2_CUR 0x0078
  2068. #define AFE_DL2_END_MSB 0x007c
  2069. #define AFE_DL2_END 0x0080
  2070. #define AFE_DL3_CON0 0x0084
  2071. #define AFE_DL3_BASE_MSB 0x0088
  2072. #define AFE_DL3_BASE 0x008c
  2073. #define AFE_DL3_CUR_MSB 0x0090
  2074. #define AFE_DL3_CUR 0x0094
  2075. #define AFE_DL3_END_MSB 0x0098
  2076. #define AFE_DL3_END 0x009c
  2077. #define AFE_CONN6 0x00bc
  2078. #define AFE_DL4_CON0 0x00cc
  2079. #define AFE_DL4_BASE_MSB 0x00d0
  2080. #define AFE_DL4_BASE 0x00d4
  2081. #define AFE_DL4_CUR_MSB 0x00d8
  2082. #define AFE_DL4_CUR 0x00dc
  2083. #define AFE_DL4_END_MSB 0x00e0
  2084. #define AFE_DL4_END 0x00e4
  2085. #define AFE_DL12_CON0 0x00e8
  2086. #define AFE_DL12_BASE_MSB 0x00ec
  2087. #define AFE_DL12_BASE 0x00f0
  2088. #define AFE_DL12_CUR_MSB 0x00f4
  2089. #define AFE_DL12_CUR 0x00f8
  2090. #define AFE_DL12_END_MSB 0x00fc
  2091. #define AFE_DL12_END 0x0100
  2092. #define AFE_ADDA_DL_SRC2_CON0 0x0108
  2093. #define AFE_ADDA_DL_SRC2_CON1 0x010c
  2094. #define AFE_ADDA_UL_SRC_CON0 0x0114
  2095. #define AFE_ADDA_UL_SRC_CON1 0x0118
  2096. #define AFE_ADDA_TOP_CON0 0x0120
  2097. #define AFE_ADDA_UL_DL_CON0 0x0124
  2098. #define AFE_ADDA_SRC_DEBUG 0x012c
  2099. #define AFE_ADDA_SRC_DEBUG_MON0 0x0130
  2100. #define AFE_ADDA_SRC_DEBUG_MON1 0x0134
  2101. #define AFE_ADDA_UL_SRC_MON0 0x0148
  2102. #define AFE_ADDA_UL_SRC_MON1 0x014c
  2103. #define AFE_SECURE_CON0 0x0150
  2104. #define AFE_SRAM_BOUND 0x0154
  2105. #define AFE_SECURE_CON1 0x0158
  2106. #define AFE_SECURE_CONN0 0x015c
  2107. #define AFE_VUL_CON0 0x0170
  2108. #define AFE_VUL_BASE_MSB 0x0174
  2109. #define AFE_VUL_BASE 0x0178
  2110. #define AFE_VUL_CUR_MSB 0x017c
  2111. #define AFE_VUL_CUR 0x0180
  2112. #define AFE_VUL_END_MSB 0x0184
  2113. #define AFE_VUL_END 0x0188
  2114. #define AFE_SIDETONE_DEBUG 0x01d0
  2115. #define AFE_SIDETONE_MON 0x01d4
  2116. #define AFE_SINEGEN_CON2 0x01dc
  2117. #define AFE_SIDETONE_CON0 0x01e0
  2118. #define AFE_SIDETONE_COEFF 0x01e4
  2119. #define AFE_SIDETONE_CON1 0x01e8
  2120. #define AFE_SIDETONE_GAIN 0x01ec
  2121. #define AFE_SINEGEN_CON0 0x01f0
  2122. #define AFE_TOP_CON0 0x0200
  2123. #define AFE_VUL2_CON0 0x020c
  2124. #define AFE_VUL2_BASE_MSB 0x0210
  2125. #define AFE_VUL2_BASE 0x0214
  2126. #define AFE_VUL2_CUR_MSB 0x0218
  2127. #define AFE_VUL2_CUR 0x021c
  2128. #define AFE_VUL2_END_MSB 0x0220
  2129. #define AFE_VUL2_END 0x0224
  2130. #define AFE_VUL3_CON0 0x0228
  2131. #define AFE_VUL3_BASE_MSB 0x022c
  2132. #define AFE_VUL3_BASE 0x0230
  2133. #define AFE_VUL3_CUR_MSB 0x0234
  2134. #define AFE_VUL3_CUR 0x0238
  2135. #define AFE_VUL3_END_MSB 0x023c
  2136. #define AFE_VUL3_END 0x0240
  2137. #define AFE_BUSY 0x0244
  2138. #define AFE_BUS_CFG 0x0250
  2139. #define AFE_ADDA_PREDIS_CON0 0x0260
  2140. #define AFE_ADDA_PREDIS_CON1 0x0264
  2141. #define AFE_I2S_MON 0x027c
  2142. #define AFE_ADDA_IIR_COEF_02_01 0x0290
  2143. #define AFE_ADDA_IIR_COEF_04_03 0x0294
  2144. #define AFE_ADDA_IIR_COEF_06_05 0x0298
  2145. #define AFE_ADDA_IIR_COEF_08_07 0x029c
  2146. #define AFE_ADDA_IIR_COEF_10_09 0x02a0
  2147. #define AFE_IRQ_MCU_CON1 0x02e4
  2148. #define AFE_IRQ_MCU_CON2 0x02e8
  2149. #define AFE_DAC_MON 0x02ec
  2150. #define AFE_IRQ_MCU_CON3 0x02f0
  2151. #define AFE_IRQ_MCU_CON4 0x02f4
  2152. #define AFE_IRQ_MCU_CNT0 0x0300
  2153. #define AFE_IRQ_MCU_CNT6 0x0304
  2154. #define AFE_IRQ_MCU_CNT8 0x0308
  2155. #define AFE_IRQ_MCU_DSP2_EN 0x030c
  2156. #define AFE_IRQ0_MCU_CNT_MON 0x0310
  2157. #define AFE_IRQ6_MCU_CNT_MON 0x0314
  2158. #define AFE_VUL4_CON0 0x0358
  2159. #define AFE_VUL4_BASE_MSB 0x035c
  2160. #define AFE_VUL4_BASE 0x0360
  2161. #define AFE_VUL4_CUR_MSB 0x0364
  2162. #define AFE_VUL4_CUR 0x0368
  2163. #define AFE_VUL4_END_MSB 0x036c
  2164. #define AFE_VUL4_END 0x0370
  2165. #define AFE_VUL12_CON0 0x0374
  2166. #define AFE_VUL12_BASE_MSB 0x0378
  2167. #define AFE_VUL12_BASE 0x037c
  2168. #define AFE_VUL12_CUR_MSB 0x0380
  2169. #define AFE_VUL12_CUR 0x0384
  2170. #define AFE_VUL12_END_MSB 0x0388
  2171. #define AFE_VUL12_END 0x038c
  2172. #define AFE_IRQ3_MCU_CNT_MON 0x0398
  2173. #define AFE_IRQ4_MCU_CNT_MON 0x039c
  2174. #define AFE_IRQ_MCU_CON0 0x03a0
  2175. #define AFE_IRQ_MCU_STATUS 0x03a4
  2176. #define AFE_IRQ_MCU_CLR 0x03a8
  2177. #define AFE_IRQ_MCU_CNT1 0x03ac
  2178. #define AFE_IRQ_MCU_CNT2 0x03b0
  2179. #define AFE_IRQ_MCU_EN 0x03b4
  2180. #define AFE_IRQ_MCU_MON2 0x03b8
  2181. #define AFE_IRQ_MCU_CNT5 0x03bc
  2182. #define AFE_IRQ1_MCU_CNT_MON 0x03c0
  2183. #define AFE_IRQ2_MCU_CNT_MON 0x03c4
  2184. #define AFE_IRQ5_MCU_CNT_MON 0x03cc
  2185. #define AFE_IRQ_MCU_DSP_EN 0x03d0
  2186. #define AFE_IRQ_MCU_SCP_EN 0x03d4
  2187. #define AFE_IRQ_MCU_CNT7 0x03dc
  2188. #define AFE_IRQ7_MCU_CNT_MON 0x03e0
  2189. #define AFE_IRQ_MCU_CNT3 0x03e4
  2190. #define AFE_IRQ_MCU_CNT4 0x03e8
  2191. #define AFE_IRQ_MCU_CNT11 0x03ec
  2192. #define AFE_APLL1_TUNER_CFG 0x03f0
  2193. #define AFE_APLL2_TUNER_CFG 0x03f4
  2194. #define AFE_IRQ_MCU_MISS_CLR 0x03f8
  2195. #define AFE_CONN33 0x0408
  2196. #define AFE_IRQ_MCU_CNT12 0x040c
  2197. #define AFE_GAIN1_CON0 0x0410
  2198. #define AFE_GAIN1_CON1 0x0414
  2199. #define AFE_GAIN1_CON2 0x0418
  2200. #define AFE_GAIN1_CON3 0x041c
  2201. #define AFE_CONN7 0x0420
  2202. #define AFE_GAIN1_CUR 0x0424
  2203. #define AFE_GAIN2_CON0 0x0428
  2204. #define AFE_GAIN2_CON1 0x042c
  2205. #define AFE_GAIN2_CON2 0x0430
  2206. #define AFE_GAIN2_CON3 0x0434
  2207. #define AFE_CONN8 0x0438
  2208. #define AFE_GAIN2_CUR 0x043c
  2209. #define AFE_CONN9 0x0440
  2210. #define AFE_CONN10 0x0444
  2211. #define AFE_CONN11 0x0448
  2212. #define AFE_CONN12 0x044c
  2213. #define AFE_CONN13 0x0450
  2214. #define AFE_CONN14 0x0454
  2215. #define AFE_CONN15 0x0458
  2216. #define AFE_CONN16 0x045c
  2217. #define AFE_CONN17 0x0460
  2218. #define AFE_CONN18 0x0464
  2219. #define AFE_CONN19 0x0468
  2220. #define AFE_CONN20 0x046c
  2221. #define AFE_CONN21 0x0470
  2222. #define AFE_CONN22 0x0474
  2223. #define AFE_CONN23 0x0478
  2224. #define AFE_CONN24 0x047c
  2225. #define AFE_CONN_RS 0x0494
  2226. #define AFE_CONN_DI 0x0498
  2227. #define AFE_CONN25 0x04b0
  2228. #define AFE_CONN26 0x04b4
  2229. #define AFE_CONN27 0x04b8
  2230. #define AFE_CONN28 0x04bc
  2231. #define AFE_CONN29 0x04c0
  2232. #define AFE_CONN30 0x04c4
  2233. #define AFE_CONN31 0x04c8
  2234. #define AFE_CONN32 0x04cc
  2235. #define AFE_SRAM_DELSEL_CON1 0x04f4
  2236. #define AFE_CONN56 0x0500
  2237. #define AFE_CONN57 0x0504
  2238. #define AFE_CONN58 0x0508
  2239. #define AFE_CONN59 0x050c
  2240. #define AFE_CONN56_1 0x0510
  2241. #define AFE_CONN57_1 0x0514
  2242. #define AFE_CONN58_1 0x0518
  2243. #define AFE_CONN59_1 0x051c
  2244. #define PCM_INTF_CON1 0x0530
  2245. #define PCM_INTF_CON2 0x0538
  2246. #define PCM2_INTF_CON 0x053c
  2247. #define AFE_CM1_CON 0x0550
  2248. #define AFE_CONN34 0x0580
  2249. #define FPGA_CFG0 0x05b0
  2250. #define FPGA_CFG1 0x05b4
  2251. #define FPGA_CFG2 0x05c0
  2252. #define FPGA_CFG3 0x05c4
  2253. #define AUDIO_TOP_DBG_CON 0x05c8
  2254. #define AUDIO_TOP_DBG_MON0 0x05cc
  2255. #define AUDIO_TOP_DBG_MON1 0x05d0
  2256. #define AFE_IRQ8_MCU_CNT_MON 0x05e4
  2257. #define AFE_IRQ11_MCU_CNT_MON 0x05e8
  2258. #define AFE_IRQ12_MCU_CNT_MON 0x05ec
  2259. #define AFE_IRQ_MCU_CNT9 0x0600
  2260. #define AFE_IRQ_MCU_CNT10 0x0604
  2261. #define AFE_IRQ_MCU_CNT13 0x0608
  2262. #define AFE_IRQ_MCU_CNT14 0x060c
  2263. #define AFE_IRQ_MCU_CNT15 0x0610
  2264. #define AFE_IRQ_MCU_CNT16 0x0614
  2265. #define AFE_IRQ_MCU_CNT17 0x0618
  2266. #define AFE_IRQ_MCU_CNT18 0x061c
  2267. #define AFE_IRQ_MCU_CNT19 0x0620
  2268. #define AFE_IRQ_MCU_CNT20 0x0624
  2269. #define AFE_IRQ_MCU_CNT21 0x0628
  2270. #define AFE_IRQ_MCU_CNT22 0x062c
  2271. #define AFE_IRQ_MCU_CNT23 0x0630
  2272. #define AFE_IRQ_MCU_CNT24 0x0634
  2273. #define AFE_IRQ_MCU_CNT25 0x0638
  2274. #define AFE_IRQ_MCU_CNT26 0x063c
  2275. #define AFE_IRQ9_MCU_CNT_MON 0x0660
  2276. #define AFE_IRQ10_MCU_CNT_MON 0x0664
  2277. #define AFE_IRQ13_MCU_CNT_MON 0x0668
  2278. #define AFE_IRQ14_MCU_CNT_MON 0x066c
  2279. #define AFE_IRQ15_MCU_CNT_MON 0x0670
  2280. #define AFE_IRQ16_MCU_CNT_MON 0x0674
  2281. #define AFE_IRQ17_MCU_CNT_MON 0x0678
  2282. #define AFE_IRQ18_MCU_CNT_MON 0x067c
  2283. #define AFE_IRQ19_MCU_CNT_MON 0x0680
  2284. #define AFE_IRQ20_MCU_CNT_MON 0x0684
  2285. #define AFE_IRQ21_MCU_CNT_MON 0x0688
  2286. #define AFE_IRQ22_MCU_CNT_MON 0x068c
  2287. #define AFE_IRQ23_MCU_CNT_MON 0x0690
  2288. #define AFE_IRQ24_MCU_CNT_MON 0x0694
  2289. #define AFE_IRQ25_MCU_CNT_MON 0x0698
  2290. #define AFE_IRQ26_MCU_CNT_MON 0x069c
  2291. #define AFE_IRQ31_MCU_CNT_MON 0x06a0
  2292. #define AFE_GENERAL_REG0 0x0800
  2293. #define AFE_GENERAL_REG1 0x0804
  2294. #define AFE_GENERAL_REG2 0x0808
  2295. #define AFE_GENERAL_REG3 0x080c
  2296. #define AFE_GENERAL_REG4 0x0810
  2297. #define AFE_GENERAL_REG5 0x0814
  2298. #define AFE_GENERAL_REG6 0x0818
  2299. #define AFE_GENERAL_REG7 0x081c
  2300. #define AFE_GENERAL_REG8 0x0820
  2301. #define AFE_GENERAL_REG9 0x0824
  2302. #define AFE_GENERAL_REG10 0x0828
  2303. #define AFE_GENERAL_REG11 0x082c
  2304. #define AFE_GENERAL_REG12 0x0830
  2305. #define AFE_GENERAL_REG13 0x0834
  2306. #define AFE_GENERAL_REG14 0x0838
  2307. #define AFE_GENERAL_REG15 0x083c
  2308. #define AFE_CBIP_CFG0 0x0840
  2309. #define AFE_CBIP_MON0 0x0844
  2310. #define AFE_CBIP_SLV_MUX_MON0 0x0848
  2311. #define AFE_CBIP_SLV_DECODER_MON0 0x084c
  2312. #define AFE_ADDA6_MTKAIF_MON0 0x0854
  2313. #define AFE_ADDA6_MTKAIF_MON1 0x0858
  2314. #define AFE_AWB_CON0 0x085c
  2315. #define AFE_AWB_BASE_MSB 0x0860
  2316. #define AFE_AWB_BASE 0x0864
  2317. #define AFE_AWB_CUR_MSB 0x0868
  2318. #define AFE_AWB_CUR 0x086c
  2319. #define AFE_AWB_END_MSB 0x0870
  2320. #define AFE_AWB_END 0x0874
  2321. #define AFE_AWB2_CON0 0x0878
  2322. #define AFE_AWB2_BASE_MSB 0x087c
  2323. #define AFE_AWB2_BASE 0x0880
  2324. #define AFE_AWB2_CUR_MSB 0x0884
  2325. #define AFE_AWB2_CUR 0x0888
  2326. #define AFE_AWB2_END_MSB 0x088c
  2327. #define AFE_AWB2_END 0x0890
  2328. #define AFE_DAI_CON0 0x0894
  2329. #define AFE_DAI_BASE_MSB 0x0898
  2330. #define AFE_DAI_BASE 0x089c
  2331. #define AFE_DAI_CUR_MSB 0x08a0
  2332. #define AFE_DAI_CUR 0x08a4
  2333. #define AFE_DAI_END_MSB 0x08a8
  2334. #define AFE_DAI_END 0x08ac
  2335. #define AFE_DAI2_CON0 0x08b0
  2336. #define AFE_DAI2_BASE_MSB 0x08b4
  2337. #define AFE_DAI2_BASE 0x08b8
  2338. #define AFE_DAI2_CUR_MSB 0x08bc
  2339. #define AFE_DAI2_CUR 0x08c0
  2340. #define AFE_DAI2_END_MSB 0x08c4
  2341. #define AFE_DAI2_END 0x08c8
  2342. #define AFE_MEMIF_CON0 0x08cc
  2343. #define AFE_CONN0_1 0x0900
  2344. #define AFE_CONN1_1 0x0904
  2345. #define AFE_CONN2_1 0x0908
  2346. #define AFE_CONN3_1 0x090c
  2347. #define AFE_CONN4_1 0x0910
  2348. #define AFE_CONN5_1 0x0914
  2349. #define AFE_CONN6_1 0x0918
  2350. #define AFE_CONN7_1 0x091c
  2351. #define AFE_CONN8_1 0x0920
  2352. #define AFE_CONN9_1 0x0924
  2353. #define AFE_CONN10_1 0x0928
  2354. #define AFE_CONN11_1 0x092c
  2355. #define AFE_CONN12_1 0x0930
  2356. #define AFE_CONN13_1 0x0934
  2357. #define AFE_CONN14_1 0x0938
  2358. #define AFE_CONN15_1 0x093c
  2359. #define AFE_CONN16_1 0x0940
  2360. #define AFE_CONN17_1 0x0944
  2361. #define AFE_CONN18_1 0x0948
  2362. #define AFE_CONN19_1 0x094c
  2363. #define AFE_CONN20_1 0x0950
  2364. #define AFE_CONN21_1 0x0954
  2365. #define AFE_CONN22_1 0x0958
  2366. #define AFE_CONN23_1 0x095c
  2367. #define AFE_CONN24_1 0x0960
  2368. #define AFE_CONN25_1 0x0964
  2369. #define AFE_CONN26_1 0x0968
  2370. #define AFE_CONN27_1 0x096c
  2371. #define AFE_CONN28_1 0x0970
  2372. #define AFE_CONN29_1 0x0974
  2373. #define AFE_CONN30_1 0x0978
  2374. #define AFE_CONN31_1 0x097c
  2375. #define AFE_CONN32_1 0x0980
  2376. #define AFE_CONN33_1 0x0984
  2377. #define AFE_CONN34_1 0x0988
  2378. #define AFE_CONN_RS_1 0x098c
  2379. #define AFE_CONN_DI_1 0x0990
  2380. #define AFE_CONN_24BIT_1 0x0994
  2381. #define AFE_CONN_REG 0x0998
  2382. #define AFE_CONN35 0x09a0
  2383. #define AFE_CONN36 0x09a4
  2384. #define AFE_CONN37 0x09a8
  2385. #define AFE_CONN38 0x09ac
  2386. #define AFE_CONN35_1 0x09b0
  2387. #define AFE_CONN36_1 0x09b4
  2388. #define AFE_CONN37_1 0x09b8
  2389. #define AFE_CONN38_1 0x09bc
  2390. #define AFE_CONN39 0x09c0
  2391. #define AFE_CONN40 0x09c4
  2392. #define AFE_CONN41 0x09c8
  2393. #define AFE_CONN42 0x09cc
  2394. #define AFE_CONN39_1 0x09e0
  2395. #define AFE_CONN40_1 0x09e4
  2396. #define AFE_CONN41_1 0x09e8
  2397. #define AFE_CONN42_1 0x09ec
  2398. #define AFE_I2S_CON4 0x09f8
  2399. #define AFE_CONN60 0x0a64
  2400. #define AFE_CONN61 0x0a68
  2401. #define AFE_CONN62 0x0a6c
  2402. #define AFE_CONN63 0x0a70
  2403. #define AFE_CONN64 0x0a74
  2404. #define AFE_CONN65 0x0a78
  2405. #define AFE_CONN66 0x0a7c
  2406. #define AFE_ADDA6_TOP_CON0 0x0a80
  2407. #define AFE_ADDA6_UL_SRC_CON0 0x0a84
  2408. #define AFE_ADDA6_UL_SRC_CON1 0x0a88
  2409. #define AFE_ADDA6_SRC_DEBUG 0x0a8c
  2410. #define AFE_ADDA6_SRC_DEBUG_MON0 0x0a90
  2411. #define AFE_ADDA6_ULCF_CFG_02_01 0x0aa0
  2412. #define AFE_ADDA6_ULCF_CFG_04_03 0x0aa4
  2413. #define AFE_ADDA6_ULCF_CFG_06_05 0x0aa8
  2414. #define AFE_ADDA6_ULCF_CFG_08_07 0x0aac
  2415. #define AFE_ADDA6_ULCF_CFG_10_09 0x0ab0
  2416. #define AFE_ADDA6_ULCF_CFG_12_11 0x0ab4
  2417. #define AFE_ADDA6_ULCF_CFG_14_13 0x0ab8
  2418. #define AFE_ADDA6_ULCF_CFG_16_15 0x0abc
  2419. #define AFE_ADDA6_ULCF_CFG_18_17 0x0ac0
  2420. #define AFE_ADDA6_ULCF_CFG_20_19 0x0ac4
  2421. #define AFE_ADDA6_ULCF_CFG_22_21 0x0ac8
  2422. #define AFE_ADDA6_ULCF_CFG_24_23 0x0acc
  2423. #define AFE_ADDA6_ULCF_CFG_26_25 0x0ad0
  2424. #define AFE_ADDA6_ULCF_CFG_28_27 0x0ad4
  2425. #define AFE_ADDA6_ULCF_CFG_30_29 0x0ad8
  2426. #define AFE_ADD6A_UL_SRC_MON0 0x0ae4
  2427. #define AFE_ADDA6_UL_SRC_MON1 0x0ae8
  2428. #define AFE_CONN43 0x0af8
  2429. #define AFE_CONN43_1 0x0afc
  2430. #define AFE_MOD_DAI_CON0 0x0b00
  2431. #define AFE_MOD_DAI_BASE_MSB 0x0b04
  2432. #define AFE_MOD_DAI_BASE 0x0b08
  2433. #define AFE_MOD_DAI_CUR_MSB 0x0b0c
  2434. #define AFE_MOD_DAI_CUR 0x0b10
  2435. #define AFE_MOD_DAI_END_MSB 0x0b14
  2436. #define AFE_MOD_DAI_END 0x0b18
  2437. #define AFE_AWB_RCH_MON 0x0b70
  2438. #define AFE_AWB_LCH_MON 0x0b74
  2439. #define AFE_VUL_RCH_MON 0x0b78
  2440. #define AFE_VUL_LCH_MON 0x0b7c
  2441. #define AFE_VUL12_RCH_MON 0x0b80
  2442. #define AFE_VUL12_LCH_MON 0x0b84
  2443. #define AFE_VUL2_RCH_MON 0x0b88
  2444. #define AFE_VUL2_LCH_MON 0x0b8c
  2445. #define AFE_DAI_DATA_MON 0x0b90
  2446. #define AFE_MOD_DAI_DATA_MON 0x0b94
  2447. #define AFE_DAI2_DATA_MON 0x0b98
  2448. #define AFE_AWB2_RCH_MON 0x0b9c
  2449. #define AFE_AWB2_LCH_MON 0x0ba0
  2450. #define AFE_VUL3_RCH_MON 0x0ba4
  2451. #define AFE_VUL3_LCH_MON 0x0ba8
  2452. #define AFE_VUL4_RCH_MON 0x0bac
  2453. #define AFE_VUL4_LCH_MON 0x0bb0
  2454. #define AFE_VUL5_RCH_MON 0x0bb4
  2455. #define AFE_VUL5_LCH_MON 0x0bb8
  2456. #define AFE_VUL6_RCH_MON 0x0bbc
  2457. #define AFE_VUL6_LCH_MON 0x0bc0
  2458. #define AFE_DL1_RCH_MON 0x0bc4
  2459. #define AFE_DL1_LCH_MON 0x0bc8
  2460. #define AFE_DL2_RCH_MON 0x0bcc
  2461. #define AFE_DL2_LCH_MON 0x0bd0
  2462. #define AFE_DL12_RCH1_MON 0x0bd4
  2463. #define AFE_DL12_LCH1_MON 0x0bd8
  2464. #define AFE_DL12_RCH2_MON 0x0bdc
  2465. #define AFE_DL12_LCH2_MON 0x0be0
  2466. #define AFE_DL3_RCH_MON 0x0be4
  2467. #define AFE_DL3_LCH_MON 0x0be8
  2468. #define AFE_DL4_RCH_MON 0x0bec
  2469. #define AFE_DL4_LCH_MON 0x0bf0
  2470. #define AFE_DL5_RCH_MON 0x0bf4
  2471. #define AFE_DL5_LCH_MON 0x0bf8
  2472. #define AFE_DL6_RCH_MON 0x0bfc
  2473. #define AFE_DL6_LCH_MON 0x0c00
  2474. #define AFE_DL7_RCH_MON 0x0c04
  2475. #define AFE_DL7_LCH_MON 0x0c08
  2476. #define AFE_DL8_RCH_MON 0x0c0c
  2477. #define AFE_DL8_LCH_MON 0x0c10
  2478. #define AFE_VUL5_CON0 0x0c14
  2479. #define AFE_VUL5_BASE_MSB 0x0c18
  2480. #define AFE_VUL5_BASE 0x0c1c
  2481. #define AFE_VUL5_CUR_MSB 0x0c20
  2482. #define AFE_VUL5_CUR 0x0c24
  2483. #define AFE_VUL5_END_MSB 0x0c28
  2484. #define AFE_VUL5_END 0x0c2c
  2485. #define AFE_VUL6_CON0 0x0c30
  2486. #define AFE_VUL6_BASE_MSB 0x0c34
  2487. #define AFE_VUL6_BASE 0x0c38
  2488. #define AFE_VUL6_CUR_MSB 0x0c3c
  2489. #define AFE_VUL6_CUR 0x0c40
  2490. #define AFE_VUL6_END_MSB 0x0c44
  2491. #define AFE_VUL6_END 0x0c48
  2492. #define AFE_ADDA_DL_SDM_DCCOMP_CON 0x0c50
  2493. #define AFE_ADDA_DL_SDM_TEST 0x0c54
  2494. #define AFE_ADDA_DL_DC_COMP_CFG0 0x0c58
  2495. #define AFE_ADDA_DL_DC_COMP_CFG1 0x0c5c
  2496. #define AFE_ADDA_DL_SDM_FIFO_MON 0x0c60
  2497. #define AFE_ADDA_DL_SRC_LCH_MON 0x0c64
  2498. #define AFE_ADDA_DL_SRC_RCH_MON 0x0c68
  2499. #define AFE_ADDA_DL_SDM_OUT_MON 0x0c6c
  2500. #define AFE_ADDA_DL_SDM_DITHER_CON 0x0c70
  2501. #define AFE_ADDA_DL_SDM_AUTO_RESET_CON 0x0c74
  2502. #define AFE_CONNSYS_I2S_CON 0x0c78
  2503. #define AFE_CONNSYS_I2S_MON 0x0c7c
  2504. #define AFE_ASRC_2CH_CON0 0x0c80
  2505. #define AFE_ASRC_2CH_CON1 0x0c84
  2506. #define AFE_ASRC_2CH_CON2 0x0c88
  2507. #define AFE_ASRC_2CH_CON3 0x0c8c
  2508. #define AFE_ASRC_2CH_CON4 0x0c90
  2509. #define AFE_ASRC_2CH_CON5 0x0c94
  2510. #define AFE_ASRC_2CH_CON6 0x0c98
  2511. #define AFE_ASRC_2CH_CON7 0x0c9c
  2512. #define AFE_ASRC_2CH_CON8 0x0ca0
  2513. #define AFE_ASRC_2CH_CON9 0x0ca4
  2514. #define AFE_ASRC_2CH_CON10 0x0ca8
  2515. #define AFE_ASRC_2CH_CON12 0x0cb0
  2516. #define AFE_ASRC_2CH_CON13 0x0cb4
  2517. #define AFE_ADDA6_IIR_COEF_02_01 0x0ce0
  2518. #define AFE_ADDA6_IIR_COEF_04_03 0x0ce4
  2519. #define AFE_ADDA6_IIR_COEF_06_05 0x0ce8
  2520. #define AFE_ADDA6_IIR_COEF_08_07 0x0cec
  2521. #define AFE_ADDA6_IIR_COEF_10_09 0x0cf0
  2522. #define AFE_CONN67 0x0cf4
  2523. #define AFE_CONN68 0x0cf8
  2524. #define AFE_CONN69 0x0cfc
  2525. #define AFE_SE_PROT_SIDEBAND 0x0d38
  2526. #define AFE_SE_DOMAIN_SIDEBAND0 0x0d3c
  2527. #define AFE_ADDA_PREDIS_CON2 0x0d40
  2528. #define AFE_ADDA_PREDIS_CON3 0x0d44
  2529. #define AFE_SE_DOMAIN_SIDEBAND1 0x0d54
  2530. #define AFE_SE_DOMAIN_SIDEBAND2 0x0d58
  2531. #define AFE_SE_DOMAIN_SIDEBAND3 0x0d5c
  2532. #define AFE_CONN44 0x0d70
  2533. #define AFE_CONN45 0x0d74
  2534. #define AFE_CONN46 0x0d78
  2535. #define AFE_CONN47 0x0d7c
  2536. #define AFE_CONN44_1 0x0d80
  2537. #define AFE_CONN45_1 0x0d84
  2538. #define AFE_CONN46_1 0x0d88
  2539. #define AFE_CONN47_1 0x0d8c
  2540. #define AFE_HD_ENGEN_ENABLE 0x0dd0
  2541. #define AFE_ADDA_DL_NLE_FIFO_MON 0x0dfc
  2542. #define AFE_ADDA_MTKAIF_CFG0 0x0e00
  2543. #define AFE_CONN67_1 0x0e04
  2544. #define AFE_CONN68_1 0x0e08
  2545. #define AFE_CONN69_1 0x0e0c
  2546. #define AFE_ADDA_MTKAIF_SYNCWORD_CFG 0x0e14
  2547. #define AFE_ADDA_MTKAIF_RX_CFG0 0x0e20
  2548. #define AFE_ADDA_MTKAIF_RX_CFG1 0x0e24
  2549. #define AFE_ADDA_MTKAIF_RX_CFG2 0x0e28
  2550. #define AFE_ADDA_MTKAIF_MON0 0x0e34
  2551. #define AFE_ADDA_MTKAIF_MON1 0x0e38
  2552. #define AFE_AUD_PAD_TOP 0x0e40
  2553. #define AFE_DL_NLE_R_CFG0 0x0e44
  2554. #define AFE_DL_NLE_R_CFG1 0x0e48
  2555. #define AFE_DL_NLE_L_CFG0 0x0e4c
  2556. #define AFE_DL_NLE_L_CFG1 0x0e50
  2557. #define AFE_DL_NLE_R_MON0 0x0e54
  2558. #define AFE_DL_NLE_R_MON1 0x0e58
  2559. #define AFE_DL_NLE_R_MON2 0x0e5c
  2560. #define AFE_DL_NLE_L_MON0 0x0e60
  2561. #define AFE_DL_NLE_L_MON1 0x0e64
  2562. #define AFE_DL_NLE_L_MON2 0x0e68
  2563. #define AFE_DL_NLE_GAIN_CFG0 0x0e6c
  2564. #define AFE_ADDA6_MTKAIF_CFG0 0x0e70
  2565. #define AFE_ADDA6_MTKAIF_RX_CFG0 0x0e74
  2566. #define AFE_ADDA6_MTKAIF_RX_CFG1 0x0e78
  2567. #define AFE_ADDA6_MTKAIF_RX_CFG2 0x0e7c
  2568. #define AFE_GENERAL1_ASRC_2CH_CON0 0x0e80
  2569. #define AFE_GENERAL1_ASRC_2CH_CON1 0x0e84
  2570. #define AFE_GENERAL1_ASRC_2CH_CON2 0x0e88
  2571. #define AFE_GENERAL1_ASRC_2CH_CON3 0x0e8c
  2572. #define AFE_GENERAL1_ASRC_2CH_CON4 0x0e90
  2573. #define AFE_GENERAL1_ASRC_2CH_CON5 0x0e94
  2574. #define AFE_GENERAL1_ASRC_2CH_CON6 0x0e98
  2575. #define AFE_GENERAL1_ASRC_2CH_CON7 0x0e9c
  2576. #define AFE_GENERAL1_ASRC_2CH_CON8 0x0ea0
  2577. #define AFE_GENERAL1_ASRC_2CH_CON9 0x0ea4
  2578. #define AFE_GENERAL1_ASRC_2CH_CON10 0x0ea8
  2579. #define AFE_GENERAL1_ASRC_2CH_CON12 0x0eb0
  2580. #define AFE_GENERAL1_ASRC_2CH_CON13 0x0eb4
  2581. #define GENERAL_ASRC_MODE 0x0eb8
  2582. #define GENERAL_ASRC_EN_ON 0x0ebc
  2583. #define AFE_CONN48 0x0ec0
  2584. #define AFE_CONN49 0x0ec4
  2585. #define AFE_CONN50 0x0ec8
  2586. #define AFE_CONN51 0x0ecc
  2587. #define AFE_CONN52 0x0ed0
  2588. #define AFE_CONN53 0x0ed4
  2589. #define AFE_CONN54 0x0ed8
  2590. #define AFE_CONN55 0x0edc
  2591. #define AFE_CONN48_1 0x0ee0
  2592. #define AFE_CONN49_1 0x0ee4
  2593. #define AFE_CONN50_1 0x0ee8
  2594. #define AFE_CONN51_1 0x0eec
  2595. #define AFE_CONN52_1 0x0ef0
  2596. #define AFE_CONN53_1 0x0ef4
  2597. #define AFE_CONN54_1 0x0ef8
  2598. #define AFE_CONN55_1 0x0efc
  2599. #define AFE_GENERAL2_ASRC_2CH_CON0 0x0f00
  2600. #define AFE_GENERAL2_ASRC_2CH_CON1 0x0f04
  2601. #define AFE_GENERAL2_ASRC_2CH_CON2 0x0f08
  2602. #define AFE_GENERAL2_ASRC_2CH_CON3 0x0f0c
  2603. #define AFE_GENERAL2_ASRC_2CH_CON4 0x0f10
  2604. #define AFE_GENERAL2_ASRC_2CH_CON5 0x0f14
  2605. #define AFE_GENERAL2_ASRC_2CH_CON6 0x0f18
  2606. #define AFE_GENERAL2_ASRC_2CH_CON7 0x0f1c
  2607. #define AFE_GENERAL2_ASRC_2CH_CON8 0x0f20
  2608. #define AFE_GENERAL2_ASRC_2CH_CON9 0x0f24
  2609. #define AFE_GENERAL2_ASRC_2CH_CON10 0x0f28
  2610. #define AFE_GENERAL2_ASRC_2CH_CON12 0x0f30
  2611. #define AFE_GENERAL2_ASRC_2CH_CON13 0x0f34
  2612. #define AFE_DL5_CON0 0x0f4c
  2613. #define AFE_DL5_BASE_MSB 0x0f50
  2614. #define AFE_DL5_BASE 0x0f54
  2615. #define AFE_DL5_CUR_MSB 0x0f58
  2616. #define AFE_DL5_CUR 0x0f5c
  2617. #define AFE_DL5_END_MSB 0x0f60
  2618. #define AFE_DL5_END 0x0f64
  2619. #define AFE_DL6_CON0 0x0f68
  2620. #define AFE_DL6_BASE_MSB 0x0f6c
  2621. #define AFE_DL6_BASE 0x0f70
  2622. #define AFE_DL6_CUR_MSB 0x0f74
  2623. #define AFE_DL6_CUR 0x0f78
  2624. #define AFE_DL6_END_MSB 0x0f7c
  2625. #define AFE_DL6_END 0x0f80
  2626. #define AFE_DL7_CON0 0x0f84
  2627. #define AFE_DL7_BASE_MSB 0x0f88
  2628. #define AFE_DL7_BASE 0x0f8c
  2629. #define AFE_DL7_CUR_MSB 0x0f90
  2630. #define AFE_DL7_CUR 0x0f94
  2631. #define AFE_DL7_END_MSB 0x0f98
  2632. #define AFE_DL7_END 0x0f9c
  2633. #define AFE_DL8_CON0 0x0fa0
  2634. #define AFE_DL8_BASE_MSB 0x0fa4
  2635. #define AFE_DL8_BASE 0x0fa8
  2636. #define AFE_DL8_CUR_MSB 0x0fac
  2637. #define AFE_DL8_CUR 0x0fb0
  2638. #define AFE_DL8_END_MSB 0x0fb4
  2639. #define AFE_DL8_END 0x0fb8
  2640. #define AFE_SE_SECURE_CON 0x1004
  2641. #define AFE_PROT_SIDEBAND_MON 0x1008
  2642. #define AFE_DOMAIN_SIDEBAND0_MON 0x100c
  2643. #define AFE_DOMAIN_SIDEBAND1_MON 0x1010
  2644. #define AFE_DOMAIN_SIDEBAND2_MON 0x1014
  2645. #define AFE_DOMAIN_SIDEBAND3_MON 0x1018
  2646. #define AFE_SECURE_MASK_CONN0 0x1020
  2647. #define AFE_SECURE_MASK_CONN1 0x1024
  2648. #define AFE_SECURE_MASK_CONN2 0x1028
  2649. #define AFE_SECURE_MASK_CONN3 0x102c
  2650. #define AFE_SECURE_MASK_CONN4 0x1030
  2651. #define AFE_SECURE_MASK_CONN5 0x1034
  2652. #define AFE_SECURE_MASK_CONN6 0x1038
  2653. #define AFE_SECURE_MASK_CONN7 0x103c
  2654. #define AFE_SECURE_MASK_CONN8 0x1040
  2655. #define AFE_SECURE_MASK_CONN9 0x1044
  2656. #define AFE_SECURE_MASK_CONN10 0x1048
  2657. #define AFE_SECURE_MASK_CONN11 0x104c
  2658. #define AFE_SECURE_MASK_CONN12 0x1050
  2659. #define AFE_SECURE_MASK_CONN13 0x1054
  2660. #define AFE_SECURE_MASK_CONN14 0x1058
  2661. #define AFE_SECURE_MASK_CONN15 0x105c
  2662. #define AFE_SECURE_MASK_CONN16 0x1060
  2663. #define AFE_SECURE_MASK_CONN17 0x1064
  2664. #define AFE_SECURE_MASK_CONN18 0x1068
  2665. #define AFE_SECURE_MASK_CONN19 0x106c
  2666. #define AFE_SECURE_MASK_CONN20 0x1070
  2667. #define AFE_SECURE_MASK_CONN21 0x1074
  2668. #define AFE_SECURE_MASK_CONN22 0x1078
  2669. #define AFE_SECURE_MASK_CONN23 0x107c
  2670. #define AFE_SECURE_MASK_CONN24 0x1080
  2671. #define AFE_SECURE_MASK_CONN25 0x1084
  2672. #define AFE_SECURE_MASK_CONN26 0x1088
  2673. #define AFE_SECURE_MASK_CONN27 0x108c
  2674. #define AFE_SECURE_MASK_CONN28 0x1090
  2675. #define AFE_SECURE_MASK_CONN29 0x1094
  2676. #define AFE_SECURE_MASK_CONN30 0x1098
  2677. #define AFE_SECURE_MASK_CONN31 0x109c
  2678. #define AFE_SECURE_MASK_CONN32 0x10a0
  2679. #define AFE_SECURE_MASK_CONN33 0x10a4
  2680. #define AFE_SECURE_MASK_CONN34 0x10a8
  2681. #define AFE_SECURE_MASK_CONN35 0x10ac
  2682. #define AFE_SECURE_MASK_CONN36 0x10b0
  2683. #define AFE_SECURE_MASK_CONN37 0x10b4
  2684. #define AFE_SECURE_MASK_CONN38 0x10b8
  2685. #define AFE_SECURE_MASK_CONN39 0x10bc
  2686. #define AFE_SECURE_MASK_CONN40 0x10c0
  2687. #define AFE_SECURE_MASK_CONN41 0x10c4
  2688. #define AFE_SECURE_MASK_CONN42 0x10c8
  2689. #define AFE_SECURE_MASK_CONN43 0x10cc
  2690. #define AFE_SECURE_MASK_CONN44 0x10d0
  2691. #define AFE_SECURE_MASK_CONN45 0x10d4
  2692. #define AFE_SECURE_MASK_CONN46 0x10d8
  2693. #define AFE_SECURE_MASK_CONN47 0x10dc
  2694. #define AFE_SECURE_MASK_CONN48 0x10e0
  2695. #define AFE_SECURE_MASK_CONN49 0x10e4
  2696. #define AFE_SECURE_MASK_CONN50 0x10e8
  2697. #define AFE_SECURE_MASK_CONN51 0x10ec
  2698. #define AFE_SECURE_MASK_CONN52 0x10f0
  2699. #define AFE_SECURE_MASK_CONN53 0x10f4
  2700. #define AFE_SECURE_MASK_CONN54 0x10f8
  2701. #define AFE_SECURE_MASK_CONN55 0x10fc
  2702. #define AFE_SECURE_MASK_CONN56 0x1100
  2703. #define AFE_SECURE_MASK_CONN57 0x1104
  2704. #define AFE_SECURE_MASK_CONN0_1 0x1108
  2705. #define AFE_SECURE_MASK_CONN1_1 0x110c
  2706. #define AFE_SECURE_MASK_CONN2_1 0x1110
  2707. #define AFE_SECURE_MASK_CONN3_1 0x1114
  2708. #define AFE_SECURE_MASK_CONN4_1 0x1118
  2709. #define AFE_SECURE_MASK_CONN5_1 0x111c
  2710. #define AFE_SECURE_MASK_CONN6_1 0x1120
  2711. #define AFE_SECURE_MASK_CONN7_1 0x1124
  2712. #define AFE_SECURE_MASK_CONN8_1 0x1128
  2713. #define AFE_SECURE_MASK_CONN9_1 0x112c
  2714. #define AFE_SECURE_MASK_CONN10_1 0x1130
  2715. #define AFE_SECURE_MASK_CONN11_1 0x1134
  2716. #define AFE_SECURE_MASK_CONN12_1 0x1138
  2717. #define AFE_SECURE_MASK_CONN13_1 0x113c
  2718. #define AFE_SECURE_MASK_CONN14_1 0x1140
  2719. #define AFE_SECURE_MASK_CONN15_1 0x1144
  2720. #define AFE_SECURE_MASK_CONN16_1 0x1148
  2721. #define AFE_SECURE_MASK_CONN17_1 0x114c
  2722. #define AFE_SECURE_MASK_CONN18_1 0x1150
  2723. #define AFE_SECURE_MASK_CONN19_1 0x1154
  2724. #define AFE_SECURE_MASK_CONN20_1 0x1158
  2725. #define AFE_SECURE_MASK_CONN21_1 0x115c
  2726. #define AFE_SECURE_MASK_CONN22_1 0x1160
  2727. #define AFE_SECURE_MASK_CONN23_1 0x1164
  2728. #define AFE_SECURE_MASK_CONN24_1 0x1168
  2729. #define AFE_SECURE_MASK_CONN25_1 0x116c
  2730. #define AFE_SECURE_MASK_CONN26_1 0x1170
  2731. #define AFE_SECURE_MASK_CONN27_1 0x1174
  2732. #define AFE_SECURE_MASK_CONN28_1 0x1178
  2733. #define AFE_SECURE_MASK_CONN29_1 0x117c
  2734. #define AFE_SECURE_MASK_CONN30_1 0x1180
  2735. #define AFE_SECURE_MASK_CONN31_1 0x1184
  2736. #define AFE_SECURE_MASK_CONN32_1 0x1188
  2737. #define AFE_SECURE_MASK_CONN33_1 0x118c
  2738. #define AFE_SECURE_MASK_CONN34_1 0x1190
  2739. #define AFE_SECURE_MASK_CONN35_1 0x1194
  2740. #define AFE_SECURE_MASK_CONN36_1 0x1198
  2741. #define AFE_SECURE_MASK_CONN37_1 0x119c
  2742. #define AFE_SECURE_MASK_CONN38_1 0x11a0
  2743. #define AFE_SECURE_MASK_CONN39_1 0x11a4
  2744. #define AFE_SECURE_MASK_CONN40_1 0x11a8
  2745. #define AFE_SECURE_MASK_CONN41_1 0x11ac
  2746. #define AFE_SECURE_MASK_CONN42_1 0x11b0
  2747. #define AFE_SECURE_MASK_CONN43_1 0x11b4
  2748. #define AFE_SECURE_MASK_CONN44_1 0x11b8
  2749. #define AFE_SECURE_MASK_CONN45_1 0x11bc
  2750. #define AFE_SECURE_MASK_CONN46_1 0x11c0
  2751. #define AFE_SECURE_MASK_CONN47_1 0x11c4
  2752. #define AFE_SECURE_MASK_CONN48_1 0x11c8
  2753. #define AFE_SECURE_MASK_CONN49_1 0x11cc
  2754. #define AFE_SECURE_MASK_CONN50_1 0x11d0
  2755. #define AFE_SECURE_MASK_CONN51_1 0x11d4
  2756. #define AFE_SECURE_MASK_CONN52_1 0x11d8
  2757. #define AFE_SECURE_MASK_CONN53_1 0x11dc
  2758. #define AFE_SECURE_MASK_CONN54_1 0x11e0
  2759. #define AFE_SECURE_MASK_CONN55_1 0x11e4
  2760. #define AFE_SECURE_MASK_CONN56_1 0x11e8
  2761. #define AFE_CONN60_1 0x11f0
  2762. #define AFE_CONN61_1 0x11f4
  2763. #define AFE_CONN62_1 0x11f8
  2764. #define AFE_CONN63_1 0x11fc
  2765. #define AFE_CONN64_1 0x1220
  2766. #define AFE_CONN65_1 0x1224
  2767. #define AFE_CONN66_1 0x1228
  2768. #define FPGA_CFG4 0x1230
  2769. #define FPGA_CFG5 0x1234
  2770. #define FPGA_CFG6 0x1238
  2771. #define FPGA_CFG7 0x123c
  2772. #define FPGA_CFG8 0x1240
  2773. #define FPGA_CFG9 0x1244
  2774. #define FPGA_CFG10 0x1248
  2775. #define FPGA_CFG11 0x124c
  2776. #define FPGA_CFG12 0x1250
  2777. #define FPGA_CFG13 0x1254
  2778. #define ETDM_IN1_CON0 0x1430
  2779. #define ETDM_IN1_CON1 0x1434
  2780. #define ETDM_IN1_CON2 0x1438
  2781. #define ETDM_IN1_CON3 0x143c
  2782. #define ETDM_IN1_CON4 0x1440
  2783. #define ETDM_IN1_CON5 0x1444
  2784. #define ETDM_IN1_CON6 0x1448
  2785. #define ETDM_IN1_CON7 0x144c
  2786. #define ETDM_IN1_CON8 0x1450
  2787. #define ETDM_OUT1_CON0 0x1454
  2788. #define ETDM_OUT1_CON1 0x1458
  2789. #define ETDM_OUT1_CON2 0x145c
  2790. #define ETDM_OUT1_CON3 0x1460
  2791. #define ETDM_OUT1_CON4 0x1464
  2792. #define ETDM_OUT1_CON5 0x1468
  2793. #define ETDM_OUT1_CON6 0x146c
  2794. #define ETDM_OUT1_CON7 0x1470
  2795. #define ETDM_OUT1_CON8 0x1474
  2796. #define ETDM_IN1_MON 0x1478
  2797. #define ETDM_OUT1_MON 0x147c
  2798. #define ETDM_0_3_COWORK_CON0 0x18b0
  2799. #define ETDM_0_3_COWORK_CON1 0x18b4
  2800. #define ETDM_0_3_COWORK_CON3 0x18bc
  2801. #define AFE_MAX_REGISTER ETDM_0_3_COWORK_CON3
  2802. #define AFE_IRQ_STATUS_BITS 0x87FFFFFF
  2803. #define AFE_IRQ_CNT_SHIFT 0
  2804. #define AFE_IRQ_CNT_MASK 0x3ffff
  2805. #endif