mt8186-dai-adda.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // MediaTek ALSA SoC Audio DAI ADDA Control
  4. //
  5. // Copyright (c) 2022 MediaTek Inc.
  6. // Author: Jiaxin Yu <[email protected]>
  7. #include <linux/regmap.h>
  8. #include <linux/delay.h>
  9. #include "mt8186-afe-clk.h"
  10. #include "mt8186-afe-common.h"
  11. #include "mt8186-afe-gpio.h"
  12. #include "mt8186-interconnection.h"
  13. enum {
  14. UL_IIR_SW = 0,
  15. UL_IIR_5HZ,
  16. UL_IIR_10HZ,
  17. UL_IIR_25HZ,
  18. UL_IIR_50HZ,
  19. UL_IIR_75HZ,
  20. };
  21. enum {
  22. AUDIO_SDM_LEVEL_MUTE = 0,
  23. AUDIO_SDM_LEVEL_NORMAL = 0x1d,
  24. /* if you change level normal */
  25. /* you need to change formula of hp impedance and dc trim too */
  26. };
  27. enum {
  28. AUDIO_SDM_2ND = 0,
  29. AUDIO_SDM_3RD,
  30. };
  31. enum {
  32. DELAY_DATA_MISO1 = 0,
  33. DELAY_DATA_MISO2,
  34. };
  35. enum {
  36. MTK_AFE_ADDA_DL_RATE_8K = 0,
  37. MTK_AFE_ADDA_DL_RATE_11K = 1,
  38. MTK_AFE_ADDA_DL_RATE_12K = 2,
  39. MTK_AFE_ADDA_DL_RATE_16K = 3,
  40. MTK_AFE_ADDA_DL_RATE_22K = 4,
  41. MTK_AFE_ADDA_DL_RATE_24K = 5,
  42. MTK_AFE_ADDA_DL_RATE_32K = 6,
  43. MTK_AFE_ADDA_DL_RATE_44K = 7,
  44. MTK_AFE_ADDA_DL_RATE_48K = 8,
  45. MTK_AFE_ADDA_DL_RATE_96K = 9,
  46. MTK_AFE_ADDA_DL_RATE_192K = 10,
  47. };
  48. enum {
  49. MTK_AFE_ADDA_UL_RATE_8K = 0,
  50. MTK_AFE_ADDA_UL_RATE_16K = 1,
  51. MTK_AFE_ADDA_UL_RATE_32K = 2,
  52. MTK_AFE_ADDA_UL_RATE_48K = 3,
  53. MTK_AFE_ADDA_UL_RATE_96K = 4,
  54. MTK_AFE_ADDA_UL_RATE_192K = 5,
  55. MTK_AFE_ADDA_UL_RATE_48K_HD = 6,
  56. };
  57. #define SDM_AUTO_RESET_THRESHOLD 0x190000
  58. struct mtk_afe_adda_priv {
  59. int dl_rate;
  60. int ul_rate;
  61. };
  62. static struct mtk_afe_adda_priv *get_adda_priv_by_name(struct mtk_base_afe *afe,
  63. const char *name)
  64. {
  65. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  66. int dai_id;
  67. if (strncmp(name, "aud_dac", 7) == 0 || strncmp(name, "aud_adc", 7) == 0)
  68. dai_id = MT8186_DAI_ADDA;
  69. else
  70. return NULL;
  71. return afe_priv->dai_priv[dai_id];
  72. }
  73. static unsigned int adda_dl_rate_transform(struct mtk_base_afe *afe,
  74. unsigned int rate)
  75. {
  76. switch (rate) {
  77. case 8000:
  78. return MTK_AFE_ADDA_DL_RATE_8K;
  79. case 11025:
  80. return MTK_AFE_ADDA_DL_RATE_11K;
  81. case 12000:
  82. return MTK_AFE_ADDA_DL_RATE_12K;
  83. case 16000:
  84. return MTK_AFE_ADDA_DL_RATE_16K;
  85. case 22050:
  86. return MTK_AFE_ADDA_DL_RATE_22K;
  87. case 24000:
  88. return MTK_AFE_ADDA_DL_RATE_24K;
  89. case 32000:
  90. return MTK_AFE_ADDA_DL_RATE_32K;
  91. case 44100:
  92. return MTK_AFE_ADDA_DL_RATE_44K;
  93. case 48000:
  94. return MTK_AFE_ADDA_DL_RATE_48K;
  95. case 96000:
  96. return MTK_AFE_ADDA_DL_RATE_96K;
  97. case 192000:
  98. return MTK_AFE_ADDA_DL_RATE_192K;
  99. default:
  100. dev_info(afe->dev, "%s(), rate %d invalid, use 48kHz!!!\n",
  101. __func__, rate);
  102. }
  103. return MTK_AFE_ADDA_DL_RATE_48K;
  104. }
  105. static unsigned int adda_ul_rate_transform(struct mtk_base_afe *afe,
  106. unsigned int rate)
  107. {
  108. switch (rate) {
  109. case 8000:
  110. return MTK_AFE_ADDA_UL_RATE_8K;
  111. case 16000:
  112. return MTK_AFE_ADDA_UL_RATE_16K;
  113. case 32000:
  114. return MTK_AFE_ADDA_UL_RATE_32K;
  115. case 48000:
  116. return MTK_AFE_ADDA_UL_RATE_48K;
  117. case 96000:
  118. return MTK_AFE_ADDA_UL_RATE_96K;
  119. case 192000:
  120. return MTK_AFE_ADDA_UL_RATE_192K;
  121. default:
  122. dev_info(afe->dev, "%s(), rate %d invalid, use 48kHz!!!\n",
  123. __func__, rate);
  124. }
  125. return MTK_AFE_ADDA_UL_RATE_48K;
  126. }
  127. /* dai component */
  128. static const struct snd_kcontrol_new mtk_adda_dl_ch1_mix[] = {
  129. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1 Switch", AFE_CONN3, I_DL1_CH1, 1, 0),
  130. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH1 Switch", AFE_CONN3, I_DL12_CH1, 1, 0),
  131. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1 Switch", AFE_CONN3, I_DL2_CH1, 1, 0),
  132. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1 Switch", AFE_CONN3, I_DL3_CH1, 1, 0),
  133. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH1 Switch", AFE_CONN3_1, I_DL4_CH1, 1, 0),
  134. SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH1 Switch", AFE_CONN3_1, I_DL5_CH1, 1, 0),
  135. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH1 Switch", AFE_CONN3_1, I_DL6_CH1, 1, 0),
  136. SOC_DAPM_SINGLE_AUTODISABLE("DL8_CH1 Switch", AFE_CONN3_1, I_DL8_CH1, 1, 0),
  137. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2 Switch", AFE_CONN3,
  138. I_ADDA_UL_CH2, 1, 0),
  139. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1 Switch", AFE_CONN3,
  140. I_ADDA_UL_CH1, 1, 0),
  141. SOC_DAPM_SINGLE_AUTODISABLE("GAIN1_OUT_CH1 Switch", AFE_CONN3,
  142. I_GAIN1_OUT_CH1, 1, 0),
  143. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1 Switch", AFE_CONN3,
  144. I_PCM_1_CAP_CH1, 1, 0),
  145. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1 Switch", AFE_CONN3,
  146. I_PCM_2_CAP_CH1, 1, 0),
  147. SOC_DAPM_SINGLE_AUTODISABLE("SRC_1_OUT_CH1 Switch", AFE_CONN3_1,
  148. I_SRC_1_OUT_CH1, 1, 0),
  149. SOC_DAPM_SINGLE_AUTODISABLE("SRC_2_OUT_CH1 Switch", AFE_CONN3_1,
  150. I_SRC_2_OUT_CH1, 1, 0),
  151. };
  152. static const struct snd_kcontrol_new mtk_adda_dl_ch2_mix[] = {
  153. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1 Switch", AFE_CONN4, I_DL1_CH1, 1, 0),
  154. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH2 Switch", AFE_CONN4, I_DL1_CH2, 1, 0),
  155. SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH2 Switch", AFE_CONN4, I_DL12_CH2, 1, 0),
  156. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1 Switch", AFE_CONN4, I_DL2_CH1, 1, 0),
  157. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH2 Switch", AFE_CONN4, I_DL2_CH2, 1, 0),
  158. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1 Switch", AFE_CONN4, I_DL3_CH1, 1, 0),
  159. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH2 Switch", AFE_CONN4, I_DL3_CH2, 1, 0),
  160. SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH2 Switch", AFE_CONN4_1, I_DL4_CH2, 1, 0),
  161. SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH2 Switch", AFE_CONN4_1, I_DL5_CH2, 1, 0),
  162. SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH2 Switch", AFE_CONN4_1, I_DL6_CH2, 1, 0),
  163. SOC_DAPM_SINGLE_AUTODISABLE("DL8_CH2 Switch", AFE_CONN4_1, I_DL8_CH2, 1, 0),
  164. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2 Switch", AFE_CONN4,
  165. I_ADDA_UL_CH2, 1, 0),
  166. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1 Switch", AFE_CONN4,
  167. I_ADDA_UL_CH1, 1, 0),
  168. SOC_DAPM_SINGLE_AUTODISABLE("GAIN1_OUT_CH2 Switch", AFE_CONN4,
  169. I_GAIN1_OUT_CH2, 1, 0),
  170. SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH2 Switch", AFE_CONN4,
  171. I_PCM_1_CAP_CH2, 1, 0),
  172. SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH2 Switch", AFE_CONN4,
  173. I_PCM_2_CAP_CH2, 1, 0),
  174. SOC_DAPM_SINGLE_AUTODISABLE("SRC_1_OUT_CH2 Switch", AFE_CONN4_1,
  175. I_SRC_1_OUT_CH2, 1, 0),
  176. SOC_DAPM_SINGLE_AUTODISABLE("SRC_2_OUT_CH2 Switch", AFE_CONN4_1,
  177. I_SRC_2_OUT_CH2, 1, 0),
  178. };
  179. enum {
  180. SUPPLY_SEQ_ADDA_AFE_ON,
  181. SUPPLY_SEQ_ADDA_DL_ON,
  182. SUPPLY_SEQ_ADDA_AUD_PAD_TOP,
  183. SUPPLY_SEQ_ADDA_MTKAIF_CFG,
  184. SUPPLY_SEQ_ADDA_FIFO,
  185. SUPPLY_SEQ_ADDA_AP_DMIC,
  186. SUPPLY_SEQ_ADDA_UL_ON,
  187. };
  188. static int mtk_adda_ul_src_dmic(struct mtk_base_afe *afe, int id)
  189. {
  190. unsigned int reg;
  191. switch (id) {
  192. case MT8186_DAI_ADDA:
  193. case MT8186_DAI_AP_DMIC:
  194. reg = AFE_ADDA_UL_SRC_CON0;
  195. break;
  196. default:
  197. return -EINVAL;
  198. }
  199. /* dmic mode, 3.25M*/
  200. regmap_update_bits(afe->regmap, reg,
  201. DIGMIC_3P25M_1P625M_SEL_MASK_SFT, 0);
  202. regmap_update_bits(afe->regmap, reg,
  203. DMIC_LOW_POWER_CTL_MASK_SFT, 0);
  204. /* turn on dmic, ch1, ch2 */
  205. regmap_update_bits(afe->regmap, reg,
  206. UL_SDM_3_LEVEL_MASK_SFT,
  207. BIT(UL_SDM_3_LEVEL_SFT));
  208. regmap_update_bits(afe->regmap, reg,
  209. UL_MODE_3P25M_CH1_CTL_MASK_SFT,
  210. BIT(UL_MODE_3P25M_CH1_CTL_SFT));
  211. regmap_update_bits(afe->regmap, reg,
  212. UL_MODE_3P25M_CH2_CTL_MASK_SFT,
  213. BIT(UL_MODE_3P25M_CH2_CTL_SFT));
  214. return 0;
  215. }
  216. static int mtk_adda_ul_event(struct snd_soc_dapm_widget *w,
  217. struct snd_kcontrol *kcontrol,
  218. int event)
  219. {
  220. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  221. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  222. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  223. int mtkaif_dmic = afe_priv->mtkaif_dmic;
  224. dev_dbg(afe->dev, "%s(), name %s, event 0x%x, mtkaif_dmic %d\n",
  225. __func__, w->name, event, mtkaif_dmic);
  226. switch (event) {
  227. case SND_SOC_DAPM_PRE_PMU:
  228. mt8186_afe_gpio_request(afe->dev, true, MT8186_DAI_ADDA, 1);
  229. /* update setting to dmic */
  230. if (mtkaif_dmic) {
  231. /* mtkaif_rxif_data_mode = 1, dmic */
  232. regmap_update_bits(afe->regmap, AFE_ADDA_MTKAIF_RX_CFG0,
  233. 0x1, 0x1);
  234. /* dmic mode, 3.25M*/
  235. regmap_update_bits(afe->regmap, AFE_ADDA_MTKAIF_RX_CFG0,
  236. MTKAIF_RXIF_VOICE_MODE_MASK_SFT,
  237. 0x0);
  238. mtk_adda_ul_src_dmic(afe, MT8186_DAI_ADDA);
  239. }
  240. break;
  241. case SND_SOC_DAPM_POST_PMD:
  242. /* should delayed 1/fs(smallest is 8k) = 125us before afe off */
  243. usleep_range(125, 135);
  244. mt8186_afe_gpio_request(afe->dev, false, MT8186_DAI_ADDA, 1);
  245. break;
  246. default:
  247. break;
  248. }
  249. return 0;
  250. }
  251. static int mtk_adda_pad_top_event(struct snd_soc_dapm_widget *w,
  252. struct snd_kcontrol *kcontrol,
  253. int event)
  254. {
  255. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  256. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  257. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  258. switch (event) {
  259. case SND_SOC_DAPM_PRE_PMU:
  260. if (afe_priv->mtkaif_protocol == MTKAIF_PROTOCOL_2_CLK_P2)
  261. regmap_write(afe->regmap, AFE_AUD_PAD_TOP, 0x39);
  262. else
  263. regmap_write(afe->regmap, AFE_AUD_PAD_TOP, 0x31);
  264. break;
  265. default:
  266. break;
  267. }
  268. return 0;
  269. }
  270. static int mtk_adda_mtkaif_cfg_event(struct snd_soc_dapm_widget *w,
  271. struct snd_kcontrol *kcontrol,
  272. int event)
  273. {
  274. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  275. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  276. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  277. int delay_data;
  278. int delay_cycle;
  279. switch (event) {
  280. case SND_SOC_DAPM_PRE_PMU:
  281. if (afe_priv->mtkaif_protocol == MTKAIF_PROTOCOL_2_CLK_P2) {
  282. /* set protocol 2 */
  283. regmap_write(afe->regmap, AFE_ADDA_MTKAIF_CFG0, 0x10000);
  284. /* mtkaif_rxif_clkinv_adc inverse */
  285. regmap_update_bits(afe->regmap, AFE_ADDA_MTKAIF_CFG0,
  286. MTKAIF_RXIF_CLKINV_ADC_MASK_SFT,
  287. BIT(MTKAIF_RXIF_CLKINV_ADC_SFT));
  288. if (strcmp(w->name, "ADDA_MTKAIF_CFG") == 0) {
  289. if (afe_priv->mtkaif_chosen_phase[0] < 0 &&
  290. afe_priv->mtkaif_chosen_phase[1] < 0) {
  291. dev_err(afe->dev,
  292. "%s(), calib fail mtkaif_chosen_phase[0/1]:%d/%d\n",
  293. __func__,
  294. afe_priv->mtkaif_chosen_phase[0],
  295. afe_priv->mtkaif_chosen_phase[1]);
  296. break;
  297. }
  298. if (afe_priv->mtkaif_chosen_phase[0] < 0 ||
  299. afe_priv->mtkaif_chosen_phase[1] < 0) {
  300. dev_err(afe->dev,
  301. "%s(), skip delay setting mtkaif_chosen_phase[0/1]:%d/%d\n",
  302. __func__,
  303. afe_priv->mtkaif_chosen_phase[0],
  304. afe_priv->mtkaif_chosen_phase[1]);
  305. break;
  306. }
  307. }
  308. /* set delay for ch12 */
  309. if (afe_priv->mtkaif_phase_cycle[0] >=
  310. afe_priv->mtkaif_phase_cycle[1]) {
  311. delay_data = DELAY_DATA_MISO1;
  312. delay_cycle = afe_priv->mtkaif_phase_cycle[0] -
  313. afe_priv->mtkaif_phase_cycle[1];
  314. } else {
  315. delay_data = DELAY_DATA_MISO2;
  316. delay_cycle = afe_priv->mtkaif_phase_cycle[1] -
  317. afe_priv->mtkaif_phase_cycle[0];
  318. }
  319. regmap_update_bits(afe->regmap,
  320. AFE_ADDA_MTKAIF_RX_CFG2,
  321. MTKAIF_RXIF_DELAY_DATA_MASK_SFT,
  322. delay_data <<
  323. MTKAIF_RXIF_DELAY_DATA_SFT);
  324. regmap_update_bits(afe->regmap,
  325. AFE_ADDA_MTKAIF_RX_CFG2,
  326. MTKAIF_RXIF_DELAY_CYCLE_MASK_SFT,
  327. delay_cycle <<
  328. MTKAIF_RXIF_DELAY_CYCLE_SFT);
  329. } else if (afe_priv->mtkaif_protocol == MTKAIF_PROTOCOL_2) {
  330. regmap_write(afe->regmap, AFE_ADDA_MTKAIF_CFG0, 0x10000);
  331. } else {
  332. regmap_write(afe->regmap, AFE_ADDA_MTKAIF_CFG0, 0);
  333. }
  334. break;
  335. default:
  336. break;
  337. }
  338. return 0;
  339. }
  340. static int mtk_adda_dl_event(struct snd_soc_dapm_widget *w,
  341. struct snd_kcontrol *kcontrol,
  342. int event)
  343. {
  344. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  345. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  346. dev_dbg(afe->dev, "%s(), name %s, event 0x%x\n",
  347. __func__, w->name, event);
  348. switch (event) {
  349. case SND_SOC_DAPM_PRE_PMU:
  350. mt8186_afe_gpio_request(afe->dev, true, MT8186_DAI_ADDA, 0);
  351. break;
  352. case SND_SOC_DAPM_POST_PMD:
  353. /* should delayed 1/fs(smallest is 8k) = 125us before afe off */
  354. usleep_range(125, 135);
  355. mt8186_afe_gpio_request(afe->dev, false, MT8186_DAI_ADDA, 0);
  356. break;
  357. default:
  358. break;
  359. }
  360. return 0;
  361. }
  362. static int mt8186_adda_dmic_get(struct snd_kcontrol *kcontrol,
  363. struct snd_ctl_elem_value *ucontrol)
  364. {
  365. struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
  366. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  367. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  368. ucontrol->value.integer.value[0] = afe_priv->mtkaif_dmic;
  369. return 0;
  370. }
  371. static int mt8186_adda_dmic_set(struct snd_kcontrol *kcontrol,
  372. struct snd_ctl_elem_value *ucontrol)
  373. {
  374. struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
  375. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  376. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  377. int dmic_on;
  378. dmic_on = ucontrol->value.integer.value[0];
  379. dev_dbg(afe->dev, "%s(), kcontrol name %s, dmic_on %d\n",
  380. __func__, kcontrol->id.name, dmic_on);
  381. if (afe_priv->mtkaif_dmic == dmic_on)
  382. return 0;
  383. afe_priv->mtkaif_dmic = dmic_on;
  384. return 1;
  385. }
  386. static const struct snd_kcontrol_new mtk_adda_controls[] = {
  387. SOC_SINGLE("ADDA_DL_GAIN", AFE_ADDA_DL_SRC2_CON1,
  388. DL_2_GAIN_CTL_PRE_SFT, DL_2_GAIN_CTL_PRE_MASK, 0),
  389. SOC_SINGLE_BOOL_EXT("MTKAIF_DMIC Switch", 0,
  390. mt8186_adda_dmic_get, mt8186_adda_dmic_set),
  391. };
  392. /* ADDA UL MUX */
  393. enum {
  394. ADDA_UL_MUX_MTKAIF = 0,
  395. ADDA_UL_MUX_AP_DMIC,
  396. ADDA_UL_MUX_MASK = 0x1,
  397. };
  398. static const char * const adda_ul_mux_map[] = {
  399. "MTKAIF", "AP_DMIC"
  400. };
  401. static int adda_ul_map_value[] = {
  402. ADDA_UL_MUX_MTKAIF,
  403. ADDA_UL_MUX_AP_DMIC,
  404. };
  405. static SOC_VALUE_ENUM_SINGLE_DECL(adda_ul_mux_map_enum,
  406. SND_SOC_NOPM,
  407. 0,
  408. ADDA_UL_MUX_MASK,
  409. adda_ul_mux_map,
  410. adda_ul_map_value);
  411. static const struct snd_kcontrol_new adda_ul_mux_control =
  412. SOC_DAPM_ENUM("ADDA_UL_MUX Select", adda_ul_mux_map_enum);
  413. static const struct snd_soc_dapm_widget mtk_dai_adda_widgets[] = {
  414. /* inter-connections */
  415. SND_SOC_DAPM_MIXER("ADDA_DL_CH1", SND_SOC_NOPM, 0, 0,
  416. mtk_adda_dl_ch1_mix,
  417. ARRAY_SIZE(mtk_adda_dl_ch1_mix)),
  418. SND_SOC_DAPM_MIXER("ADDA_DL_CH2", SND_SOC_NOPM, 0, 0,
  419. mtk_adda_dl_ch2_mix,
  420. ARRAY_SIZE(mtk_adda_dl_ch2_mix)),
  421. SND_SOC_DAPM_SUPPLY_S("ADDA Enable", SUPPLY_SEQ_ADDA_AFE_ON,
  422. AFE_ADDA_UL_DL_CON0, ADDA_AFE_ON_SFT, 0,
  423. NULL, 0),
  424. SND_SOC_DAPM_SUPPLY_S("ADDA Playback Enable", SUPPLY_SEQ_ADDA_DL_ON,
  425. AFE_ADDA_DL_SRC2_CON0,
  426. DL_2_SRC_ON_CTL_PRE_SFT, 0,
  427. mtk_adda_dl_event,
  428. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  429. SND_SOC_DAPM_SUPPLY_S("ADDA Capture Enable", SUPPLY_SEQ_ADDA_UL_ON,
  430. AFE_ADDA_UL_SRC_CON0,
  431. UL_SRC_ON_CTL_SFT, 0,
  432. mtk_adda_ul_event,
  433. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  434. SND_SOC_DAPM_SUPPLY_S("AUD_PAD_TOP", SUPPLY_SEQ_ADDA_AUD_PAD_TOP,
  435. 0, 0, 0,
  436. mtk_adda_pad_top_event,
  437. SND_SOC_DAPM_PRE_PMU),
  438. SND_SOC_DAPM_SUPPLY_S("ADDA_MTKAIF_CFG", SUPPLY_SEQ_ADDA_MTKAIF_CFG,
  439. SND_SOC_NOPM, 0, 0,
  440. mtk_adda_mtkaif_cfg_event,
  441. SND_SOC_DAPM_PRE_PMU),
  442. SND_SOC_DAPM_SUPPLY_S("AP_DMIC_EN", SUPPLY_SEQ_ADDA_AP_DMIC,
  443. AFE_ADDA_UL_SRC_CON0,
  444. UL_AP_DMIC_ON_SFT, 0,
  445. NULL, 0),
  446. SND_SOC_DAPM_SUPPLY_S("ADDA_FIFO", SUPPLY_SEQ_ADDA_FIFO,
  447. AFE_ADDA_UL_DL_CON0,
  448. AFE_ADDA_FIFO_AUTO_RST_SFT, 1,
  449. NULL, 0),
  450. SND_SOC_DAPM_MUX("ADDA_UL_Mux", SND_SOC_NOPM, 0, 0,
  451. &adda_ul_mux_control),
  452. SND_SOC_DAPM_INPUT("AP_DMIC_INPUT"),
  453. /* clock */
  454. SND_SOC_DAPM_CLOCK_SUPPLY("top_mux_audio_h"),
  455. SND_SOC_DAPM_CLOCK_SUPPLY("aud_dac_clk"),
  456. SND_SOC_DAPM_CLOCK_SUPPLY("aud_dac_hires_clk"),
  457. SND_SOC_DAPM_CLOCK_SUPPLY("aud_dac_predis_clk"),
  458. SND_SOC_DAPM_CLOCK_SUPPLY("aud_adc_clk"),
  459. SND_SOC_DAPM_CLOCK_SUPPLY("aud_adc_hires_clk"),
  460. };
  461. #define HIRES_THRESHOLD 48000
  462. static int mtk_afe_dac_hires_connect(struct snd_soc_dapm_widget *source,
  463. struct snd_soc_dapm_widget *sink)
  464. {
  465. struct snd_soc_dapm_widget *w = source;
  466. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  467. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  468. struct mtk_afe_adda_priv *adda_priv;
  469. adda_priv = get_adda_priv_by_name(afe, w->name);
  470. if (!adda_priv) {
  471. dev_err(afe->dev, "%s(), adda_priv == NULL", __func__);
  472. return 0;
  473. }
  474. return (adda_priv->dl_rate > HIRES_THRESHOLD) ? 1 : 0;
  475. }
  476. static int mtk_afe_adc_hires_connect(struct snd_soc_dapm_widget *source,
  477. struct snd_soc_dapm_widget *sink)
  478. {
  479. struct snd_soc_dapm_widget *w = source;
  480. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  481. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
  482. struct mtk_afe_adda_priv *adda_priv;
  483. adda_priv = get_adda_priv_by_name(afe, w->name);
  484. if (!adda_priv) {
  485. dev_err(afe->dev, "%s(), adda_priv == NULL", __func__);
  486. return 0;
  487. }
  488. return (adda_priv->ul_rate > HIRES_THRESHOLD) ? 1 : 0;
  489. }
  490. static const struct snd_soc_dapm_route mtk_dai_adda_routes[] = {
  491. /* playback */
  492. {"ADDA_DL_CH1", "DL1_CH1 Switch", "DL1"},
  493. {"ADDA_DL_CH2", "DL1_CH1 Switch", "DL1"},
  494. {"ADDA_DL_CH2", "DL1_CH2 Switch", "DL1"},
  495. {"ADDA_DL_CH1", "DL12_CH1 Switch", "DL12"},
  496. {"ADDA_DL_CH2", "DL12_CH2 Switch", "DL12"},
  497. {"ADDA_DL_CH1", "DL6_CH1 Switch", "DL6"},
  498. {"ADDA_DL_CH2", "DL6_CH2 Switch", "DL6"},
  499. {"ADDA_DL_CH1", "DL8_CH1 Switch", "DL8"},
  500. {"ADDA_DL_CH2", "DL8_CH2 Switch", "DL8"},
  501. {"ADDA_DL_CH1", "DL2_CH1 Switch", "DL2"},
  502. {"ADDA_DL_CH2", "DL2_CH1 Switch", "DL2"},
  503. {"ADDA_DL_CH2", "DL2_CH2 Switch", "DL2"},
  504. {"ADDA_DL_CH1", "DL3_CH1 Switch", "DL3"},
  505. {"ADDA_DL_CH2", "DL3_CH1 Switch", "DL3"},
  506. {"ADDA_DL_CH2", "DL3_CH2 Switch", "DL3"},
  507. {"ADDA_DL_CH1", "DL4_CH1 Switch", "DL4"},
  508. {"ADDA_DL_CH2", "DL4_CH2 Switch", "DL4"},
  509. {"ADDA_DL_CH1", "DL5_CH1 Switch", "DL5"},
  510. {"ADDA_DL_CH2", "DL5_CH2 Switch", "DL5"},
  511. {"ADDA Playback", NULL, "ADDA_DL_CH1"},
  512. {"ADDA Playback", NULL, "ADDA_DL_CH2"},
  513. {"ADDA Playback", NULL, "ADDA Enable"},
  514. {"ADDA Playback", NULL, "ADDA Playback Enable"},
  515. /* capture */
  516. {"ADDA_UL_Mux", "MTKAIF", "ADDA Capture"},
  517. {"ADDA_UL_Mux", "AP_DMIC", "AP DMIC Capture"},
  518. {"ADDA Capture", NULL, "ADDA Enable"},
  519. {"ADDA Capture", NULL, "ADDA Capture Enable"},
  520. {"ADDA Capture", NULL, "AUD_PAD_TOP"},
  521. {"ADDA Capture", NULL, "ADDA_MTKAIF_CFG"},
  522. {"AP DMIC Capture", NULL, "ADDA Enable"},
  523. {"AP DMIC Capture", NULL, "ADDA Capture Enable"},
  524. {"AP DMIC Capture", NULL, "ADDA_FIFO"},
  525. {"AP DMIC Capture", NULL, "AP_DMIC_EN"},
  526. {"AP DMIC Capture", NULL, "AP_DMIC_INPUT"},
  527. /* clk */
  528. {"ADDA Playback", NULL, "aud_dac_clk"},
  529. {"ADDA Playback", NULL, "aud_dac_predis_clk"},
  530. {"ADDA Playback", NULL, "aud_dac_hires_clk", mtk_afe_dac_hires_connect},
  531. {"ADDA Capture Enable", NULL, "aud_adc_clk"},
  532. {"ADDA Capture Enable", NULL, "aud_adc_hires_clk",
  533. mtk_afe_adc_hires_connect},
  534. /* hires source from apll1 */
  535. {"top_mux_audio_h", NULL, APLL2_W_NAME},
  536. {"aud_dac_hires_clk", NULL, "top_mux_audio_h"},
  537. {"aud_adc_hires_clk", NULL, "top_mux_audio_h"},
  538. };
  539. /* dai ops */
  540. static int mtk_dai_adda_hw_params(struct snd_pcm_substream *substream,
  541. struct snd_pcm_hw_params *params,
  542. struct snd_soc_dai *dai)
  543. {
  544. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  545. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  546. unsigned int rate = params_rate(params);
  547. int id = dai->id;
  548. struct mtk_afe_adda_priv *adda_priv = afe_priv->dai_priv[id];
  549. dev_dbg(afe->dev, "%s(), id %d, stream %d, rate %d\n",
  550. __func__, id, substream->stream, rate);
  551. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  552. unsigned int dl_src2_con0;
  553. unsigned int dl_src2_con1;
  554. adda_priv->dl_rate = rate;
  555. /* set sampling rate */
  556. dl_src2_con0 = adda_dl_rate_transform(afe, rate) <<
  557. DL_2_INPUT_MODE_CTL_SFT;
  558. /* set output mode, UP_SAMPLING_RATE_X8 */
  559. dl_src2_con0 |= (0x3 << DL_2_OUTPUT_SEL_CTL_SFT);
  560. /* turn off mute function */
  561. dl_src2_con0 |= BIT(DL_2_MUTE_CH2_OFF_CTL_PRE_SFT);
  562. dl_src2_con0 |= BIT(DL_2_MUTE_CH1_OFF_CTL_PRE_SFT);
  563. /* set voice input data if input sample rate is 8k or 16k */
  564. if (rate == 8000 || rate == 16000)
  565. dl_src2_con0 |= BIT(DL_2_VOICE_MODE_CTL_PRE_SFT);
  566. /* SA suggest apply -0.3db to audio/speech path */
  567. dl_src2_con1 = MTK_AFE_ADDA_DL_GAIN_NORMAL <<
  568. DL_2_GAIN_CTL_PRE_SFT;
  569. /* turn on down-link gain */
  570. dl_src2_con0 |= BIT(DL_2_GAIN_ON_CTL_PRE_SFT);
  571. if (id == MT8186_DAI_ADDA) {
  572. /* clean predistortion */
  573. regmap_write(afe->regmap, AFE_ADDA_PREDIS_CON0, 0);
  574. regmap_write(afe->regmap, AFE_ADDA_PREDIS_CON1, 0);
  575. regmap_write(afe->regmap,
  576. AFE_ADDA_DL_SRC2_CON0, dl_src2_con0);
  577. regmap_write(afe->regmap,
  578. AFE_ADDA_DL_SRC2_CON1, dl_src2_con1);
  579. /* set sdm gain */
  580. regmap_update_bits(afe->regmap,
  581. AFE_ADDA_DL_SDM_DCCOMP_CON,
  582. ATTGAIN_CTL_MASK_SFT,
  583. AUDIO_SDM_LEVEL_NORMAL <<
  584. ATTGAIN_CTL_SFT);
  585. /* Use new 2nd sdm */
  586. regmap_update_bits(afe->regmap,
  587. AFE_ADDA_DL_SDM_DITHER_CON,
  588. AFE_DL_SDM_DITHER_64TAP_EN_MASK_SFT,
  589. BIT(AFE_DL_SDM_DITHER_64TAP_EN_SFT));
  590. regmap_update_bits(afe->regmap,
  591. AFE_ADDA_DL_SDM_AUTO_RESET_CON,
  592. AFE_DL_USE_NEW_2ND_SDM_MASK_SFT,
  593. BIT(AFE_DL_USE_NEW_2ND_SDM_SFT));
  594. regmap_update_bits(afe->regmap,
  595. AFE_ADDA_DL_SDM_DCCOMP_CON,
  596. USE_3RD_SDM_MASK_SFT,
  597. AUDIO_SDM_2ND << USE_3RD_SDM_SFT);
  598. /* sdm auto reset */
  599. regmap_write(afe->regmap,
  600. AFE_ADDA_DL_SDM_AUTO_RESET_CON,
  601. SDM_AUTO_RESET_THRESHOLD);
  602. regmap_update_bits(afe->regmap,
  603. AFE_ADDA_DL_SDM_AUTO_RESET_CON,
  604. SDM_AUTO_RESET_TEST_ON_MASK_SFT,
  605. BIT(SDM_AUTO_RESET_TEST_ON_SFT));
  606. }
  607. } else {
  608. unsigned int ul_src_con0 = 0;
  609. unsigned int voice_mode = adda_ul_rate_transform(afe, rate);
  610. adda_priv->ul_rate = rate;
  611. ul_src_con0 |= (voice_mode << 17) & (0x7 << 17);
  612. /* enable iir */
  613. ul_src_con0 |= (1 << UL_IIR_ON_TMP_CTL_SFT) &
  614. UL_IIR_ON_TMP_CTL_MASK_SFT;
  615. ul_src_con0 |= (UL_IIR_SW << UL_IIRMODE_CTL_SFT) &
  616. UL_IIRMODE_CTL_MASK_SFT;
  617. switch (id) {
  618. case MT8186_DAI_ADDA:
  619. case MT8186_DAI_AP_DMIC:
  620. /* 35Hz @ 48k */
  621. regmap_write(afe->regmap,
  622. AFE_ADDA_IIR_COEF_02_01, 0);
  623. regmap_write(afe->regmap,
  624. AFE_ADDA_IIR_COEF_04_03, 0x3fb8);
  625. regmap_write(afe->regmap,
  626. AFE_ADDA_IIR_COEF_06_05, 0x3fb80000);
  627. regmap_write(afe->regmap,
  628. AFE_ADDA_IIR_COEF_08_07, 0x3fb80000);
  629. regmap_write(afe->regmap,
  630. AFE_ADDA_IIR_COEF_10_09, 0xc048);
  631. regmap_write(afe->regmap,
  632. AFE_ADDA_UL_SRC_CON0, ul_src_con0);
  633. /* Using Internal ADC */
  634. regmap_update_bits(afe->regmap, AFE_ADDA_TOP_CON0, BIT(0), 0);
  635. /* mtkaif_rxif_data_mode = 0, amic */
  636. regmap_update_bits(afe->regmap, AFE_ADDA_MTKAIF_RX_CFG0, BIT(0), 0);
  637. break;
  638. default:
  639. break;
  640. }
  641. /* ap dmic */
  642. switch (id) {
  643. case MT8186_DAI_AP_DMIC:
  644. mtk_adda_ul_src_dmic(afe, id);
  645. break;
  646. default:
  647. break;
  648. }
  649. }
  650. return 0;
  651. }
  652. static const struct snd_soc_dai_ops mtk_dai_adda_ops = {
  653. .hw_params = mtk_dai_adda_hw_params,
  654. };
  655. /* dai driver */
  656. #define MTK_ADDA_PLAYBACK_RATES (SNDRV_PCM_RATE_8000_48000 |\
  657. SNDRV_PCM_RATE_96000 |\
  658. SNDRV_PCM_RATE_192000)
  659. #define MTK_ADDA_CAPTURE_RATES (SNDRV_PCM_RATE_8000 |\
  660. SNDRV_PCM_RATE_16000 |\
  661. SNDRV_PCM_RATE_32000 |\
  662. SNDRV_PCM_RATE_48000 |\
  663. SNDRV_PCM_RATE_96000 |\
  664. SNDRV_PCM_RATE_192000)
  665. #define MTK_ADDA_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  666. SNDRV_PCM_FMTBIT_S24_LE |\
  667. SNDRV_PCM_FMTBIT_S32_LE)
  668. static struct snd_soc_dai_driver mtk_dai_adda_driver[] = {
  669. {
  670. .name = "ADDA",
  671. .id = MT8186_DAI_ADDA,
  672. .playback = {
  673. .stream_name = "ADDA Playback",
  674. .channels_min = 1,
  675. .channels_max = 2,
  676. .rates = MTK_ADDA_PLAYBACK_RATES,
  677. .formats = MTK_ADDA_FORMATS,
  678. },
  679. .capture = {
  680. .stream_name = "ADDA Capture",
  681. .channels_min = 1,
  682. .channels_max = 2,
  683. .rates = MTK_ADDA_CAPTURE_RATES,
  684. .formats = MTK_ADDA_FORMATS,
  685. },
  686. .ops = &mtk_dai_adda_ops,
  687. },
  688. {
  689. .name = "AP_DMIC",
  690. .id = MT8186_DAI_AP_DMIC,
  691. .capture = {
  692. .stream_name = "AP DMIC Capture",
  693. .channels_min = 1,
  694. .channels_max = 2,
  695. .rates = MTK_ADDA_CAPTURE_RATES,
  696. .formats = MTK_ADDA_FORMATS,
  697. },
  698. .ops = &mtk_dai_adda_ops,
  699. },
  700. };
  701. int mt8186_dai_adda_register(struct mtk_base_afe *afe)
  702. {
  703. struct mtk_base_afe_dai *dai;
  704. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  705. int ret;
  706. dai = devm_kzalloc(afe->dev, sizeof(*dai), GFP_KERNEL);
  707. if (!dai)
  708. return -ENOMEM;
  709. list_add(&dai->list, &afe->sub_dais);
  710. dai->dai_drivers = mtk_dai_adda_driver;
  711. dai->num_dai_drivers = ARRAY_SIZE(mtk_dai_adda_driver);
  712. dai->controls = mtk_adda_controls;
  713. dai->num_controls = ARRAY_SIZE(mtk_adda_controls);
  714. dai->dapm_widgets = mtk_dai_adda_widgets;
  715. dai->num_dapm_widgets = ARRAY_SIZE(mtk_dai_adda_widgets);
  716. dai->dapm_routes = mtk_dai_adda_routes;
  717. dai->num_dapm_routes = ARRAY_SIZE(mtk_dai_adda_routes);
  718. /* set dai priv */
  719. ret = mt8186_dai_set_priv(afe, MT8186_DAI_ADDA,
  720. sizeof(struct mtk_afe_adda_priv), NULL);
  721. if (ret)
  722. return ret;
  723. /* ap dmic priv share with adda */
  724. afe_priv->dai_priv[MT8186_DAI_AP_DMIC] =
  725. afe_priv->dai_priv[MT8186_DAI_ADDA];
  726. return 0;
  727. }