mt8186-afe-clk.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // mt8186-afe-clk.c -- Mediatek 8186 afe clock ctrl
  4. //
  5. // Copyright (c) 2022 MediaTek Inc.
  6. // Author: Jiaxin Yu <[email protected]>
  7. #include <linux/clk.h>
  8. #include <linux/regmap.h>
  9. #include <linux/mfd/syscon.h>
  10. #include "mt8186-afe-common.h"
  11. #include "mt8186-afe-clk.h"
  12. #include "mt8186-audsys-clk.h"
  13. static DEFINE_MUTEX(mutex_request_dram);
  14. static const char *aud_clks[CLK_NUM] = {
  15. [CLK_AFE] = "aud_afe_clk",
  16. [CLK_DAC] = "aud_dac_clk",
  17. [CLK_DAC_PREDIS] = "aud_dac_predis_clk",
  18. [CLK_ADC] = "aud_adc_clk",
  19. [CLK_TML] = "aud_tml_clk",
  20. [CLK_APLL22M] = "aud_apll22m_clk",
  21. [CLK_APLL24M] = "aud_apll24m_clk",
  22. [CLK_APLL1_TUNER] = "aud_apll_tuner_clk",
  23. [CLK_APLL2_TUNER] = "aud_apll2_tuner_clk",
  24. [CLK_TDM] = "aud_tdm_clk",
  25. [CLK_NLE] = "aud_nle_clk",
  26. [CLK_DAC_HIRES] = "aud_dac_hires_clk",
  27. [CLK_ADC_HIRES] = "aud_adc_hires_clk",
  28. [CLK_I2S1_BCLK] = "aud_i2s1_bclk",
  29. [CLK_I2S2_BCLK] = "aud_i2s2_bclk",
  30. [CLK_I2S3_BCLK] = "aud_i2s3_bclk",
  31. [CLK_I2S4_BCLK] = "aud_i2s4_bclk",
  32. [CLK_CONNSYS_I2S_ASRC] = "aud_connsys_i2s_asrc",
  33. [CLK_GENERAL1_ASRC] = "aud_general1_asrc",
  34. [CLK_GENERAL2_ASRC] = "aud_general2_asrc",
  35. [CLK_ADC_HIRES_TML] = "aud_adc_hires_tml",
  36. [CLK_ADDA6_ADC] = "aud_adda6_adc",
  37. [CLK_ADDA6_ADC_HIRES] = "aud_adda6_adc_hires",
  38. [CLK_3RD_DAC] = "aud_3rd_dac",
  39. [CLK_3RD_DAC_PREDIS] = "aud_3rd_dac_predis",
  40. [CLK_3RD_DAC_TML] = "aud_3rd_dac_tml",
  41. [CLK_3RD_DAC_HIRES] = "aud_3rd_dac_hires",
  42. [CLK_ETDM_IN1_BCLK] = "aud_etdm_in1_bclk",
  43. [CLK_ETDM_OUT1_BCLK] = "aud_etdm_out1_bclk",
  44. [CLK_INFRA_SYS_AUDIO] = "aud_infra_clk",
  45. [CLK_INFRA_AUDIO_26M] = "mtkaif_26m_clk",
  46. [CLK_MUX_AUDIO] = "top_mux_audio",
  47. [CLK_MUX_AUDIOINTBUS] = "top_mux_audio_int",
  48. [CLK_TOP_MAINPLL_D2_D4] = "top_mainpll_d2_d4",
  49. [CLK_TOP_MUX_AUD_1] = "top_mux_aud_1",
  50. [CLK_TOP_APLL1_CK] = "top_apll1_ck",
  51. [CLK_TOP_MUX_AUD_2] = "top_mux_aud_2",
  52. [CLK_TOP_APLL2_CK] = "top_apll2_ck",
  53. [CLK_TOP_MUX_AUD_ENG1] = "top_mux_aud_eng1",
  54. [CLK_TOP_APLL1_D8] = "top_apll1_d8",
  55. [CLK_TOP_MUX_AUD_ENG2] = "top_mux_aud_eng2",
  56. [CLK_TOP_APLL2_D8] = "top_apll2_d8",
  57. [CLK_TOP_MUX_AUDIO_H] = "top_mux_audio_h",
  58. [CLK_TOP_I2S0_M_SEL] = "top_i2s0_m_sel",
  59. [CLK_TOP_I2S1_M_SEL] = "top_i2s1_m_sel",
  60. [CLK_TOP_I2S2_M_SEL] = "top_i2s2_m_sel",
  61. [CLK_TOP_I2S4_M_SEL] = "top_i2s4_m_sel",
  62. [CLK_TOP_TDM_M_SEL] = "top_tdm_m_sel",
  63. [CLK_TOP_APLL12_DIV0] = "top_apll12_div0",
  64. [CLK_TOP_APLL12_DIV1] = "top_apll12_div1",
  65. [CLK_TOP_APLL12_DIV2] = "top_apll12_div2",
  66. [CLK_TOP_APLL12_DIV4] = "top_apll12_div4",
  67. [CLK_TOP_APLL12_DIV_TDM] = "top_apll12_div_tdm",
  68. [CLK_CLK26M] = "top_clk26m_clk",
  69. };
  70. int mt8186_set_audio_int_bus_parent(struct mtk_base_afe *afe,
  71. int clk_id)
  72. {
  73. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  74. int ret;
  75. ret = clk_set_parent(afe_priv->clk[CLK_MUX_AUDIOINTBUS],
  76. afe_priv->clk[clk_id]);
  77. if (ret) {
  78. dev_err(afe->dev, "%s clk_set_parent %s-%s fail %d\n",
  79. __func__, aud_clks[CLK_MUX_AUDIOINTBUS],
  80. aud_clks[clk_id], ret);
  81. return ret;
  82. }
  83. return 0;
  84. }
  85. static int apll1_mux_setting(struct mtk_base_afe *afe, bool enable)
  86. {
  87. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  88. int ret;
  89. if (enable) {
  90. ret = clk_prepare_enable(afe_priv->clk[CLK_TOP_MUX_AUD_1]);
  91. if (ret) {
  92. dev_err(afe->dev, "%s clk_prepare_enable %s fail %d\n",
  93. __func__, aud_clks[CLK_TOP_MUX_AUD_1], ret);
  94. return ret;
  95. }
  96. ret = clk_set_parent(afe_priv->clk[CLK_TOP_MUX_AUD_1],
  97. afe_priv->clk[CLK_TOP_APLL1_CK]);
  98. if (ret) {
  99. dev_err(afe->dev, "%s clk_set_parent %s-%s fail %d\n",
  100. __func__, aud_clks[CLK_TOP_MUX_AUD_1],
  101. aud_clks[CLK_TOP_APLL1_CK], ret);
  102. return ret;
  103. }
  104. /* 180.6336 / 8 = 22.5792MHz */
  105. ret = clk_prepare_enable(afe_priv->clk[CLK_TOP_MUX_AUD_ENG1]);
  106. if (ret) {
  107. dev_err(afe->dev, "%s clk_prepare_enable %s fail %d\n",
  108. __func__, aud_clks[CLK_TOP_MUX_AUD_ENG1], ret);
  109. return ret;
  110. }
  111. ret = clk_set_parent(afe_priv->clk[CLK_TOP_MUX_AUD_ENG1],
  112. afe_priv->clk[CLK_TOP_APLL1_D8]);
  113. if (ret) {
  114. dev_err(afe->dev, "%s clk_set_parent %s-%s fail %d\n",
  115. __func__, aud_clks[CLK_TOP_MUX_AUD_ENG1],
  116. aud_clks[CLK_TOP_APLL1_D8], ret);
  117. return ret;
  118. }
  119. } else {
  120. ret = clk_set_parent(afe_priv->clk[CLK_TOP_MUX_AUD_ENG1],
  121. afe_priv->clk[CLK_CLK26M]);
  122. if (ret) {
  123. dev_err(afe->dev, "%s clk_set_parent %s-%s fail %d\n",
  124. __func__, aud_clks[CLK_TOP_MUX_AUD_ENG1],
  125. aud_clks[CLK_CLK26M], ret);
  126. return ret;
  127. }
  128. clk_disable_unprepare(afe_priv->clk[CLK_TOP_MUX_AUD_ENG1]);
  129. ret = clk_set_parent(afe_priv->clk[CLK_TOP_MUX_AUD_1],
  130. afe_priv->clk[CLK_CLK26M]);
  131. if (ret) {
  132. dev_err(afe->dev, "%s clk_set_parent %s-%s fail %d\n",
  133. __func__, aud_clks[CLK_TOP_MUX_AUD_1],
  134. aud_clks[CLK_CLK26M], ret);
  135. return ret;
  136. }
  137. clk_disable_unprepare(afe_priv->clk[CLK_TOP_MUX_AUD_1]);
  138. }
  139. return 0;
  140. }
  141. static int apll2_mux_setting(struct mtk_base_afe *afe, bool enable)
  142. {
  143. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  144. int ret;
  145. if (enable) {
  146. ret = clk_prepare_enable(afe_priv->clk[CLK_TOP_MUX_AUD_2]);
  147. if (ret) {
  148. dev_err(afe->dev, "%s clk_prepare_enable %s fail %d\n",
  149. __func__, aud_clks[CLK_TOP_MUX_AUD_2], ret);
  150. return ret;
  151. }
  152. ret = clk_set_parent(afe_priv->clk[CLK_TOP_MUX_AUD_2],
  153. afe_priv->clk[CLK_TOP_APLL2_CK]);
  154. if (ret) {
  155. dev_err(afe->dev, "%s clk_set_parent %s-%s fail %d\n",
  156. __func__, aud_clks[CLK_TOP_MUX_AUD_2],
  157. aud_clks[CLK_TOP_APLL2_CK], ret);
  158. return ret;
  159. }
  160. /* 196.608 / 8 = 24.576MHz */
  161. ret = clk_prepare_enable(afe_priv->clk[CLK_TOP_MUX_AUD_ENG2]);
  162. if (ret) {
  163. dev_err(afe->dev, "%s clk_prepare_enable %s fail %d\n",
  164. __func__, aud_clks[CLK_TOP_MUX_AUD_ENG2], ret);
  165. return ret;
  166. }
  167. ret = clk_set_parent(afe_priv->clk[CLK_TOP_MUX_AUD_ENG2],
  168. afe_priv->clk[CLK_TOP_APLL2_D8]);
  169. if (ret) {
  170. dev_err(afe->dev, "%s clk_set_parent %s-%s fail %d\n",
  171. __func__, aud_clks[CLK_TOP_MUX_AUD_ENG2],
  172. aud_clks[CLK_TOP_APLL2_D8], ret);
  173. return ret;
  174. }
  175. } else {
  176. ret = clk_set_parent(afe_priv->clk[CLK_TOP_MUX_AUD_ENG2],
  177. afe_priv->clk[CLK_CLK26M]);
  178. if (ret) {
  179. dev_err(afe->dev, "%s clk_set_parent %s-%s fail %d\n",
  180. __func__, aud_clks[CLK_TOP_MUX_AUD_ENG2],
  181. aud_clks[CLK_CLK26M], ret);
  182. return ret;
  183. }
  184. clk_disable_unprepare(afe_priv->clk[CLK_TOP_MUX_AUD_ENG2]);
  185. ret = clk_set_parent(afe_priv->clk[CLK_TOP_MUX_AUD_2],
  186. afe_priv->clk[CLK_CLK26M]);
  187. if (ret) {
  188. dev_err(afe->dev, "%s clk_set_parent %s-%s fail %d\n",
  189. __func__, aud_clks[CLK_TOP_MUX_AUD_2],
  190. aud_clks[CLK_CLK26M], ret);
  191. return ret;
  192. }
  193. clk_disable_unprepare(afe_priv->clk[CLK_TOP_MUX_AUD_2]);
  194. }
  195. return 0;
  196. }
  197. int mt8186_afe_enable_cgs(struct mtk_base_afe *afe)
  198. {
  199. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  200. int ret = 0;
  201. int i;
  202. for (i = CLK_I2S1_BCLK; i <= CLK_ETDM_OUT1_BCLK; i++) {
  203. ret = clk_prepare_enable(afe_priv->clk[i]);
  204. if (ret) {
  205. dev_err(afe->dev, "%s clk_prepare_enable %s fail %d\n",
  206. __func__, aud_clks[i], ret);
  207. return ret;
  208. }
  209. }
  210. return 0;
  211. }
  212. void mt8186_afe_disable_cgs(struct mtk_base_afe *afe)
  213. {
  214. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  215. int i;
  216. for (i = CLK_I2S1_BCLK; i <= CLK_ETDM_OUT1_BCLK; i++)
  217. clk_disable_unprepare(afe_priv->clk[i]);
  218. }
  219. int mt8186_afe_enable_clock(struct mtk_base_afe *afe)
  220. {
  221. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  222. int ret = 0;
  223. ret = clk_prepare_enable(afe_priv->clk[CLK_INFRA_SYS_AUDIO]);
  224. if (ret) {
  225. dev_err(afe->dev, "%s clk_prepare_enable %s fail %d\n",
  226. __func__, aud_clks[CLK_INFRA_SYS_AUDIO], ret);
  227. goto clk_infra_sys_audio_err;
  228. }
  229. ret = clk_prepare_enable(afe_priv->clk[CLK_INFRA_AUDIO_26M]);
  230. if (ret) {
  231. dev_err(afe->dev, "%s clk_prepare_enable %s fail %d\n",
  232. __func__, aud_clks[CLK_INFRA_AUDIO_26M], ret);
  233. goto clk_infra_audio_26m_err;
  234. }
  235. ret = clk_prepare_enable(afe_priv->clk[CLK_MUX_AUDIO]);
  236. if (ret) {
  237. dev_err(afe->dev, "%s clk_prepare_enable %s fail %d\n",
  238. __func__, aud_clks[CLK_MUX_AUDIO], ret);
  239. goto clk_mux_audio_err;
  240. }
  241. ret = clk_set_parent(afe_priv->clk[CLK_MUX_AUDIO],
  242. afe_priv->clk[CLK_CLK26M]);
  243. if (ret) {
  244. dev_err(afe->dev, "%s clk_set_parent %s-%s fail %d\n",
  245. __func__, aud_clks[CLK_MUX_AUDIO],
  246. aud_clks[CLK_CLK26M], ret);
  247. goto clk_mux_audio_err;
  248. }
  249. ret = clk_prepare_enable(afe_priv->clk[CLK_MUX_AUDIOINTBUS]);
  250. if (ret) {
  251. dev_err(afe->dev, "%s clk_prepare_enable %s fail %d\n",
  252. __func__, aud_clks[CLK_MUX_AUDIOINTBUS], ret);
  253. goto clk_mux_audio_intbus_err;
  254. }
  255. ret = mt8186_set_audio_int_bus_parent(afe,
  256. CLK_TOP_MAINPLL_D2_D4);
  257. if (ret)
  258. goto clk_mux_audio_intbus_parent_err;
  259. ret = clk_set_parent(afe_priv->clk[CLK_TOP_MUX_AUDIO_H],
  260. afe_priv->clk[CLK_TOP_APLL2_CK]);
  261. if (ret) {
  262. dev_err(afe->dev, "%s clk_set_parent %s-%s fail %d\n",
  263. __func__, aud_clks[CLK_TOP_MUX_AUDIO_H],
  264. aud_clks[CLK_TOP_APLL2_CK], ret);
  265. goto clk_mux_audio_h_parent_err;
  266. }
  267. ret = clk_prepare_enable(afe_priv->clk[CLK_AFE]);
  268. if (ret) {
  269. dev_err(afe->dev, "%s clk_prepare_enable %s fail %d\n",
  270. __func__, aud_clks[CLK_AFE], ret);
  271. goto clk_afe_err;
  272. }
  273. return 0;
  274. clk_afe_err:
  275. clk_disable_unprepare(afe_priv->clk[CLK_AFE]);
  276. clk_mux_audio_h_parent_err:
  277. clk_mux_audio_intbus_parent_err:
  278. mt8186_set_audio_int_bus_parent(afe, CLK_CLK26M);
  279. clk_mux_audio_intbus_err:
  280. clk_disable_unprepare(afe_priv->clk[CLK_MUX_AUDIOINTBUS]);
  281. clk_mux_audio_err:
  282. clk_disable_unprepare(afe_priv->clk[CLK_MUX_AUDIO]);
  283. clk_infra_sys_audio_err:
  284. clk_disable_unprepare(afe_priv->clk[CLK_INFRA_SYS_AUDIO]);
  285. clk_infra_audio_26m_err:
  286. clk_disable_unprepare(afe_priv->clk[CLK_INFRA_AUDIO_26M]);
  287. return ret;
  288. }
  289. void mt8186_afe_disable_clock(struct mtk_base_afe *afe)
  290. {
  291. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  292. clk_disable_unprepare(afe_priv->clk[CLK_AFE]);
  293. mt8186_set_audio_int_bus_parent(afe, CLK_CLK26M);
  294. clk_disable_unprepare(afe_priv->clk[CLK_MUX_AUDIOINTBUS]);
  295. clk_disable_unprepare(afe_priv->clk[CLK_MUX_AUDIO]);
  296. clk_disable_unprepare(afe_priv->clk[CLK_INFRA_AUDIO_26M]);
  297. clk_disable_unprepare(afe_priv->clk[CLK_INFRA_SYS_AUDIO]);
  298. }
  299. int mt8186_afe_suspend_clock(struct mtk_base_afe *afe)
  300. {
  301. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  302. int ret;
  303. /* set audio int bus to 26M */
  304. ret = clk_prepare_enable(afe_priv->clk[CLK_MUX_AUDIOINTBUS]);
  305. if (ret) {
  306. dev_info(afe->dev, "%s clk_prepare_enable %s fail %d\n",
  307. __func__, aud_clks[CLK_MUX_AUDIOINTBUS], ret);
  308. goto clk_mux_audio_intbus_err;
  309. }
  310. ret = mt8186_set_audio_int_bus_parent(afe, CLK_CLK26M);
  311. if (ret)
  312. goto clk_mux_audio_intbus_parent_err;
  313. clk_disable_unprepare(afe_priv->clk[CLK_MUX_AUDIOINTBUS]);
  314. return 0;
  315. clk_mux_audio_intbus_parent_err:
  316. mt8186_set_audio_int_bus_parent(afe, CLK_TOP_MAINPLL_D2_D4);
  317. clk_mux_audio_intbus_err:
  318. clk_disable_unprepare(afe_priv->clk[CLK_MUX_AUDIOINTBUS]);
  319. return ret;
  320. }
  321. int mt8186_afe_resume_clock(struct mtk_base_afe *afe)
  322. {
  323. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  324. int ret;
  325. /* set audio int bus to normal working clock */
  326. ret = clk_prepare_enable(afe_priv->clk[CLK_MUX_AUDIOINTBUS]);
  327. if (ret) {
  328. dev_info(afe->dev, "%s clk_prepare_enable %s fail %d\n",
  329. __func__, aud_clks[CLK_MUX_AUDIOINTBUS], ret);
  330. goto clk_mux_audio_intbus_err;
  331. }
  332. ret = mt8186_set_audio_int_bus_parent(afe,
  333. CLK_TOP_MAINPLL_D2_D4);
  334. if (ret)
  335. goto clk_mux_audio_intbus_parent_err;
  336. clk_disable_unprepare(afe_priv->clk[CLK_MUX_AUDIOINTBUS]);
  337. return 0;
  338. clk_mux_audio_intbus_parent_err:
  339. mt8186_set_audio_int_bus_parent(afe, CLK_CLK26M);
  340. clk_mux_audio_intbus_err:
  341. clk_disable_unprepare(afe_priv->clk[CLK_MUX_AUDIOINTBUS]);
  342. return ret;
  343. }
  344. int mt8186_apll1_enable(struct mtk_base_afe *afe)
  345. {
  346. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  347. int ret;
  348. /* setting for APLL */
  349. apll1_mux_setting(afe, true);
  350. ret = clk_prepare_enable(afe_priv->clk[CLK_APLL22M]);
  351. if (ret) {
  352. dev_err(afe->dev, "%s clk_prepare_enable %s fail %d\n",
  353. __func__, aud_clks[CLK_APLL22M], ret);
  354. goto err_clk_apll22m;
  355. }
  356. ret = clk_prepare_enable(afe_priv->clk[CLK_APLL1_TUNER]);
  357. if (ret) {
  358. dev_err(afe->dev, "%s clk_prepare_enable %s fail %d\n",
  359. __func__, aud_clks[CLK_APLL1_TUNER], ret);
  360. goto err_clk_apll1_tuner;
  361. }
  362. regmap_update_bits(afe->regmap, AFE_APLL1_TUNER_CFG, 0xfff7, 0x832);
  363. regmap_update_bits(afe->regmap, AFE_APLL1_TUNER_CFG, 0x1, 0x1);
  364. regmap_update_bits(afe->regmap, AFE_HD_ENGEN_ENABLE,
  365. AFE_22M_ON_MASK_SFT, BIT(AFE_22M_ON_SFT));
  366. return 0;
  367. err_clk_apll1_tuner:
  368. clk_disable_unprepare(afe_priv->clk[CLK_APLL1_TUNER]);
  369. err_clk_apll22m:
  370. clk_disable_unprepare(afe_priv->clk[CLK_APLL22M]);
  371. return ret;
  372. }
  373. void mt8186_apll1_disable(struct mtk_base_afe *afe)
  374. {
  375. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  376. regmap_update_bits(afe->regmap, AFE_HD_ENGEN_ENABLE,
  377. AFE_22M_ON_MASK_SFT, 0);
  378. regmap_update_bits(afe->regmap, AFE_APLL1_TUNER_CFG, 0x1, 0);
  379. clk_disable_unprepare(afe_priv->clk[CLK_APLL1_TUNER]);
  380. clk_disable_unprepare(afe_priv->clk[CLK_APLL22M]);
  381. apll1_mux_setting(afe, false);
  382. }
  383. int mt8186_apll2_enable(struct mtk_base_afe *afe)
  384. {
  385. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  386. int ret;
  387. /* setting for APLL */
  388. apll2_mux_setting(afe, true);
  389. ret = clk_prepare_enable(afe_priv->clk[CLK_APLL24M]);
  390. if (ret) {
  391. dev_err(afe->dev, "%s clk_prepare_enable %s fail %d\n",
  392. __func__, aud_clks[CLK_APLL24M], ret);
  393. goto err_clk_apll24m;
  394. }
  395. ret = clk_prepare_enable(afe_priv->clk[CLK_APLL2_TUNER]);
  396. if (ret) {
  397. dev_err(afe->dev, "%s clk_prepare_enable %s fail %d\n",
  398. __func__, aud_clks[CLK_APLL2_TUNER], ret);
  399. goto err_clk_apll2_tuner;
  400. }
  401. regmap_update_bits(afe->regmap, AFE_APLL2_TUNER_CFG, 0xfff7, 0x634);
  402. regmap_update_bits(afe->regmap, AFE_APLL2_TUNER_CFG, 0x1, 0x1);
  403. regmap_update_bits(afe->regmap, AFE_HD_ENGEN_ENABLE,
  404. AFE_24M_ON_MASK_SFT, BIT(AFE_24M_ON_SFT));
  405. return 0;
  406. err_clk_apll2_tuner:
  407. clk_disable_unprepare(afe_priv->clk[CLK_APLL2_TUNER]);
  408. err_clk_apll24m:
  409. clk_disable_unprepare(afe_priv->clk[CLK_APLL24M]);
  410. return ret;
  411. }
  412. void mt8186_apll2_disable(struct mtk_base_afe *afe)
  413. {
  414. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  415. regmap_update_bits(afe->regmap, AFE_HD_ENGEN_ENABLE,
  416. AFE_24M_ON_MASK_SFT, 0);
  417. regmap_update_bits(afe->regmap, AFE_APLL2_TUNER_CFG, 0x1, 0);
  418. clk_disable_unprepare(afe_priv->clk[CLK_APLL2_TUNER]);
  419. clk_disable_unprepare(afe_priv->clk[CLK_APLL24M]);
  420. apll2_mux_setting(afe, false);
  421. }
  422. int mt8186_get_apll_rate(struct mtk_base_afe *afe, int apll)
  423. {
  424. return (apll == MT8186_APLL1) ? 180633600 : 196608000;
  425. }
  426. int mt8186_get_apll_by_rate(struct mtk_base_afe *afe, int rate)
  427. {
  428. return ((rate % 8000) == 0) ? MT8186_APLL2 : MT8186_APLL1;
  429. }
  430. int mt8186_get_apll_by_name(struct mtk_base_afe *afe, const char *name)
  431. {
  432. if (strcmp(name, APLL1_W_NAME) == 0)
  433. return MT8186_APLL1;
  434. return MT8186_APLL2;
  435. }
  436. /* mck */
  437. struct mt8186_mck_div {
  438. u32 m_sel_id;
  439. u32 div_clk_id;
  440. };
  441. static const struct mt8186_mck_div mck_div[MT8186_MCK_NUM] = {
  442. [MT8186_I2S0_MCK] = {
  443. .m_sel_id = CLK_TOP_I2S0_M_SEL,
  444. .div_clk_id = CLK_TOP_APLL12_DIV0,
  445. },
  446. [MT8186_I2S1_MCK] = {
  447. .m_sel_id = CLK_TOP_I2S1_M_SEL,
  448. .div_clk_id = CLK_TOP_APLL12_DIV1,
  449. },
  450. [MT8186_I2S2_MCK] = {
  451. .m_sel_id = CLK_TOP_I2S2_M_SEL,
  452. .div_clk_id = CLK_TOP_APLL12_DIV2,
  453. },
  454. [MT8186_I2S4_MCK] = {
  455. .m_sel_id = CLK_TOP_I2S4_M_SEL,
  456. .div_clk_id = CLK_TOP_APLL12_DIV4,
  457. },
  458. [MT8186_TDM_MCK] = {
  459. .m_sel_id = CLK_TOP_TDM_M_SEL,
  460. .div_clk_id = CLK_TOP_APLL12_DIV_TDM,
  461. },
  462. };
  463. int mt8186_mck_enable(struct mtk_base_afe *afe, int mck_id, int rate)
  464. {
  465. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  466. int apll = mt8186_get_apll_by_rate(afe, rate);
  467. int apll_clk_id = apll == MT8186_APLL1 ?
  468. CLK_TOP_MUX_AUD_1 : CLK_TOP_MUX_AUD_2;
  469. int m_sel_id = mck_div[mck_id].m_sel_id;
  470. int div_clk_id = mck_div[mck_id].div_clk_id;
  471. int ret;
  472. /* select apll */
  473. if (m_sel_id >= 0) {
  474. ret = clk_prepare_enable(afe_priv->clk[m_sel_id]);
  475. if (ret) {
  476. dev_err(afe->dev, "%s(), clk_prepare_enable %s fail %d\n",
  477. __func__, aud_clks[m_sel_id], ret);
  478. return ret;
  479. }
  480. ret = clk_set_parent(afe_priv->clk[m_sel_id],
  481. afe_priv->clk[apll_clk_id]);
  482. if (ret) {
  483. dev_err(afe->dev, "%s(), clk_set_parent %s-%s fail %d\n",
  484. __func__, aud_clks[m_sel_id],
  485. aud_clks[apll_clk_id], ret);
  486. return ret;
  487. }
  488. }
  489. /* enable div, set rate */
  490. ret = clk_prepare_enable(afe_priv->clk[div_clk_id]);
  491. if (ret) {
  492. dev_err(afe->dev, "%s(), clk_prepare_enable %s fail %d\n",
  493. __func__, aud_clks[div_clk_id], ret);
  494. return ret;
  495. }
  496. ret = clk_set_rate(afe_priv->clk[div_clk_id], rate);
  497. if (ret) {
  498. dev_err(afe->dev, "%s(), clk_set_rate %s, rate %d, fail %d\n",
  499. __func__, aud_clks[div_clk_id], rate, ret);
  500. return ret;
  501. }
  502. return 0;
  503. }
  504. void mt8186_mck_disable(struct mtk_base_afe *afe, int mck_id)
  505. {
  506. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  507. int m_sel_id = mck_div[mck_id].m_sel_id;
  508. int div_clk_id = mck_div[mck_id].div_clk_id;
  509. clk_disable_unprepare(afe_priv->clk[div_clk_id]);
  510. if (m_sel_id >= 0)
  511. clk_disable_unprepare(afe_priv->clk[m_sel_id]);
  512. }
  513. int mt8186_init_clock(struct mtk_base_afe *afe)
  514. {
  515. struct mt8186_afe_private *afe_priv = afe->platform_priv;
  516. struct device_node *of_node = afe->dev->of_node;
  517. int i = 0;
  518. mt8186_audsys_clk_register(afe);
  519. afe_priv->clk = devm_kcalloc(afe->dev, CLK_NUM, sizeof(*afe_priv->clk),
  520. GFP_KERNEL);
  521. if (!afe_priv->clk)
  522. return -ENOMEM;
  523. for (i = 0; i < CLK_NUM; i++) {
  524. afe_priv->clk[i] = devm_clk_get(afe->dev, aud_clks[i]);
  525. if (IS_ERR(afe_priv->clk[i])) {
  526. dev_err(afe->dev, "%s devm_clk_get %s fail, ret %ld\n",
  527. __func__,
  528. aud_clks[i], PTR_ERR(afe_priv->clk[i]));
  529. afe_priv->clk[i] = NULL;
  530. }
  531. }
  532. afe_priv->apmixedsys = syscon_regmap_lookup_by_phandle(of_node,
  533. "mediatek,apmixedsys");
  534. if (IS_ERR(afe_priv->apmixedsys)) {
  535. dev_err(afe->dev, "%s() Cannot find apmixedsys controller: %ld\n",
  536. __func__, PTR_ERR(afe_priv->apmixedsys));
  537. return PTR_ERR(afe_priv->apmixedsys);
  538. }
  539. afe_priv->topckgen = syscon_regmap_lookup_by_phandle(of_node,
  540. "mediatek,topckgen");
  541. if (IS_ERR(afe_priv->topckgen)) {
  542. dev_err(afe->dev, "%s() Cannot find topckgen controller: %ld\n",
  543. __func__, PTR_ERR(afe_priv->topckgen));
  544. return PTR_ERR(afe_priv->topckgen);
  545. }
  546. afe_priv->infracfg = syscon_regmap_lookup_by_phandle(of_node,
  547. "mediatek,infracfg");
  548. if (IS_ERR(afe_priv->infracfg)) {
  549. dev_err(afe->dev, "%s() Cannot find infracfg: %ld\n",
  550. __func__, PTR_ERR(afe_priv->infracfg));
  551. return PTR_ERR(afe_priv->infracfg);
  552. }
  553. return 0;
  554. }