mt8183-afe-pcm.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // Mediatek ALSA SoC AFE platform driver for 8183
  4. //
  5. // Copyright (c) 2018 MediaTek Inc.
  6. // Author: KaiChieh Chuang <[email protected]>
  7. #include <linux/delay.h>
  8. #include <linux/module.h>
  9. #include <linux/mfd/syscon.h>
  10. #include <linux/of.h>
  11. #include <linux/of_address.h>
  12. #include <linux/pm_runtime.h>
  13. #include <linux/reset.h>
  14. #include "mt8183-afe-common.h"
  15. #include "mt8183-afe-clk.h"
  16. #include "mt8183-interconnection.h"
  17. #include "mt8183-reg.h"
  18. #include "../common/mtk-afe-platform-driver.h"
  19. #include "../common/mtk-afe-fe-dai.h"
  20. enum {
  21. MTK_AFE_RATE_8K = 0,
  22. MTK_AFE_RATE_11K = 1,
  23. MTK_AFE_RATE_12K = 2,
  24. MTK_AFE_RATE_384K = 3,
  25. MTK_AFE_RATE_16K = 4,
  26. MTK_AFE_RATE_22K = 5,
  27. MTK_AFE_RATE_24K = 6,
  28. MTK_AFE_RATE_130K = 7,
  29. MTK_AFE_RATE_32K = 8,
  30. MTK_AFE_RATE_44K = 9,
  31. MTK_AFE_RATE_48K = 10,
  32. MTK_AFE_RATE_88K = 11,
  33. MTK_AFE_RATE_96K = 12,
  34. MTK_AFE_RATE_176K = 13,
  35. MTK_AFE_RATE_192K = 14,
  36. MTK_AFE_RATE_260K = 15,
  37. };
  38. enum {
  39. MTK_AFE_DAI_MEMIF_RATE_8K = 0,
  40. MTK_AFE_DAI_MEMIF_RATE_16K = 1,
  41. MTK_AFE_DAI_MEMIF_RATE_32K = 2,
  42. MTK_AFE_DAI_MEMIF_RATE_48K = 3,
  43. };
  44. enum {
  45. MTK_AFE_PCM_RATE_8K = 0,
  46. MTK_AFE_PCM_RATE_16K = 1,
  47. MTK_AFE_PCM_RATE_32K = 2,
  48. MTK_AFE_PCM_RATE_48K = 3,
  49. };
  50. unsigned int mt8183_general_rate_transform(struct device *dev,
  51. unsigned int rate)
  52. {
  53. switch (rate) {
  54. case 8000:
  55. return MTK_AFE_RATE_8K;
  56. case 11025:
  57. return MTK_AFE_RATE_11K;
  58. case 12000:
  59. return MTK_AFE_RATE_12K;
  60. case 16000:
  61. return MTK_AFE_RATE_16K;
  62. case 22050:
  63. return MTK_AFE_RATE_22K;
  64. case 24000:
  65. return MTK_AFE_RATE_24K;
  66. case 32000:
  67. return MTK_AFE_RATE_32K;
  68. case 44100:
  69. return MTK_AFE_RATE_44K;
  70. case 48000:
  71. return MTK_AFE_RATE_48K;
  72. case 88200:
  73. return MTK_AFE_RATE_88K;
  74. case 96000:
  75. return MTK_AFE_RATE_96K;
  76. case 130000:
  77. return MTK_AFE_RATE_130K;
  78. case 176400:
  79. return MTK_AFE_RATE_176K;
  80. case 192000:
  81. return MTK_AFE_RATE_192K;
  82. case 260000:
  83. return MTK_AFE_RATE_260K;
  84. default:
  85. dev_warn(dev, "%s(), rate %u invalid, use %d!!!\n",
  86. __func__, rate, MTK_AFE_RATE_48K);
  87. return MTK_AFE_RATE_48K;
  88. }
  89. }
  90. static unsigned int dai_memif_rate_transform(struct device *dev,
  91. unsigned int rate)
  92. {
  93. switch (rate) {
  94. case 8000:
  95. return MTK_AFE_DAI_MEMIF_RATE_8K;
  96. case 16000:
  97. return MTK_AFE_DAI_MEMIF_RATE_16K;
  98. case 32000:
  99. return MTK_AFE_DAI_MEMIF_RATE_32K;
  100. case 48000:
  101. return MTK_AFE_DAI_MEMIF_RATE_48K;
  102. default:
  103. dev_warn(dev, "%s(), rate %u invalid, use %d!!!\n",
  104. __func__, rate, MTK_AFE_DAI_MEMIF_RATE_16K);
  105. return MTK_AFE_DAI_MEMIF_RATE_16K;
  106. }
  107. }
  108. unsigned int mt8183_rate_transform(struct device *dev,
  109. unsigned int rate, int aud_blk)
  110. {
  111. switch (aud_blk) {
  112. case MT8183_MEMIF_MOD_DAI:
  113. return dai_memif_rate_transform(dev, rate);
  114. default:
  115. return mt8183_general_rate_transform(dev, rate);
  116. }
  117. }
  118. static const struct snd_pcm_hardware mt8183_afe_hardware = {
  119. .info = SNDRV_PCM_INFO_MMAP |
  120. SNDRV_PCM_INFO_INTERLEAVED |
  121. SNDRV_PCM_INFO_MMAP_VALID,
  122. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  123. SNDRV_PCM_FMTBIT_S24_LE |
  124. SNDRV_PCM_FMTBIT_S32_LE,
  125. .period_bytes_min = 256,
  126. .period_bytes_max = 4 * 48 * 1024,
  127. .periods_min = 2,
  128. .periods_max = 256,
  129. .buffer_bytes_max = 8 * 48 * 1024,
  130. .fifo_size = 0,
  131. };
  132. static int mt8183_memif_fs(struct snd_pcm_substream *substream,
  133. unsigned int rate)
  134. {
  135. struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
  136. struct snd_soc_component *component =
  137. snd_soc_rtdcom_lookup(rtd, AFE_PCM_NAME);
  138. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
  139. int id = asoc_rtd_to_cpu(rtd, 0)->id;
  140. return mt8183_rate_transform(afe->dev, rate, id);
  141. }
  142. static int mt8183_irq_fs(struct snd_pcm_substream *substream, unsigned int rate)
  143. {
  144. struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
  145. struct snd_soc_component *component =
  146. snd_soc_rtdcom_lookup(rtd, AFE_PCM_NAME);
  147. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
  148. return mt8183_general_rate_transform(afe->dev, rate);
  149. }
  150. #define MTK_PCM_RATES (SNDRV_PCM_RATE_8000_48000 |\
  151. SNDRV_PCM_RATE_88200 |\
  152. SNDRV_PCM_RATE_96000 |\
  153. SNDRV_PCM_RATE_176400 |\
  154. SNDRV_PCM_RATE_192000)
  155. #define MTK_PCM_DAI_RATES (SNDRV_PCM_RATE_8000 |\
  156. SNDRV_PCM_RATE_16000 |\
  157. SNDRV_PCM_RATE_32000 |\
  158. SNDRV_PCM_RATE_48000)
  159. #define MTK_PCM_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  160. SNDRV_PCM_FMTBIT_S24_LE |\
  161. SNDRV_PCM_FMTBIT_S32_LE)
  162. static struct snd_soc_dai_driver mt8183_memif_dai_driver[] = {
  163. /* FE DAIs: memory intefaces to CPU */
  164. {
  165. .name = "DL1",
  166. .id = MT8183_MEMIF_DL1,
  167. .playback = {
  168. .stream_name = "DL1",
  169. .channels_min = 1,
  170. .channels_max = 2,
  171. .rates = MTK_PCM_RATES,
  172. .formats = MTK_PCM_FORMATS,
  173. },
  174. .ops = &mtk_afe_fe_ops,
  175. },
  176. {
  177. .name = "DL2",
  178. .id = MT8183_MEMIF_DL2,
  179. .playback = {
  180. .stream_name = "DL2",
  181. .channels_min = 1,
  182. .channels_max = 2,
  183. .rates = MTK_PCM_RATES,
  184. .formats = MTK_PCM_FORMATS,
  185. },
  186. .ops = &mtk_afe_fe_ops,
  187. },
  188. {
  189. .name = "DL3",
  190. .id = MT8183_MEMIF_DL3,
  191. .playback = {
  192. .stream_name = "DL3",
  193. .channels_min = 1,
  194. .channels_max = 2,
  195. .rates = MTK_PCM_RATES,
  196. .formats = MTK_PCM_FORMATS,
  197. },
  198. .ops = &mtk_afe_fe_ops,
  199. },
  200. {
  201. .name = "UL1",
  202. .id = MT8183_MEMIF_VUL12,
  203. .capture = {
  204. .stream_name = "UL1",
  205. .channels_min = 1,
  206. .channels_max = 2,
  207. .rates = MTK_PCM_RATES,
  208. .formats = MTK_PCM_FORMATS,
  209. },
  210. .ops = &mtk_afe_fe_ops,
  211. },
  212. {
  213. .name = "UL2",
  214. .id = MT8183_MEMIF_AWB,
  215. .capture = {
  216. .stream_name = "UL2",
  217. .channels_min = 1,
  218. .channels_max = 2,
  219. .rates = MTK_PCM_RATES,
  220. .formats = MTK_PCM_FORMATS,
  221. },
  222. .ops = &mtk_afe_fe_ops,
  223. },
  224. {
  225. .name = "UL3",
  226. .id = MT8183_MEMIF_VUL2,
  227. .capture = {
  228. .stream_name = "UL3",
  229. .channels_min = 1,
  230. .channels_max = 2,
  231. .rates = MTK_PCM_RATES,
  232. .formats = MTK_PCM_FORMATS,
  233. },
  234. .ops = &mtk_afe_fe_ops,
  235. },
  236. {
  237. .name = "UL4",
  238. .id = MT8183_MEMIF_AWB2,
  239. .capture = {
  240. .stream_name = "UL4",
  241. .channels_min = 1,
  242. .channels_max = 2,
  243. .rates = MTK_PCM_RATES,
  244. .formats = MTK_PCM_FORMATS,
  245. },
  246. .ops = &mtk_afe_fe_ops,
  247. },
  248. {
  249. .name = "UL_MONO_1",
  250. .id = MT8183_MEMIF_MOD_DAI,
  251. .capture = {
  252. .stream_name = "UL_MONO_1",
  253. .channels_min = 1,
  254. .channels_max = 1,
  255. .rates = MTK_PCM_DAI_RATES,
  256. .formats = MTK_PCM_FORMATS,
  257. },
  258. .ops = &mtk_afe_fe_ops,
  259. },
  260. {
  261. .name = "HDMI",
  262. .id = MT8183_MEMIF_HDMI,
  263. .playback = {
  264. .stream_name = "HDMI",
  265. .channels_min = 2,
  266. .channels_max = 8,
  267. .rates = MTK_PCM_RATES,
  268. .formats = MTK_PCM_FORMATS,
  269. },
  270. .ops = &mtk_afe_fe_ops,
  271. },
  272. };
  273. /* dma widget & routes*/
  274. static const struct snd_kcontrol_new memif_ul1_ch1_mix[] = {
  275. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN21,
  276. I_ADDA_UL_CH1, 1, 0),
  277. SOC_DAPM_SINGLE_AUTODISABLE("I2S0_CH1", AFE_CONN21,
  278. I_I2S0_CH1, 1, 0),
  279. };
  280. static const struct snd_kcontrol_new memif_ul1_ch2_mix[] = {
  281. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN22,
  282. I_ADDA_UL_CH2, 1, 0),
  283. SOC_DAPM_SINGLE_AUTODISABLE("I2S0_CH2", AFE_CONN21,
  284. I_I2S0_CH2, 1, 0),
  285. };
  286. static const struct snd_kcontrol_new memif_ul2_ch1_mix[] = {
  287. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN5,
  288. I_ADDA_UL_CH1, 1, 0),
  289. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN5,
  290. I_DL1_CH1, 1, 0),
  291. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1", AFE_CONN5,
  292. I_DL2_CH1, 1, 0),
  293. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1", AFE_CONN5,
  294. I_DL3_CH1, 1, 0),
  295. SOC_DAPM_SINGLE_AUTODISABLE("I2S2_CH1", AFE_CONN5,
  296. I_I2S2_CH1, 1, 0),
  297. };
  298. static const struct snd_kcontrol_new memif_ul2_ch2_mix[] = {
  299. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN6,
  300. I_ADDA_UL_CH2, 1, 0),
  301. SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH2", AFE_CONN6,
  302. I_DL1_CH2, 1, 0),
  303. SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH2", AFE_CONN6,
  304. I_DL2_CH2, 1, 0),
  305. SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH2", AFE_CONN6,
  306. I_DL3_CH2, 1, 0),
  307. SOC_DAPM_SINGLE_AUTODISABLE("I2S2_CH2", AFE_CONN6,
  308. I_I2S2_CH2, 1, 0),
  309. };
  310. static const struct snd_kcontrol_new memif_ul3_ch1_mix[] = {
  311. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN32,
  312. I_ADDA_UL_CH1, 1, 0),
  313. SOC_DAPM_SINGLE_AUTODISABLE("I2S2_CH1", AFE_CONN32,
  314. I_I2S2_CH1, 1, 0),
  315. };
  316. static const struct snd_kcontrol_new memif_ul3_ch2_mix[] = {
  317. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN33,
  318. I_ADDA_UL_CH2, 1, 0),
  319. SOC_DAPM_SINGLE_AUTODISABLE("I2S2_CH2", AFE_CONN33,
  320. I_I2S2_CH2, 1, 0),
  321. };
  322. static const struct snd_kcontrol_new memif_ul4_ch1_mix[] = {
  323. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN38,
  324. I_ADDA_UL_CH1, 1, 0),
  325. };
  326. static const struct snd_kcontrol_new memif_ul4_ch2_mix[] = {
  327. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN39,
  328. I_ADDA_UL_CH2, 1, 0),
  329. };
  330. static const struct snd_kcontrol_new memif_ul_mono_1_mix[] = {
  331. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN12,
  332. I_ADDA_UL_CH1, 1, 0),
  333. SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN12,
  334. I_ADDA_UL_CH2, 1, 0),
  335. };
  336. static const struct snd_soc_dapm_widget mt8183_memif_widgets[] = {
  337. /* memif */
  338. SND_SOC_DAPM_MIXER("UL1_CH1", SND_SOC_NOPM, 0, 0,
  339. memif_ul1_ch1_mix, ARRAY_SIZE(memif_ul1_ch1_mix)),
  340. SND_SOC_DAPM_MIXER("UL1_CH2", SND_SOC_NOPM, 0, 0,
  341. memif_ul1_ch2_mix, ARRAY_SIZE(memif_ul1_ch2_mix)),
  342. SND_SOC_DAPM_MIXER("UL2_CH1", SND_SOC_NOPM, 0, 0,
  343. memif_ul2_ch1_mix, ARRAY_SIZE(memif_ul2_ch1_mix)),
  344. SND_SOC_DAPM_MIXER("UL2_CH2", SND_SOC_NOPM, 0, 0,
  345. memif_ul2_ch2_mix, ARRAY_SIZE(memif_ul2_ch2_mix)),
  346. SND_SOC_DAPM_MIXER("UL3_CH1", SND_SOC_NOPM, 0, 0,
  347. memif_ul3_ch1_mix, ARRAY_SIZE(memif_ul3_ch1_mix)),
  348. SND_SOC_DAPM_MIXER("UL3_CH2", SND_SOC_NOPM, 0, 0,
  349. memif_ul3_ch2_mix, ARRAY_SIZE(memif_ul3_ch2_mix)),
  350. SND_SOC_DAPM_MIXER("UL4_CH1", SND_SOC_NOPM, 0, 0,
  351. memif_ul4_ch1_mix, ARRAY_SIZE(memif_ul4_ch1_mix)),
  352. SND_SOC_DAPM_MIXER("UL4_CH2", SND_SOC_NOPM, 0, 0,
  353. memif_ul4_ch2_mix, ARRAY_SIZE(memif_ul4_ch2_mix)),
  354. SND_SOC_DAPM_MIXER("UL_MONO_1_CH1", SND_SOC_NOPM, 0, 0,
  355. memif_ul_mono_1_mix,
  356. ARRAY_SIZE(memif_ul_mono_1_mix)),
  357. };
  358. static const struct snd_soc_dapm_route mt8183_memif_routes[] = {
  359. /* capture */
  360. {"UL1", NULL, "UL1_CH1"},
  361. {"UL1", NULL, "UL1_CH2"},
  362. {"UL1_CH1", "ADDA_UL_CH1", "ADDA Capture"},
  363. {"UL1_CH2", "ADDA_UL_CH2", "ADDA Capture"},
  364. {"UL1_CH1", "I2S0_CH1", "I2S0"},
  365. {"UL1_CH2", "I2S0_CH2", "I2S0"},
  366. {"UL2", NULL, "UL2_CH1"},
  367. {"UL2", NULL, "UL2_CH2"},
  368. {"UL2_CH1", "ADDA_UL_CH1", "ADDA Capture"},
  369. {"UL2_CH2", "ADDA_UL_CH2", "ADDA Capture"},
  370. {"UL2_CH1", "I2S2_CH1", "I2S2"},
  371. {"UL2_CH2", "I2S2_CH2", "I2S2"},
  372. {"UL3", NULL, "UL3_CH1"},
  373. {"UL3", NULL, "UL3_CH2"},
  374. {"UL3_CH1", "ADDA_UL_CH1", "ADDA Capture"},
  375. {"UL3_CH2", "ADDA_UL_CH2", "ADDA Capture"},
  376. {"UL3_CH1", "I2S2_CH1", "I2S2"},
  377. {"UL3_CH2", "I2S2_CH2", "I2S2"},
  378. {"UL4", NULL, "UL4_CH1"},
  379. {"UL4", NULL, "UL4_CH2"},
  380. {"UL4_CH1", "ADDA_UL_CH1", "ADDA Capture"},
  381. {"UL4_CH2", "ADDA_UL_CH2", "ADDA Capture"},
  382. {"UL_MONO_1", NULL, "UL_MONO_1_CH1"},
  383. {"UL_MONO_1_CH1", "ADDA_UL_CH1", "ADDA Capture"},
  384. {"UL_MONO_1_CH1", "ADDA_UL_CH2", "ADDA Capture"},
  385. };
  386. static const struct snd_soc_component_driver mt8183_afe_pcm_dai_component = {
  387. .name = "mt8183-afe-pcm-dai",
  388. };
  389. static const struct mtk_base_memif_data memif_data[MT8183_MEMIF_NUM] = {
  390. [MT8183_MEMIF_DL1] = {
  391. .name = "DL1",
  392. .id = MT8183_MEMIF_DL1,
  393. .reg_ofs_base = AFE_DL1_BASE,
  394. .reg_ofs_cur = AFE_DL1_CUR,
  395. .fs_reg = AFE_DAC_CON1,
  396. .fs_shift = DL1_MODE_SFT,
  397. .fs_maskbit = DL1_MODE_MASK,
  398. .mono_reg = AFE_DAC_CON1,
  399. .mono_shift = DL1_DATA_SFT,
  400. .enable_reg = AFE_DAC_CON0,
  401. .enable_shift = DL1_ON_SFT,
  402. .hd_reg = AFE_MEMIF_HD_MODE,
  403. .hd_align_reg = AFE_MEMIF_HDALIGN,
  404. .hd_shift = DL1_HD_SFT,
  405. .hd_align_mshift = DL1_HD_ALIGN_SFT,
  406. .agent_disable_reg = -1,
  407. .agent_disable_shift = -1,
  408. .msb_reg = -1,
  409. .msb_shift = -1,
  410. },
  411. [MT8183_MEMIF_DL2] = {
  412. .name = "DL2",
  413. .id = MT8183_MEMIF_DL2,
  414. .reg_ofs_base = AFE_DL2_BASE,
  415. .reg_ofs_cur = AFE_DL2_CUR,
  416. .fs_reg = AFE_DAC_CON1,
  417. .fs_shift = DL2_MODE_SFT,
  418. .fs_maskbit = DL2_MODE_MASK,
  419. .mono_reg = AFE_DAC_CON1,
  420. .mono_shift = DL2_DATA_SFT,
  421. .enable_reg = AFE_DAC_CON0,
  422. .enable_shift = DL2_ON_SFT,
  423. .hd_reg = AFE_MEMIF_HD_MODE,
  424. .hd_align_reg = AFE_MEMIF_HDALIGN,
  425. .hd_shift = DL2_HD_SFT,
  426. .hd_align_mshift = DL2_HD_ALIGN_SFT,
  427. .agent_disable_reg = -1,
  428. .agent_disable_shift = -1,
  429. .msb_reg = -1,
  430. .msb_shift = -1,
  431. },
  432. [MT8183_MEMIF_DL3] = {
  433. .name = "DL3",
  434. .id = MT8183_MEMIF_DL3,
  435. .reg_ofs_base = AFE_DL3_BASE,
  436. .reg_ofs_cur = AFE_DL3_CUR,
  437. .fs_reg = AFE_DAC_CON2,
  438. .fs_shift = DL3_MODE_SFT,
  439. .fs_maskbit = DL3_MODE_MASK,
  440. .mono_reg = AFE_DAC_CON1,
  441. .mono_shift = DL3_DATA_SFT,
  442. .enable_reg = AFE_DAC_CON0,
  443. .enable_shift = DL3_ON_SFT,
  444. .hd_reg = AFE_MEMIF_HD_MODE,
  445. .hd_align_reg = AFE_MEMIF_HDALIGN,
  446. .hd_shift = DL3_HD_SFT,
  447. .hd_align_mshift = DL3_HD_ALIGN_SFT,
  448. .agent_disable_reg = -1,
  449. .agent_disable_shift = -1,
  450. .msb_reg = -1,
  451. .msb_shift = -1,
  452. },
  453. [MT8183_MEMIF_VUL2] = {
  454. .name = "VUL2",
  455. .id = MT8183_MEMIF_VUL2,
  456. .reg_ofs_base = AFE_VUL2_BASE,
  457. .reg_ofs_cur = AFE_VUL2_CUR,
  458. .fs_reg = AFE_DAC_CON2,
  459. .fs_shift = VUL2_MODE_SFT,
  460. .fs_maskbit = VUL2_MODE_MASK,
  461. .mono_reg = AFE_DAC_CON2,
  462. .mono_shift = VUL2_DATA_SFT,
  463. .enable_reg = AFE_DAC_CON0,
  464. .enable_shift = VUL2_ON_SFT,
  465. .hd_reg = AFE_MEMIF_HD_MODE,
  466. .hd_align_reg = AFE_MEMIF_HDALIGN,
  467. .hd_shift = VUL2_HD_SFT,
  468. .hd_align_mshift = VUL2_HD_ALIGN_SFT,
  469. .agent_disable_reg = -1,
  470. .agent_disable_shift = -1,
  471. .msb_reg = -1,
  472. .msb_shift = -1,
  473. },
  474. [MT8183_MEMIF_AWB] = {
  475. .name = "AWB",
  476. .id = MT8183_MEMIF_AWB,
  477. .reg_ofs_base = AFE_AWB_BASE,
  478. .reg_ofs_cur = AFE_AWB_CUR,
  479. .fs_reg = AFE_DAC_CON1,
  480. .fs_shift = AWB_MODE_SFT,
  481. .fs_maskbit = AWB_MODE_MASK,
  482. .mono_reg = AFE_DAC_CON1,
  483. .mono_shift = AWB_DATA_SFT,
  484. .enable_reg = AFE_DAC_CON0,
  485. .enable_shift = AWB_ON_SFT,
  486. .hd_reg = AFE_MEMIF_HD_MODE,
  487. .hd_align_reg = AFE_MEMIF_HDALIGN,
  488. .hd_shift = AWB_HD_SFT,
  489. .hd_align_mshift = AWB_HD_ALIGN_SFT,
  490. .agent_disable_reg = -1,
  491. .agent_disable_shift = -1,
  492. .msb_reg = -1,
  493. .msb_shift = -1,
  494. },
  495. [MT8183_MEMIF_AWB2] = {
  496. .name = "AWB2",
  497. .id = MT8183_MEMIF_AWB2,
  498. .reg_ofs_base = AFE_AWB2_BASE,
  499. .reg_ofs_cur = AFE_AWB2_CUR,
  500. .fs_reg = AFE_DAC_CON2,
  501. .fs_shift = AWB2_MODE_SFT,
  502. .fs_maskbit = AWB2_MODE_MASK,
  503. .mono_reg = AFE_DAC_CON2,
  504. .mono_shift = AWB2_DATA_SFT,
  505. .enable_reg = AFE_DAC_CON0,
  506. .enable_shift = AWB2_ON_SFT,
  507. .hd_reg = AFE_MEMIF_HD_MODE,
  508. .hd_align_reg = AFE_MEMIF_HDALIGN,
  509. .hd_shift = AWB2_HD_SFT,
  510. .hd_align_mshift = AWB2_ALIGN_SFT,
  511. .agent_disable_reg = -1,
  512. .agent_disable_shift = -1,
  513. .msb_reg = -1,
  514. .msb_shift = -1,
  515. },
  516. [MT8183_MEMIF_VUL12] = {
  517. .name = "VUL12",
  518. .id = MT8183_MEMIF_VUL12,
  519. .reg_ofs_base = AFE_VUL_D2_BASE,
  520. .reg_ofs_cur = AFE_VUL_D2_CUR,
  521. .fs_reg = AFE_DAC_CON0,
  522. .fs_shift = VUL12_MODE_SFT,
  523. .fs_maskbit = VUL12_MODE_MASK,
  524. .mono_reg = AFE_DAC_CON0,
  525. .mono_shift = VUL12_MONO_SFT,
  526. .enable_reg = AFE_DAC_CON0,
  527. .enable_shift = VUL12_ON_SFT,
  528. .hd_reg = AFE_MEMIF_HD_MODE,
  529. .hd_align_reg = AFE_MEMIF_HDALIGN,
  530. .hd_shift = VUL12_HD_SFT,
  531. .hd_align_mshift = VUL12_HD_ALIGN_SFT,
  532. .agent_disable_reg = -1,
  533. .agent_disable_shift = -1,
  534. .msb_reg = -1,
  535. .msb_shift = -1,
  536. },
  537. [MT8183_MEMIF_MOD_DAI] = {
  538. .name = "MOD_DAI",
  539. .id = MT8183_MEMIF_MOD_DAI,
  540. .reg_ofs_base = AFE_MOD_DAI_BASE,
  541. .reg_ofs_cur = AFE_MOD_DAI_CUR,
  542. .fs_reg = AFE_DAC_CON1,
  543. .fs_shift = MOD_DAI_MODE_SFT,
  544. .fs_maskbit = MOD_DAI_MODE_MASK,
  545. .mono_reg = -1,
  546. .mono_shift = 0,
  547. .enable_reg = AFE_DAC_CON0,
  548. .enable_shift = MOD_DAI_ON_SFT,
  549. .hd_reg = AFE_MEMIF_HD_MODE,
  550. .hd_align_reg = AFE_MEMIF_HDALIGN,
  551. .hd_shift = MOD_DAI_HD_SFT,
  552. .hd_align_mshift = MOD_DAI_HD_ALIGN_SFT,
  553. .agent_disable_reg = -1,
  554. .agent_disable_shift = -1,
  555. .msb_reg = -1,
  556. .msb_shift = -1,
  557. },
  558. [MT8183_MEMIF_HDMI] = {
  559. .name = "HDMI",
  560. .id = MT8183_MEMIF_HDMI,
  561. .reg_ofs_base = AFE_HDMI_OUT_BASE,
  562. .reg_ofs_cur = AFE_HDMI_OUT_CUR,
  563. .fs_reg = -1,
  564. .fs_shift = -1,
  565. .fs_maskbit = -1,
  566. .mono_reg = -1,
  567. .mono_shift = -1,
  568. .enable_reg = -1, /* control in tdm for sync start */
  569. .enable_shift = -1,
  570. .hd_reg = AFE_MEMIF_HD_MODE,
  571. .hd_align_reg = AFE_MEMIF_HDALIGN,
  572. .hd_shift = HDMI_HD_SFT,
  573. .hd_align_mshift = HDMI_HD_ALIGN_SFT,
  574. .agent_disable_reg = -1,
  575. .agent_disable_shift = -1,
  576. .msb_reg = -1,
  577. .msb_shift = -1,
  578. },
  579. };
  580. static const struct mtk_base_irq_data irq_data[MT8183_IRQ_NUM] = {
  581. [MT8183_IRQ_0] = {
  582. .id = MT8183_IRQ_0,
  583. .irq_cnt_reg = AFE_IRQ_MCU_CNT0,
  584. .irq_cnt_shift = 0,
  585. .irq_cnt_maskbit = 0x3ffff,
  586. .irq_fs_reg = AFE_IRQ_MCU_CON1,
  587. .irq_fs_shift = IRQ0_MCU_MODE_SFT,
  588. .irq_fs_maskbit = IRQ0_MCU_MODE_MASK,
  589. .irq_en_reg = AFE_IRQ_MCU_CON0,
  590. .irq_en_shift = IRQ0_MCU_ON_SFT,
  591. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  592. .irq_clr_shift = IRQ0_MCU_CLR_SFT,
  593. },
  594. [MT8183_IRQ_1] = {
  595. .id = MT8183_IRQ_1,
  596. .irq_cnt_reg = AFE_IRQ_MCU_CNT1,
  597. .irq_cnt_shift = 0,
  598. .irq_cnt_maskbit = 0x3ffff,
  599. .irq_fs_reg = AFE_IRQ_MCU_CON1,
  600. .irq_fs_shift = IRQ1_MCU_MODE_SFT,
  601. .irq_fs_maskbit = IRQ1_MCU_MODE_MASK,
  602. .irq_en_reg = AFE_IRQ_MCU_CON0,
  603. .irq_en_shift = IRQ1_MCU_ON_SFT,
  604. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  605. .irq_clr_shift = IRQ1_MCU_CLR_SFT,
  606. },
  607. [MT8183_IRQ_2] = {
  608. .id = MT8183_IRQ_2,
  609. .irq_cnt_reg = AFE_IRQ_MCU_CNT2,
  610. .irq_cnt_shift = 0,
  611. .irq_cnt_maskbit = 0x3ffff,
  612. .irq_fs_reg = AFE_IRQ_MCU_CON1,
  613. .irq_fs_shift = IRQ2_MCU_MODE_SFT,
  614. .irq_fs_maskbit = IRQ2_MCU_MODE_MASK,
  615. .irq_en_reg = AFE_IRQ_MCU_CON0,
  616. .irq_en_shift = IRQ2_MCU_ON_SFT,
  617. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  618. .irq_clr_shift = IRQ2_MCU_CLR_SFT,
  619. },
  620. [MT8183_IRQ_3] = {
  621. .id = MT8183_IRQ_3,
  622. .irq_cnt_reg = AFE_IRQ_MCU_CNT3,
  623. .irq_cnt_shift = 0,
  624. .irq_cnt_maskbit = 0x3ffff,
  625. .irq_fs_reg = AFE_IRQ_MCU_CON1,
  626. .irq_fs_shift = IRQ3_MCU_MODE_SFT,
  627. .irq_fs_maskbit = IRQ3_MCU_MODE_MASK,
  628. .irq_en_reg = AFE_IRQ_MCU_CON0,
  629. .irq_en_shift = IRQ3_MCU_ON_SFT,
  630. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  631. .irq_clr_shift = IRQ3_MCU_CLR_SFT,
  632. },
  633. [MT8183_IRQ_4] = {
  634. .id = MT8183_IRQ_4,
  635. .irq_cnt_reg = AFE_IRQ_MCU_CNT4,
  636. .irq_cnt_shift = 0,
  637. .irq_cnt_maskbit = 0x3ffff,
  638. .irq_fs_reg = AFE_IRQ_MCU_CON1,
  639. .irq_fs_shift = IRQ4_MCU_MODE_SFT,
  640. .irq_fs_maskbit = IRQ4_MCU_MODE_MASK,
  641. .irq_en_reg = AFE_IRQ_MCU_CON0,
  642. .irq_en_shift = IRQ4_MCU_ON_SFT,
  643. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  644. .irq_clr_shift = IRQ4_MCU_CLR_SFT,
  645. },
  646. [MT8183_IRQ_5] = {
  647. .id = MT8183_IRQ_5,
  648. .irq_cnt_reg = AFE_IRQ_MCU_CNT5,
  649. .irq_cnt_shift = 0,
  650. .irq_cnt_maskbit = 0x3ffff,
  651. .irq_fs_reg = AFE_IRQ_MCU_CON1,
  652. .irq_fs_shift = IRQ5_MCU_MODE_SFT,
  653. .irq_fs_maskbit = IRQ5_MCU_MODE_MASK,
  654. .irq_en_reg = AFE_IRQ_MCU_CON0,
  655. .irq_en_shift = IRQ5_MCU_ON_SFT,
  656. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  657. .irq_clr_shift = IRQ5_MCU_CLR_SFT,
  658. },
  659. [MT8183_IRQ_6] = {
  660. .id = MT8183_IRQ_6,
  661. .irq_cnt_reg = AFE_IRQ_MCU_CNT6,
  662. .irq_cnt_shift = 0,
  663. .irq_cnt_maskbit = 0x3ffff,
  664. .irq_fs_reg = AFE_IRQ_MCU_CON1,
  665. .irq_fs_shift = IRQ6_MCU_MODE_SFT,
  666. .irq_fs_maskbit = IRQ6_MCU_MODE_MASK,
  667. .irq_en_reg = AFE_IRQ_MCU_CON0,
  668. .irq_en_shift = IRQ6_MCU_ON_SFT,
  669. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  670. .irq_clr_shift = IRQ6_MCU_CLR_SFT,
  671. },
  672. [MT8183_IRQ_7] = {
  673. .id = MT8183_IRQ_7,
  674. .irq_cnt_reg = AFE_IRQ_MCU_CNT7,
  675. .irq_cnt_shift = 0,
  676. .irq_cnt_maskbit = 0x3ffff,
  677. .irq_fs_reg = AFE_IRQ_MCU_CON1,
  678. .irq_fs_shift = IRQ7_MCU_MODE_SFT,
  679. .irq_fs_maskbit = IRQ7_MCU_MODE_MASK,
  680. .irq_en_reg = AFE_IRQ_MCU_CON0,
  681. .irq_en_shift = IRQ7_MCU_ON_SFT,
  682. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  683. .irq_clr_shift = IRQ7_MCU_CLR_SFT,
  684. },
  685. [MT8183_IRQ_8] = {
  686. .id = MT8183_IRQ_8,
  687. .irq_cnt_reg = AFE_IRQ_MCU_CNT8,
  688. .irq_cnt_shift = 0,
  689. .irq_cnt_maskbit = 0x3ffff,
  690. .irq_fs_reg = -1,
  691. .irq_fs_shift = -1,
  692. .irq_fs_maskbit = -1,
  693. .irq_en_reg = AFE_IRQ_MCU_CON0,
  694. .irq_en_shift = IRQ8_MCU_ON_SFT,
  695. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  696. .irq_clr_shift = IRQ8_MCU_CLR_SFT,
  697. },
  698. [MT8183_IRQ_11] = {
  699. .id = MT8183_IRQ_11,
  700. .irq_cnt_reg = AFE_IRQ_MCU_CNT11,
  701. .irq_cnt_shift = 0,
  702. .irq_cnt_maskbit = 0x3ffff,
  703. .irq_fs_reg = AFE_IRQ_MCU_CON2,
  704. .irq_fs_shift = IRQ11_MCU_MODE_SFT,
  705. .irq_fs_maskbit = IRQ11_MCU_MODE_MASK,
  706. .irq_en_reg = AFE_IRQ_MCU_CON0,
  707. .irq_en_shift = IRQ11_MCU_ON_SFT,
  708. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  709. .irq_clr_shift = IRQ11_MCU_CLR_SFT,
  710. },
  711. [MT8183_IRQ_12] = {
  712. .id = MT8183_IRQ_12,
  713. .irq_cnt_reg = AFE_IRQ_MCU_CNT12,
  714. .irq_cnt_shift = 0,
  715. .irq_cnt_maskbit = 0x3ffff,
  716. .irq_fs_reg = AFE_IRQ_MCU_CON2,
  717. .irq_fs_shift = IRQ12_MCU_MODE_SFT,
  718. .irq_fs_maskbit = IRQ12_MCU_MODE_MASK,
  719. .irq_en_reg = AFE_IRQ_MCU_CON0,
  720. .irq_en_shift = IRQ12_MCU_ON_SFT,
  721. .irq_clr_reg = AFE_IRQ_MCU_CLR,
  722. .irq_clr_shift = IRQ12_MCU_CLR_SFT,
  723. },
  724. };
  725. static bool mt8183_is_volatile_reg(struct device *dev, unsigned int reg)
  726. {
  727. /* these auto-gen reg has read-only bit, so put it as volatile */
  728. /* volatile reg cannot be cached, so cannot be set when power off */
  729. switch (reg) {
  730. case AUDIO_TOP_CON0: /* reg bit controlled by CCF */
  731. case AUDIO_TOP_CON1: /* reg bit controlled by CCF */
  732. case AUDIO_TOP_CON3:
  733. case AFE_DL1_CUR:
  734. case AFE_DL1_END:
  735. case AFE_DL2_CUR:
  736. case AFE_DL2_END:
  737. case AFE_AWB_END:
  738. case AFE_AWB_CUR:
  739. case AFE_VUL_END:
  740. case AFE_VUL_CUR:
  741. case AFE_MEMIF_MON0:
  742. case AFE_MEMIF_MON1:
  743. case AFE_MEMIF_MON2:
  744. case AFE_MEMIF_MON3:
  745. case AFE_MEMIF_MON4:
  746. case AFE_MEMIF_MON5:
  747. case AFE_MEMIF_MON6:
  748. case AFE_MEMIF_MON7:
  749. case AFE_MEMIF_MON8:
  750. case AFE_MEMIF_MON9:
  751. case AFE_ADDA_SRC_DEBUG_MON0:
  752. case AFE_ADDA_SRC_DEBUG_MON1:
  753. case AFE_ADDA_UL_SRC_MON0:
  754. case AFE_ADDA_UL_SRC_MON1:
  755. case AFE_SIDETONE_MON:
  756. case AFE_SIDETONE_CON0:
  757. case AFE_SIDETONE_COEFF:
  758. case AFE_BUS_MON0:
  759. case AFE_MRGIF_MON0:
  760. case AFE_MRGIF_MON1:
  761. case AFE_MRGIF_MON2:
  762. case AFE_I2S_MON:
  763. case AFE_DAC_MON:
  764. case AFE_VUL2_END:
  765. case AFE_VUL2_CUR:
  766. case AFE_IRQ0_MCU_CNT_MON:
  767. case AFE_IRQ6_MCU_CNT_MON:
  768. case AFE_MOD_DAI_END:
  769. case AFE_MOD_DAI_CUR:
  770. case AFE_VUL_D2_END:
  771. case AFE_VUL_D2_CUR:
  772. case AFE_DL3_CUR:
  773. case AFE_DL3_END:
  774. case AFE_HDMI_OUT_CON0:
  775. case AFE_HDMI_OUT_CUR:
  776. case AFE_HDMI_OUT_END:
  777. case AFE_IRQ3_MCU_CNT_MON:
  778. case AFE_IRQ4_MCU_CNT_MON:
  779. case AFE_IRQ_MCU_STATUS:
  780. case AFE_IRQ_MCU_CLR:
  781. case AFE_IRQ_MCU_MON2:
  782. case AFE_IRQ1_MCU_CNT_MON:
  783. case AFE_IRQ2_MCU_CNT_MON:
  784. case AFE_IRQ1_MCU_EN_CNT_MON:
  785. case AFE_IRQ5_MCU_CNT_MON:
  786. case AFE_IRQ7_MCU_CNT_MON:
  787. case AFE_GAIN1_CUR:
  788. case AFE_GAIN2_CUR:
  789. case AFE_SRAM_DELSEL_CON0:
  790. case AFE_SRAM_DELSEL_CON2:
  791. case AFE_SRAM_DELSEL_CON3:
  792. case AFE_ASRC_2CH_CON12:
  793. case AFE_ASRC_2CH_CON13:
  794. case PCM_INTF_CON2:
  795. case FPGA_CFG0:
  796. case FPGA_CFG1:
  797. case FPGA_CFG2:
  798. case FPGA_CFG3:
  799. case AUDIO_TOP_DBG_MON0:
  800. case AUDIO_TOP_DBG_MON1:
  801. case AFE_IRQ8_MCU_CNT_MON:
  802. case AFE_IRQ11_MCU_CNT_MON:
  803. case AFE_IRQ12_MCU_CNT_MON:
  804. case AFE_CBIP_MON0:
  805. case AFE_CBIP_SLV_MUX_MON0:
  806. case AFE_CBIP_SLV_DECODER_MON0:
  807. case AFE_ADDA6_SRC_DEBUG_MON0:
  808. case AFE_ADD6A_UL_SRC_MON0:
  809. case AFE_ADDA6_UL_SRC_MON1:
  810. case AFE_DL1_CUR_MSB:
  811. case AFE_DL2_CUR_MSB:
  812. case AFE_AWB_CUR_MSB:
  813. case AFE_VUL_CUR_MSB:
  814. case AFE_VUL2_CUR_MSB:
  815. case AFE_MOD_DAI_CUR_MSB:
  816. case AFE_VUL_D2_CUR_MSB:
  817. case AFE_DL3_CUR_MSB:
  818. case AFE_HDMI_OUT_CUR_MSB:
  819. case AFE_AWB2_END:
  820. case AFE_AWB2_CUR:
  821. case AFE_AWB2_CUR_MSB:
  822. case AFE_ADDA_DL_SDM_FIFO_MON:
  823. case AFE_ADDA_DL_SRC_LCH_MON:
  824. case AFE_ADDA_DL_SRC_RCH_MON:
  825. case AFE_ADDA_DL_SDM_OUT_MON:
  826. case AFE_CONNSYS_I2S_MON:
  827. case AFE_ASRC_2CH_CON0:
  828. case AFE_ASRC_2CH_CON2:
  829. case AFE_ASRC_2CH_CON3:
  830. case AFE_ASRC_2CH_CON4:
  831. case AFE_ASRC_2CH_CON5:
  832. case AFE_ASRC_2CH_CON7:
  833. case AFE_ASRC_2CH_CON8:
  834. case AFE_MEMIF_MON12:
  835. case AFE_MEMIF_MON13:
  836. case AFE_MEMIF_MON14:
  837. case AFE_MEMIF_MON15:
  838. case AFE_MEMIF_MON16:
  839. case AFE_MEMIF_MON17:
  840. case AFE_MEMIF_MON18:
  841. case AFE_MEMIF_MON19:
  842. case AFE_MEMIF_MON20:
  843. case AFE_MEMIF_MON21:
  844. case AFE_MEMIF_MON22:
  845. case AFE_MEMIF_MON23:
  846. case AFE_MEMIF_MON24:
  847. case AFE_ADDA_MTKAIF_MON0:
  848. case AFE_ADDA_MTKAIF_MON1:
  849. case AFE_AUD_PAD_TOP:
  850. case AFE_GENERAL1_ASRC_2CH_CON0:
  851. case AFE_GENERAL1_ASRC_2CH_CON2:
  852. case AFE_GENERAL1_ASRC_2CH_CON3:
  853. case AFE_GENERAL1_ASRC_2CH_CON4:
  854. case AFE_GENERAL1_ASRC_2CH_CON5:
  855. case AFE_GENERAL1_ASRC_2CH_CON7:
  856. case AFE_GENERAL1_ASRC_2CH_CON8:
  857. case AFE_GENERAL1_ASRC_2CH_CON12:
  858. case AFE_GENERAL1_ASRC_2CH_CON13:
  859. case AFE_GENERAL2_ASRC_2CH_CON0:
  860. case AFE_GENERAL2_ASRC_2CH_CON2:
  861. case AFE_GENERAL2_ASRC_2CH_CON3:
  862. case AFE_GENERAL2_ASRC_2CH_CON4:
  863. case AFE_GENERAL2_ASRC_2CH_CON5:
  864. case AFE_GENERAL2_ASRC_2CH_CON7:
  865. case AFE_GENERAL2_ASRC_2CH_CON8:
  866. case AFE_GENERAL2_ASRC_2CH_CON12:
  867. case AFE_GENERAL2_ASRC_2CH_CON13:
  868. return true;
  869. default:
  870. return false;
  871. };
  872. }
  873. static const struct regmap_config mt8183_afe_regmap_config = {
  874. .reg_bits = 32,
  875. .reg_stride = 4,
  876. .val_bits = 32,
  877. .volatile_reg = mt8183_is_volatile_reg,
  878. .max_register = AFE_MAX_REGISTER,
  879. .num_reg_defaults_raw = AFE_MAX_REGISTER,
  880. .cache_type = REGCACHE_FLAT,
  881. };
  882. static irqreturn_t mt8183_afe_irq_handler(int irq_id, void *dev)
  883. {
  884. struct mtk_base_afe *afe = dev;
  885. struct mtk_base_afe_irq *irq;
  886. unsigned int status;
  887. unsigned int status_mcu;
  888. unsigned int mcu_en;
  889. int ret;
  890. int i;
  891. irqreturn_t irq_ret = IRQ_HANDLED;
  892. /* get irq that is sent to MCU */
  893. regmap_read(afe->regmap, AFE_IRQ_MCU_EN, &mcu_en);
  894. ret = regmap_read(afe->regmap, AFE_IRQ_MCU_STATUS, &status);
  895. /* only care IRQ which is sent to MCU */
  896. status_mcu = status & mcu_en & AFE_IRQ_STATUS_BITS;
  897. if (ret || status_mcu == 0) {
  898. dev_err(afe->dev, "%s(), irq status err, ret %d, status 0x%x, mcu_en 0x%x\n",
  899. __func__, ret, status, mcu_en);
  900. irq_ret = IRQ_NONE;
  901. goto err_irq;
  902. }
  903. for (i = 0; i < MT8183_MEMIF_NUM; i++) {
  904. struct mtk_base_afe_memif *memif = &afe->memif[i];
  905. if (!memif->substream)
  906. continue;
  907. if (memif->irq_usage < 0)
  908. continue;
  909. irq = &afe->irqs[memif->irq_usage];
  910. if (status_mcu & (1 << irq->irq_data->irq_en_shift))
  911. snd_pcm_period_elapsed(memif->substream);
  912. }
  913. err_irq:
  914. /* clear irq */
  915. regmap_write(afe->regmap,
  916. AFE_IRQ_MCU_CLR,
  917. status_mcu);
  918. return irq_ret;
  919. }
  920. static int mt8183_afe_runtime_suspend(struct device *dev)
  921. {
  922. struct mtk_base_afe *afe = dev_get_drvdata(dev);
  923. struct mt8183_afe_private *afe_priv = afe->platform_priv;
  924. unsigned int value;
  925. int ret;
  926. if (!afe->regmap || afe_priv->pm_runtime_bypass_reg_ctl)
  927. goto skip_regmap;
  928. /* disable AFE */
  929. regmap_update_bits(afe->regmap, AFE_DAC_CON0, AFE_ON_MASK_SFT, 0x0);
  930. ret = regmap_read_poll_timeout(afe->regmap,
  931. AFE_DAC_MON,
  932. value,
  933. (value & AFE_ON_RETM_MASK_SFT) == 0,
  934. 20,
  935. 1 * 1000 * 1000);
  936. if (ret)
  937. dev_warn(afe->dev, "%s(), ret %d\n", __func__, ret);
  938. /* make sure all irq status are cleared, twice intended */
  939. regmap_update_bits(afe->regmap, AFE_IRQ_MCU_CLR, 0xffff, 0xffff);
  940. regmap_update_bits(afe->regmap, AFE_IRQ_MCU_CLR, 0xffff, 0xffff);
  941. /* cache only */
  942. regcache_cache_only(afe->regmap, true);
  943. regcache_mark_dirty(afe->regmap);
  944. skip_regmap:
  945. return mt8183_afe_disable_clock(afe);
  946. }
  947. static int mt8183_afe_runtime_resume(struct device *dev)
  948. {
  949. struct mtk_base_afe *afe = dev_get_drvdata(dev);
  950. struct mt8183_afe_private *afe_priv = afe->platform_priv;
  951. int ret;
  952. ret = mt8183_afe_enable_clock(afe);
  953. if (ret)
  954. return ret;
  955. if (!afe->regmap || afe_priv->pm_runtime_bypass_reg_ctl)
  956. goto skip_regmap;
  957. regcache_cache_only(afe->regmap, false);
  958. regcache_sync(afe->regmap);
  959. /* enable audio sys DCM for power saving */
  960. regmap_update_bits(afe->regmap, AUDIO_TOP_CON0, 0x1 << 29, 0x1 << 29);
  961. /* force cpu use 8_24 format when writing 32bit data */
  962. regmap_update_bits(afe->regmap, AFE_MEMIF_MSB,
  963. CPU_HD_ALIGN_MASK_SFT, 0 << CPU_HD_ALIGN_SFT);
  964. /* set all output port to 24bit */
  965. regmap_write(afe->regmap, AFE_CONN_24BIT, 0xffffffff);
  966. regmap_write(afe->regmap, AFE_CONN_24BIT_1, 0xffffffff);
  967. /* enable AFE */
  968. regmap_update_bits(afe->regmap, AFE_DAC_CON0, 0x1, 0x1);
  969. skip_regmap:
  970. return 0;
  971. }
  972. static int mt8183_afe_component_probe(struct snd_soc_component *component)
  973. {
  974. return mtk_afe_add_sub_dai_control(component);
  975. }
  976. static const struct snd_soc_component_driver mt8183_afe_component = {
  977. .name = AFE_PCM_NAME,
  978. .probe = mt8183_afe_component_probe,
  979. .pointer = mtk_afe_pcm_pointer,
  980. .pcm_construct = mtk_afe_pcm_new,
  981. };
  982. static int mt8183_dai_memif_register(struct mtk_base_afe *afe)
  983. {
  984. struct mtk_base_afe_dai *dai;
  985. dai = devm_kzalloc(afe->dev, sizeof(*dai), GFP_KERNEL);
  986. if (!dai)
  987. return -ENOMEM;
  988. list_add(&dai->list, &afe->sub_dais);
  989. dai->dai_drivers = mt8183_memif_dai_driver;
  990. dai->num_dai_drivers = ARRAY_SIZE(mt8183_memif_dai_driver);
  991. dai->dapm_widgets = mt8183_memif_widgets;
  992. dai->num_dapm_widgets = ARRAY_SIZE(mt8183_memif_widgets);
  993. dai->dapm_routes = mt8183_memif_routes;
  994. dai->num_dapm_routes = ARRAY_SIZE(mt8183_memif_routes);
  995. return 0;
  996. }
  997. typedef int (*dai_register_cb)(struct mtk_base_afe *);
  998. static const dai_register_cb dai_register_cbs[] = {
  999. mt8183_dai_adda_register,
  1000. mt8183_dai_i2s_register,
  1001. mt8183_dai_pcm_register,
  1002. mt8183_dai_tdm_register,
  1003. mt8183_dai_hostless_register,
  1004. mt8183_dai_memif_register,
  1005. };
  1006. static int mt8183_afe_pcm_dev_probe(struct platform_device *pdev)
  1007. {
  1008. struct mtk_base_afe *afe;
  1009. struct mt8183_afe_private *afe_priv;
  1010. struct device *dev;
  1011. struct reset_control *rstc;
  1012. int i, irq_id, ret;
  1013. afe = devm_kzalloc(&pdev->dev, sizeof(*afe), GFP_KERNEL);
  1014. if (!afe)
  1015. return -ENOMEM;
  1016. platform_set_drvdata(pdev, afe);
  1017. afe->platform_priv = devm_kzalloc(&pdev->dev, sizeof(*afe_priv),
  1018. GFP_KERNEL);
  1019. if (!afe->platform_priv)
  1020. return -ENOMEM;
  1021. afe_priv = afe->platform_priv;
  1022. afe->dev = &pdev->dev;
  1023. dev = afe->dev;
  1024. /* initial audio related clock */
  1025. ret = mt8183_init_clock(afe);
  1026. if (ret) {
  1027. dev_err(dev, "init clock error\n");
  1028. return ret;
  1029. }
  1030. pm_runtime_enable(dev);
  1031. /* regmap init */
  1032. afe->regmap = syscon_node_to_regmap(dev->parent->of_node);
  1033. if (IS_ERR(afe->regmap)) {
  1034. dev_err(dev, "could not get regmap from parent\n");
  1035. ret = PTR_ERR(afe->regmap);
  1036. goto err_pm_disable;
  1037. }
  1038. ret = regmap_attach_dev(dev, afe->regmap, &mt8183_afe_regmap_config);
  1039. if (ret) {
  1040. dev_warn(dev, "regmap_attach_dev fail, ret %d\n", ret);
  1041. goto err_pm_disable;
  1042. }
  1043. rstc = devm_reset_control_get(dev, "audiosys");
  1044. if (IS_ERR(rstc)) {
  1045. ret = PTR_ERR(rstc);
  1046. dev_err(dev, "could not get audiosys reset:%d\n", ret);
  1047. goto err_pm_disable;
  1048. }
  1049. ret = reset_control_reset(rstc);
  1050. if (ret) {
  1051. dev_err(dev, "failed to trigger audio reset:%d\n", ret);
  1052. goto err_pm_disable;
  1053. }
  1054. /* enable clock for regcache get default value from hw */
  1055. afe_priv->pm_runtime_bypass_reg_ctl = true;
  1056. pm_runtime_get_sync(&pdev->dev);
  1057. ret = regmap_reinit_cache(afe->regmap, &mt8183_afe_regmap_config);
  1058. if (ret) {
  1059. dev_err(dev, "regmap_reinit_cache fail, ret %d\n", ret);
  1060. goto err_pm_disable;
  1061. }
  1062. pm_runtime_put_sync(&pdev->dev);
  1063. afe_priv->pm_runtime_bypass_reg_ctl = false;
  1064. regcache_cache_only(afe->regmap, true);
  1065. regcache_mark_dirty(afe->regmap);
  1066. /* init memif */
  1067. afe->memif_size = MT8183_MEMIF_NUM;
  1068. afe->memif = devm_kcalloc(dev, afe->memif_size, sizeof(*afe->memif),
  1069. GFP_KERNEL);
  1070. if (!afe->memif) {
  1071. ret = -ENOMEM;
  1072. goto err_pm_disable;
  1073. }
  1074. for (i = 0; i < afe->memif_size; i++) {
  1075. afe->memif[i].data = &memif_data[i];
  1076. afe->memif[i].irq_usage = -1;
  1077. }
  1078. afe->memif[MT8183_MEMIF_HDMI].irq_usage = MT8183_IRQ_8;
  1079. afe->memif[MT8183_MEMIF_HDMI].const_irq = 1;
  1080. mutex_init(&afe->irq_alloc_lock);
  1081. /* init memif */
  1082. /* irq initialize */
  1083. afe->irqs_size = MT8183_IRQ_NUM;
  1084. afe->irqs = devm_kcalloc(dev, afe->irqs_size, sizeof(*afe->irqs),
  1085. GFP_KERNEL);
  1086. if (!afe->irqs) {
  1087. ret = -ENOMEM;
  1088. goto err_pm_disable;
  1089. }
  1090. for (i = 0; i < afe->irqs_size; i++)
  1091. afe->irqs[i].irq_data = &irq_data[i];
  1092. /* request irq */
  1093. irq_id = platform_get_irq(pdev, 0);
  1094. if (irq_id < 0) {
  1095. ret = irq_id;
  1096. goto err_pm_disable;
  1097. }
  1098. ret = devm_request_irq(dev, irq_id, mt8183_afe_irq_handler,
  1099. IRQF_TRIGGER_NONE, "asys-isr", (void *)afe);
  1100. if (ret) {
  1101. dev_err(dev, "could not request_irq for asys-isr\n");
  1102. goto err_pm_disable;
  1103. }
  1104. /* init sub_dais */
  1105. INIT_LIST_HEAD(&afe->sub_dais);
  1106. for (i = 0; i < ARRAY_SIZE(dai_register_cbs); i++) {
  1107. ret = dai_register_cbs[i](afe);
  1108. if (ret) {
  1109. dev_warn(afe->dev, "dai register i %d fail, ret %d\n",
  1110. i, ret);
  1111. goto err_pm_disable;
  1112. }
  1113. }
  1114. /* init dai_driver and component_driver */
  1115. ret = mtk_afe_combine_sub_dai(afe);
  1116. if (ret) {
  1117. dev_warn(afe->dev, "mtk_afe_combine_sub_dai fail, ret %d\n",
  1118. ret);
  1119. goto err_pm_disable;
  1120. }
  1121. afe->mtk_afe_hardware = &mt8183_afe_hardware;
  1122. afe->memif_fs = mt8183_memif_fs;
  1123. afe->irq_fs = mt8183_irq_fs;
  1124. afe->runtime_resume = mt8183_afe_runtime_resume;
  1125. afe->runtime_suspend = mt8183_afe_runtime_suspend;
  1126. /* register component */
  1127. ret = devm_snd_soc_register_component(&pdev->dev,
  1128. &mt8183_afe_component,
  1129. NULL, 0);
  1130. if (ret) {
  1131. dev_warn(dev, "err_platform\n");
  1132. goto err_pm_disable;
  1133. }
  1134. ret = devm_snd_soc_register_component(afe->dev,
  1135. &mt8183_afe_pcm_dai_component,
  1136. afe->dai_drivers,
  1137. afe->num_dai_drivers);
  1138. if (ret) {
  1139. dev_warn(dev, "err_dai_component\n");
  1140. goto err_pm_disable;
  1141. }
  1142. return ret;
  1143. err_pm_disable:
  1144. pm_runtime_disable(&pdev->dev);
  1145. return ret;
  1146. }
  1147. static int mt8183_afe_pcm_dev_remove(struct platform_device *pdev)
  1148. {
  1149. pm_runtime_disable(&pdev->dev);
  1150. if (!pm_runtime_status_suspended(&pdev->dev))
  1151. mt8183_afe_runtime_suspend(&pdev->dev);
  1152. return 0;
  1153. }
  1154. static const struct of_device_id mt8183_afe_pcm_dt_match[] = {
  1155. { .compatible = "mediatek,mt8183-audio", },
  1156. {},
  1157. };
  1158. MODULE_DEVICE_TABLE(of, mt8183_afe_pcm_dt_match);
  1159. static const struct dev_pm_ops mt8183_afe_pm_ops = {
  1160. SET_RUNTIME_PM_OPS(mt8183_afe_runtime_suspend,
  1161. mt8183_afe_runtime_resume, NULL)
  1162. };
  1163. static struct platform_driver mt8183_afe_pcm_driver = {
  1164. .driver = {
  1165. .name = "mt8183-audio",
  1166. .of_match_table = mt8183_afe_pcm_dt_match,
  1167. .pm = &mt8183_afe_pm_ops,
  1168. },
  1169. .probe = mt8183_afe_pcm_dev_probe,
  1170. .remove = mt8183_afe_pcm_dev_remove,
  1171. };
  1172. module_platform_driver(mt8183_afe_pcm_driver);
  1173. MODULE_DESCRIPTION("Mediatek ALSA SoC AFE platform driver for 8183");
  1174. MODULE_AUTHOR("KaiChieh Chuang <[email protected]>");
  1175. MODULE_LICENSE("GPL v2");