mt2701-afe-pcm.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Mediatek ALSA SoC AFE platform driver for 2701
  4. *
  5. * Copyright (c) 2016 MediaTek Inc.
  6. * Author: Garlic Tseng <[email protected]>
  7. * Ir Lian <[email protected]>
  8. * Ryder Lee <[email protected]>
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/module.h>
  12. #include <linux/mfd/syscon.h>
  13. #include <linux/of.h>
  14. #include <linux/of_address.h>
  15. #include <linux/of_device.h>
  16. #include <linux/pm_runtime.h>
  17. #include "mt2701-afe-common.h"
  18. #include "mt2701-afe-clock-ctrl.h"
  19. #include "../common/mtk-afe-platform-driver.h"
  20. #include "../common/mtk-afe-fe-dai.h"
  21. static const struct snd_pcm_hardware mt2701_afe_hardware = {
  22. .info = SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED
  23. | SNDRV_PCM_INFO_RESUME | SNDRV_PCM_INFO_MMAP_VALID,
  24. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE
  25. | SNDRV_PCM_FMTBIT_S32_LE,
  26. .period_bytes_min = 1024,
  27. .period_bytes_max = 1024 * 256,
  28. .periods_min = 4,
  29. .periods_max = 1024,
  30. .buffer_bytes_max = 1024 * 1024,
  31. .fifo_size = 0,
  32. };
  33. struct mt2701_afe_rate {
  34. unsigned int rate;
  35. unsigned int regvalue;
  36. };
  37. static const struct mt2701_afe_rate mt2701_afe_i2s_rates[] = {
  38. { .rate = 8000, .regvalue = 0 },
  39. { .rate = 12000, .regvalue = 1 },
  40. { .rate = 16000, .regvalue = 2 },
  41. { .rate = 24000, .regvalue = 3 },
  42. { .rate = 32000, .regvalue = 4 },
  43. { .rate = 48000, .regvalue = 5 },
  44. { .rate = 96000, .regvalue = 6 },
  45. { .rate = 192000, .regvalue = 7 },
  46. { .rate = 384000, .regvalue = 8 },
  47. { .rate = 7350, .regvalue = 16 },
  48. { .rate = 11025, .regvalue = 17 },
  49. { .rate = 14700, .regvalue = 18 },
  50. { .rate = 22050, .regvalue = 19 },
  51. { .rate = 29400, .regvalue = 20 },
  52. { .rate = 44100, .regvalue = 21 },
  53. { .rate = 88200, .regvalue = 22 },
  54. { .rate = 176400, .regvalue = 23 },
  55. { .rate = 352800, .regvalue = 24 },
  56. };
  57. static const unsigned int mt2701_afe_backup_list[] = {
  58. AUDIO_TOP_CON0,
  59. AUDIO_TOP_CON4,
  60. AUDIO_TOP_CON5,
  61. ASYS_TOP_CON,
  62. AFE_CONN0,
  63. AFE_CONN1,
  64. AFE_CONN2,
  65. AFE_CONN3,
  66. AFE_CONN15,
  67. AFE_CONN16,
  68. AFE_CONN17,
  69. AFE_CONN18,
  70. AFE_CONN19,
  71. AFE_CONN20,
  72. AFE_CONN21,
  73. AFE_CONN22,
  74. AFE_DAC_CON0,
  75. AFE_MEMIF_PBUF_SIZE,
  76. };
  77. static int mt2701_dai_num_to_i2s(struct mtk_base_afe *afe, int num)
  78. {
  79. struct mt2701_afe_private *afe_priv = afe->platform_priv;
  80. int val = num - MT2701_IO_I2S;
  81. if (val < 0 || val >= afe_priv->soc->i2s_num) {
  82. dev_err(afe->dev, "%s, num not available, num %d, val %d\n",
  83. __func__, num, val);
  84. return -EINVAL;
  85. }
  86. return val;
  87. }
  88. static int mt2701_afe_i2s_fs(unsigned int sample_rate)
  89. {
  90. int i;
  91. for (i = 0; i < ARRAY_SIZE(mt2701_afe_i2s_rates); i++)
  92. if (mt2701_afe_i2s_rates[i].rate == sample_rate)
  93. return mt2701_afe_i2s_rates[i].regvalue;
  94. return -EINVAL;
  95. }
  96. static int mt2701_afe_i2s_startup(struct snd_pcm_substream *substream,
  97. struct snd_soc_dai *dai)
  98. {
  99. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  100. struct mt2701_afe_private *afe_priv = afe->platform_priv;
  101. int i2s_num = mt2701_dai_num_to_i2s(afe, dai->id);
  102. bool mode = afe_priv->soc->has_one_heart_mode;
  103. if (i2s_num < 0)
  104. return i2s_num;
  105. return mt2701_afe_enable_mclk(afe, mode ? 1 : i2s_num);
  106. }
  107. static int mt2701_afe_i2s_path_disable(struct mtk_base_afe *afe,
  108. struct mt2701_i2s_path *i2s_path,
  109. int stream_dir)
  110. {
  111. const struct mt2701_i2s_data *i2s_data = i2s_path->i2s_data[stream_dir];
  112. if (--i2s_path->on[stream_dir] < 0)
  113. i2s_path->on[stream_dir] = 0;
  114. if (i2s_path->on[stream_dir])
  115. return 0;
  116. /* disable i2s */
  117. regmap_update_bits(afe->regmap, i2s_data->i2s_ctrl_reg,
  118. ASYS_I2S_CON_I2S_EN, 0);
  119. mt2701_afe_disable_i2s(afe, i2s_path, stream_dir);
  120. return 0;
  121. }
  122. static void mt2701_afe_i2s_shutdown(struct snd_pcm_substream *substream,
  123. struct snd_soc_dai *dai)
  124. {
  125. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  126. struct mt2701_afe_private *afe_priv = afe->platform_priv;
  127. int i2s_num = mt2701_dai_num_to_i2s(afe, dai->id);
  128. struct mt2701_i2s_path *i2s_path;
  129. bool mode = afe_priv->soc->has_one_heart_mode;
  130. if (i2s_num < 0)
  131. return;
  132. i2s_path = &afe_priv->i2s_path[i2s_num];
  133. if (i2s_path->occupied[substream->stream])
  134. i2s_path->occupied[substream->stream] = 0;
  135. else
  136. goto exit;
  137. mt2701_afe_i2s_path_disable(afe, i2s_path, substream->stream);
  138. /* need to disable i2s-out path when disable i2s-in */
  139. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  140. mt2701_afe_i2s_path_disable(afe, i2s_path, !substream->stream);
  141. exit:
  142. /* disable mclk */
  143. mt2701_afe_disable_mclk(afe, mode ? 1 : i2s_num);
  144. }
  145. static int mt2701_i2s_path_enable(struct mtk_base_afe *afe,
  146. struct mt2701_i2s_path *i2s_path,
  147. int stream_dir, int rate)
  148. {
  149. const struct mt2701_i2s_data *i2s_data = i2s_path->i2s_data[stream_dir];
  150. struct mt2701_afe_private *afe_priv = afe->platform_priv;
  151. int reg, fs, w_len = 1; /* now we support bck 64bits only */
  152. unsigned int mask, val;
  153. /* no need to enable if already done */
  154. if (++i2s_path->on[stream_dir] != 1)
  155. return 0;
  156. fs = mt2701_afe_i2s_fs(rate);
  157. mask = ASYS_I2S_CON_FS |
  158. ASYS_I2S_CON_I2S_COUPLE_MODE | /* 0 */
  159. ASYS_I2S_CON_I2S_MODE |
  160. ASYS_I2S_CON_WIDE_MODE;
  161. val = ASYS_I2S_CON_FS_SET(fs) |
  162. ASYS_I2S_CON_I2S_MODE |
  163. ASYS_I2S_CON_WIDE_MODE_SET(w_len);
  164. if (stream_dir == SNDRV_PCM_STREAM_CAPTURE) {
  165. mask |= ASYS_I2S_IN_PHASE_FIX;
  166. val |= ASYS_I2S_IN_PHASE_FIX;
  167. reg = ASMI_TIMING_CON1;
  168. } else {
  169. if (afe_priv->soc->has_one_heart_mode) {
  170. mask |= ASYS_I2S_CON_ONE_HEART_MODE;
  171. val |= ASYS_I2S_CON_ONE_HEART_MODE;
  172. }
  173. reg = ASMO_TIMING_CON1;
  174. }
  175. regmap_update_bits(afe->regmap, i2s_data->i2s_ctrl_reg, mask, val);
  176. regmap_update_bits(afe->regmap, reg,
  177. i2s_data->i2s_asrc_fs_mask
  178. << i2s_data->i2s_asrc_fs_shift,
  179. fs << i2s_data->i2s_asrc_fs_shift);
  180. /* enable i2s */
  181. mt2701_afe_enable_i2s(afe, i2s_path, stream_dir);
  182. /* reset i2s hw status before enable */
  183. regmap_update_bits(afe->regmap, i2s_data->i2s_ctrl_reg,
  184. ASYS_I2S_CON_RESET, ASYS_I2S_CON_RESET);
  185. udelay(1);
  186. regmap_update_bits(afe->regmap, i2s_data->i2s_ctrl_reg,
  187. ASYS_I2S_CON_RESET, 0);
  188. udelay(1);
  189. regmap_update_bits(afe->regmap, i2s_data->i2s_ctrl_reg,
  190. ASYS_I2S_CON_I2S_EN, ASYS_I2S_CON_I2S_EN);
  191. return 0;
  192. }
  193. static int mt2701_afe_i2s_prepare(struct snd_pcm_substream *substream,
  194. struct snd_soc_dai *dai)
  195. {
  196. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  197. struct mt2701_afe_private *afe_priv = afe->platform_priv;
  198. int ret, i2s_num = mt2701_dai_num_to_i2s(afe, dai->id);
  199. struct mt2701_i2s_path *i2s_path;
  200. bool mode = afe_priv->soc->has_one_heart_mode;
  201. if (i2s_num < 0)
  202. return i2s_num;
  203. i2s_path = &afe_priv->i2s_path[i2s_num];
  204. if (i2s_path->occupied[substream->stream])
  205. return -EBUSY;
  206. ret = mt2701_mclk_configuration(afe, mode ? 1 : i2s_num);
  207. if (ret)
  208. return ret;
  209. i2s_path->occupied[substream->stream] = 1;
  210. /* need to enable i2s-out path when enable i2s-in */
  211. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  212. mt2701_i2s_path_enable(afe, i2s_path, !substream->stream,
  213. substream->runtime->rate);
  214. mt2701_i2s_path_enable(afe, i2s_path, substream->stream,
  215. substream->runtime->rate);
  216. return 0;
  217. }
  218. static int mt2701_afe_i2s_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  219. unsigned int freq, int dir)
  220. {
  221. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  222. struct mt2701_afe_private *afe_priv = afe->platform_priv;
  223. int i2s_num = mt2701_dai_num_to_i2s(afe, dai->id);
  224. bool mode = afe_priv->soc->has_one_heart_mode;
  225. if (i2s_num < 0)
  226. return i2s_num;
  227. /* mclk */
  228. if (dir == SND_SOC_CLOCK_IN) {
  229. dev_warn(dai->dev, "The SoCs doesn't support mclk input\n");
  230. return -EINVAL;
  231. }
  232. afe_priv->i2s_path[mode ? 1 : i2s_num].mclk_rate = freq;
  233. return 0;
  234. }
  235. static int mt2701_btmrg_startup(struct snd_pcm_substream *substream,
  236. struct snd_soc_dai *dai)
  237. {
  238. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  239. struct mt2701_afe_private *afe_priv = afe->platform_priv;
  240. int ret;
  241. ret = mt2701_enable_btmrg_clk(afe);
  242. if (ret)
  243. return ret;
  244. afe_priv->mrg_enable[substream->stream] = 1;
  245. return 0;
  246. }
  247. static int mt2701_btmrg_hw_params(struct snd_pcm_substream *substream,
  248. struct snd_pcm_hw_params *params,
  249. struct snd_soc_dai *dai)
  250. {
  251. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  252. int stream_fs;
  253. u32 val, msk;
  254. stream_fs = params_rate(params);
  255. if (stream_fs != 8000 && stream_fs != 16000) {
  256. dev_err(afe->dev, "unsupported rate %d\n", stream_fs);
  257. return -EINVAL;
  258. }
  259. regmap_update_bits(afe->regmap, AFE_MRGIF_CON,
  260. AFE_MRGIF_CON_I2S_MODE_MASK,
  261. AFE_MRGIF_CON_I2S_MODE_32K);
  262. val = AFE_DAIBT_CON0_BT_FUNC_EN | AFE_DAIBT_CON0_BT_FUNC_RDY
  263. | AFE_DAIBT_CON0_MRG_USE;
  264. msk = val;
  265. if (stream_fs == 16000)
  266. val |= AFE_DAIBT_CON0_BT_WIDE_MODE_EN;
  267. msk |= AFE_DAIBT_CON0_BT_WIDE_MODE_EN;
  268. regmap_update_bits(afe->regmap, AFE_DAIBT_CON0, msk, val);
  269. regmap_update_bits(afe->regmap, AFE_DAIBT_CON0,
  270. AFE_DAIBT_CON0_DAIBT_EN,
  271. AFE_DAIBT_CON0_DAIBT_EN);
  272. regmap_update_bits(afe->regmap, AFE_MRGIF_CON,
  273. AFE_MRGIF_CON_MRG_I2S_EN,
  274. AFE_MRGIF_CON_MRG_I2S_EN);
  275. regmap_update_bits(afe->regmap, AFE_MRGIF_CON,
  276. AFE_MRGIF_CON_MRG_EN,
  277. AFE_MRGIF_CON_MRG_EN);
  278. return 0;
  279. }
  280. static void mt2701_btmrg_shutdown(struct snd_pcm_substream *substream,
  281. struct snd_soc_dai *dai)
  282. {
  283. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  284. struct mt2701_afe_private *afe_priv = afe->platform_priv;
  285. /* if the other direction stream is not occupied */
  286. if (!afe_priv->mrg_enable[!substream->stream]) {
  287. regmap_update_bits(afe->regmap, AFE_DAIBT_CON0,
  288. AFE_DAIBT_CON0_DAIBT_EN, 0);
  289. regmap_update_bits(afe->regmap, AFE_MRGIF_CON,
  290. AFE_MRGIF_CON_MRG_EN, 0);
  291. regmap_update_bits(afe->regmap, AFE_MRGIF_CON,
  292. AFE_MRGIF_CON_MRG_I2S_EN, 0);
  293. mt2701_disable_btmrg_clk(afe);
  294. }
  295. afe_priv->mrg_enable[substream->stream] = 0;
  296. }
  297. static int mt2701_simple_fe_startup(struct snd_pcm_substream *substream,
  298. struct snd_soc_dai *dai)
  299. {
  300. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  301. struct mtk_base_afe_memif *memif_tmp;
  302. int stream_dir = substream->stream;
  303. /* can't run single DL & DLM at the same time */
  304. if (stream_dir == SNDRV_PCM_STREAM_PLAYBACK) {
  305. memif_tmp = &afe->memif[MT2701_MEMIF_DLM];
  306. if (memif_tmp->substream) {
  307. dev_warn(afe->dev, "memif is not available");
  308. return -EBUSY;
  309. }
  310. }
  311. return mtk_afe_fe_startup(substream, dai);
  312. }
  313. static int mt2701_simple_fe_hw_params(struct snd_pcm_substream *substream,
  314. struct snd_pcm_hw_params *params,
  315. struct snd_soc_dai *dai)
  316. {
  317. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  318. int stream_dir = substream->stream;
  319. /* single DL use PAIR_INTERLEAVE */
  320. if (stream_dir == SNDRV_PCM_STREAM_PLAYBACK)
  321. regmap_update_bits(afe->regmap,
  322. AFE_MEMIF_PBUF_SIZE,
  323. AFE_MEMIF_PBUF_SIZE_DLM_MASK,
  324. AFE_MEMIF_PBUF_SIZE_PAIR_INTERLEAVE);
  325. return mtk_afe_fe_hw_params(substream, params, dai);
  326. }
  327. static int mt2701_dlm_fe_startup(struct snd_pcm_substream *substream,
  328. struct snd_soc_dai *dai)
  329. {
  330. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  331. struct mtk_base_afe_memif *memif_tmp;
  332. const struct mtk_base_memif_data *memif_data;
  333. int i;
  334. for (i = MT2701_MEMIF_DL1; i < MT2701_MEMIF_DL_SINGLE_NUM; ++i) {
  335. memif_tmp = &afe->memif[i];
  336. if (memif_tmp->substream)
  337. return -EBUSY;
  338. }
  339. /* enable agent for all signal DL (due to hw design) */
  340. for (i = MT2701_MEMIF_DL1; i < MT2701_MEMIF_DL_SINGLE_NUM; ++i) {
  341. memif_data = afe->memif[i].data;
  342. regmap_update_bits(afe->regmap,
  343. memif_data->agent_disable_reg,
  344. 1 << memif_data->agent_disable_shift,
  345. 0 << memif_data->agent_disable_shift);
  346. }
  347. return mtk_afe_fe_startup(substream, dai);
  348. }
  349. static void mt2701_dlm_fe_shutdown(struct snd_pcm_substream *substream,
  350. struct snd_soc_dai *dai)
  351. {
  352. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  353. const struct mtk_base_memif_data *memif_data;
  354. int i;
  355. for (i = MT2701_MEMIF_DL1; i < MT2701_MEMIF_DL_SINGLE_NUM; ++i) {
  356. memif_data = afe->memif[i].data;
  357. regmap_update_bits(afe->regmap,
  358. memif_data->agent_disable_reg,
  359. 1 << memif_data->agent_disable_shift,
  360. 1 << memif_data->agent_disable_shift);
  361. }
  362. return mtk_afe_fe_shutdown(substream, dai);
  363. }
  364. static int mt2701_dlm_fe_hw_params(struct snd_pcm_substream *substream,
  365. struct snd_pcm_hw_params *params,
  366. struct snd_soc_dai *dai)
  367. {
  368. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  369. int channels = params_channels(params);
  370. regmap_update_bits(afe->regmap,
  371. AFE_MEMIF_PBUF_SIZE,
  372. AFE_MEMIF_PBUF_SIZE_DLM_MASK,
  373. AFE_MEMIF_PBUF_SIZE_FULL_INTERLEAVE);
  374. regmap_update_bits(afe->regmap,
  375. AFE_MEMIF_PBUF_SIZE,
  376. AFE_MEMIF_PBUF_SIZE_DLM_BYTE_MASK,
  377. AFE_MEMIF_PBUF_SIZE_DLM_32BYTES);
  378. regmap_update_bits(afe->regmap,
  379. AFE_MEMIF_PBUF_SIZE,
  380. AFE_MEMIF_PBUF_SIZE_DLM_CH_MASK,
  381. AFE_MEMIF_PBUF_SIZE_DLM_CH(channels));
  382. return mtk_afe_fe_hw_params(substream, params, dai);
  383. }
  384. static int mt2701_dlm_fe_trigger(struct snd_pcm_substream *substream,
  385. int cmd, struct snd_soc_dai *dai)
  386. {
  387. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  388. struct mtk_base_afe_memif *memif_tmp = &afe->memif[MT2701_MEMIF_DL1];
  389. switch (cmd) {
  390. case SNDRV_PCM_TRIGGER_START:
  391. case SNDRV_PCM_TRIGGER_RESUME:
  392. regmap_update_bits(afe->regmap, memif_tmp->data->enable_reg,
  393. 1 << memif_tmp->data->enable_shift,
  394. 1 << memif_tmp->data->enable_shift);
  395. mtk_afe_fe_trigger(substream, cmd, dai);
  396. return 0;
  397. case SNDRV_PCM_TRIGGER_STOP:
  398. case SNDRV_PCM_TRIGGER_SUSPEND:
  399. mtk_afe_fe_trigger(substream, cmd, dai);
  400. regmap_update_bits(afe->regmap, memif_tmp->data->enable_reg,
  401. 1 << memif_tmp->data->enable_shift, 0);
  402. return 0;
  403. default:
  404. return -EINVAL;
  405. }
  406. }
  407. static int mt2701_memif_fs(struct snd_pcm_substream *substream,
  408. unsigned int rate)
  409. {
  410. struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
  411. int fs;
  412. if (asoc_rtd_to_cpu(rtd, 0)->id != MT2701_MEMIF_ULBT)
  413. fs = mt2701_afe_i2s_fs(rate);
  414. else
  415. fs = (rate == 16000 ? 1 : 0);
  416. return fs;
  417. }
  418. static int mt2701_irq_fs(struct snd_pcm_substream *substream, unsigned int rate)
  419. {
  420. return mt2701_afe_i2s_fs(rate);
  421. }
  422. /* FE DAIs */
  423. static const struct snd_soc_dai_ops mt2701_single_memif_dai_ops = {
  424. .startup = mt2701_simple_fe_startup,
  425. .shutdown = mtk_afe_fe_shutdown,
  426. .hw_params = mt2701_simple_fe_hw_params,
  427. .hw_free = mtk_afe_fe_hw_free,
  428. .prepare = mtk_afe_fe_prepare,
  429. .trigger = mtk_afe_fe_trigger,
  430. };
  431. static const struct snd_soc_dai_ops mt2701_dlm_memif_dai_ops = {
  432. .startup = mt2701_dlm_fe_startup,
  433. .shutdown = mt2701_dlm_fe_shutdown,
  434. .hw_params = mt2701_dlm_fe_hw_params,
  435. .hw_free = mtk_afe_fe_hw_free,
  436. .prepare = mtk_afe_fe_prepare,
  437. .trigger = mt2701_dlm_fe_trigger,
  438. };
  439. /* I2S BE DAIs */
  440. static const struct snd_soc_dai_ops mt2701_afe_i2s_ops = {
  441. .startup = mt2701_afe_i2s_startup,
  442. .shutdown = mt2701_afe_i2s_shutdown,
  443. .prepare = mt2701_afe_i2s_prepare,
  444. .set_sysclk = mt2701_afe_i2s_set_sysclk,
  445. };
  446. /* MRG BE DAIs */
  447. static const struct snd_soc_dai_ops mt2701_btmrg_ops = {
  448. .startup = mt2701_btmrg_startup,
  449. .shutdown = mt2701_btmrg_shutdown,
  450. .hw_params = mt2701_btmrg_hw_params,
  451. };
  452. static struct snd_soc_dai_driver mt2701_afe_pcm_dais[] = {
  453. /* FE DAIs: memory intefaces to CPU */
  454. {
  455. .name = "PCMO0",
  456. .id = MT2701_MEMIF_DL1,
  457. .playback = {
  458. .stream_name = "DL1",
  459. .channels_min = 1,
  460. .channels_max = 2,
  461. .rates = SNDRV_PCM_RATE_8000_192000,
  462. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  463. | SNDRV_PCM_FMTBIT_S24_LE
  464. | SNDRV_PCM_FMTBIT_S32_LE)
  465. },
  466. .ops = &mt2701_single_memif_dai_ops,
  467. },
  468. {
  469. .name = "PCM_multi",
  470. .id = MT2701_MEMIF_DLM,
  471. .playback = {
  472. .stream_name = "DLM",
  473. .channels_min = 1,
  474. .channels_max = 8,
  475. .rates = SNDRV_PCM_RATE_8000_192000,
  476. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  477. | SNDRV_PCM_FMTBIT_S24_LE
  478. | SNDRV_PCM_FMTBIT_S32_LE)
  479. },
  480. .ops = &mt2701_dlm_memif_dai_ops,
  481. },
  482. {
  483. .name = "PCM0",
  484. .id = MT2701_MEMIF_UL1,
  485. .capture = {
  486. .stream_name = "UL1",
  487. .channels_min = 1,
  488. .channels_max = 2,
  489. .rates = SNDRV_PCM_RATE_8000_48000,
  490. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  491. | SNDRV_PCM_FMTBIT_S24_LE
  492. | SNDRV_PCM_FMTBIT_S32_LE)
  493. },
  494. .ops = &mt2701_single_memif_dai_ops,
  495. },
  496. {
  497. .name = "PCM1",
  498. .id = MT2701_MEMIF_UL2,
  499. .capture = {
  500. .stream_name = "UL2",
  501. .channels_min = 1,
  502. .channels_max = 2,
  503. .rates = SNDRV_PCM_RATE_8000_192000,
  504. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  505. | SNDRV_PCM_FMTBIT_S24_LE
  506. | SNDRV_PCM_FMTBIT_S32_LE)
  507. },
  508. .ops = &mt2701_single_memif_dai_ops,
  509. },
  510. {
  511. .name = "PCM_BT_DL",
  512. .id = MT2701_MEMIF_DLBT,
  513. .playback = {
  514. .stream_name = "DLBT",
  515. .channels_min = 1,
  516. .channels_max = 1,
  517. .rates = (SNDRV_PCM_RATE_8000
  518. | SNDRV_PCM_RATE_16000),
  519. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  520. },
  521. .ops = &mt2701_single_memif_dai_ops,
  522. },
  523. {
  524. .name = "PCM_BT_UL",
  525. .id = MT2701_MEMIF_ULBT,
  526. .capture = {
  527. .stream_name = "ULBT",
  528. .channels_min = 1,
  529. .channels_max = 1,
  530. .rates = (SNDRV_PCM_RATE_8000
  531. | SNDRV_PCM_RATE_16000),
  532. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  533. },
  534. .ops = &mt2701_single_memif_dai_ops,
  535. },
  536. /* BE DAIs */
  537. {
  538. .name = "I2S0",
  539. .id = MT2701_IO_I2S,
  540. .playback = {
  541. .stream_name = "I2S0 Playback",
  542. .channels_min = 1,
  543. .channels_max = 2,
  544. .rates = SNDRV_PCM_RATE_8000_192000,
  545. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  546. | SNDRV_PCM_FMTBIT_S24_LE
  547. | SNDRV_PCM_FMTBIT_S32_LE)
  548. },
  549. .capture = {
  550. .stream_name = "I2S0 Capture",
  551. .channels_min = 1,
  552. .channels_max = 2,
  553. .rates = SNDRV_PCM_RATE_8000_192000,
  554. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  555. | SNDRV_PCM_FMTBIT_S24_LE
  556. | SNDRV_PCM_FMTBIT_S32_LE)
  557. },
  558. .ops = &mt2701_afe_i2s_ops,
  559. .symmetric_rate = 1,
  560. },
  561. {
  562. .name = "I2S1",
  563. .id = MT2701_IO_2ND_I2S,
  564. .playback = {
  565. .stream_name = "I2S1 Playback",
  566. .channels_min = 1,
  567. .channels_max = 2,
  568. .rates = SNDRV_PCM_RATE_8000_192000,
  569. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  570. | SNDRV_PCM_FMTBIT_S24_LE
  571. | SNDRV_PCM_FMTBIT_S32_LE)
  572. },
  573. .capture = {
  574. .stream_name = "I2S1 Capture",
  575. .channels_min = 1,
  576. .channels_max = 2,
  577. .rates = SNDRV_PCM_RATE_8000_192000,
  578. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  579. | SNDRV_PCM_FMTBIT_S24_LE
  580. | SNDRV_PCM_FMTBIT_S32_LE)
  581. },
  582. .ops = &mt2701_afe_i2s_ops,
  583. .symmetric_rate = 1,
  584. },
  585. {
  586. .name = "I2S2",
  587. .id = MT2701_IO_3RD_I2S,
  588. .playback = {
  589. .stream_name = "I2S2 Playback",
  590. .channels_min = 1,
  591. .channels_max = 2,
  592. .rates = SNDRV_PCM_RATE_8000_192000,
  593. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  594. | SNDRV_PCM_FMTBIT_S24_LE
  595. | SNDRV_PCM_FMTBIT_S32_LE)
  596. },
  597. .capture = {
  598. .stream_name = "I2S2 Capture",
  599. .channels_min = 1,
  600. .channels_max = 2,
  601. .rates = SNDRV_PCM_RATE_8000_192000,
  602. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  603. | SNDRV_PCM_FMTBIT_S24_LE
  604. | SNDRV_PCM_FMTBIT_S32_LE)
  605. },
  606. .ops = &mt2701_afe_i2s_ops,
  607. .symmetric_rate = 1,
  608. },
  609. {
  610. .name = "I2S3",
  611. .id = MT2701_IO_4TH_I2S,
  612. .playback = {
  613. .stream_name = "I2S3 Playback",
  614. .channels_min = 1,
  615. .channels_max = 2,
  616. .rates = SNDRV_PCM_RATE_8000_192000,
  617. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  618. | SNDRV_PCM_FMTBIT_S24_LE
  619. | SNDRV_PCM_FMTBIT_S32_LE)
  620. },
  621. .capture = {
  622. .stream_name = "I2S3 Capture",
  623. .channels_min = 1,
  624. .channels_max = 2,
  625. .rates = SNDRV_PCM_RATE_8000_192000,
  626. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  627. | SNDRV_PCM_FMTBIT_S24_LE
  628. | SNDRV_PCM_FMTBIT_S32_LE)
  629. },
  630. .ops = &mt2701_afe_i2s_ops,
  631. .symmetric_rate = 1,
  632. },
  633. {
  634. .name = "MRG BT",
  635. .id = MT2701_IO_MRG,
  636. .playback = {
  637. .stream_name = "BT Playback",
  638. .channels_min = 1,
  639. .channels_max = 1,
  640. .rates = (SNDRV_PCM_RATE_8000
  641. | SNDRV_PCM_RATE_16000),
  642. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  643. },
  644. .capture = {
  645. .stream_name = "BT Capture",
  646. .channels_min = 1,
  647. .channels_max = 1,
  648. .rates = (SNDRV_PCM_RATE_8000
  649. | SNDRV_PCM_RATE_16000),
  650. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  651. },
  652. .ops = &mt2701_btmrg_ops,
  653. .symmetric_rate = 1,
  654. }
  655. };
  656. static const struct snd_kcontrol_new mt2701_afe_o00_mix[] = {
  657. SOC_DAPM_SINGLE_AUTODISABLE("I00 Switch", AFE_CONN0, 0, 1, 0),
  658. };
  659. static const struct snd_kcontrol_new mt2701_afe_o01_mix[] = {
  660. SOC_DAPM_SINGLE_AUTODISABLE("I01 Switch", AFE_CONN1, 1, 1, 0),
  661. };
  662. static const struct snd_kcontrol_new mt2701_afe_o02_mix[] = {
  663. SOC_DAPM_SINGLE_AUTODISABLE("I02 Switch", AFE_CONN2, 2, 1, 0),
  664. };
  665. static const struct snd_kcontrol_new mt2701_afe_o03_mix[] = {
  666. SOC_DAPM_SINGLE_AUTODISABLE("I03 Switch", AFE_CONN3, 3, 1, 0),
  667. };
  668. static const struct snd_kcontrol_new mt2701_afe_o14_mix[] = {
  669. SOC_DAPM_SINGLE_AUTODISABLE("I26 Switch", AFE_CONN14, 26, 1, 0),
  670. };
  671. static const struct snd_kcontrol_new mt2701_afe_o15_mix[] = {
  672. SOC_DAPM_SINGLE_AUTODISABLE("I12 Switch", AFE_CONN15, 12, 1, 0),
  673. };
  674. static const struct snd_kcontrol_new mt2701_afe_o16_mix[] = {
  675. SOC_DAPM_SINGLE_AUTODISABLE("I13 Switch", AFE_CONN16, 13, 1, 0),
  676. };
  677. static const struct snd_kcontrol_new mt2701_afe_o17_mix[] = {
  678. SOC_DAPM_SINGLE_AUTODISABLE("I14 Switch", AFE_CONN17, 14, 1, 0),
  679. };
  680. static const struct snd_kcontrol_new mt2701_afe_o18_mix[] = {
  681. SOC_DAPM_SINGLE_AUTODISABLE("I15 Switch", AFE_CONN18, 15, 1, 0),
  682. };
  683. static const struct snd_kcontrol_new mt2701_afe_o19_mix[] = {
  684. SOC_DAPM_SINGLE_AUTODISABLE("I16 Switch", AFE_CONN19, 16, 1, 0),
  685. };
  686. static const struct snd_kcontrol_new mt2701_afe_o20_mix[] = {
  687. SOC_DAPM_SINGLE_AUTODISABLE("I17 Switch", AFE_CONN20, 17, 1, 0),
  688. };
  689. static const struct snd_kcontrol_new mt2701_afe_o21_mix[] = {
  690. SOC_DAPM_SINGLE_AUTODISABLE("I18 Switch", AFE_CONN21, 18, 1, 0),
  691. };
  692. static const struct snd_kcontrol_new mt2701_afe_o22_mix[] = {
  693. SOC_DAPM_SINGLE_AUTODISABLE("I19 Switch", AFE_CONN22, 19, 1, 0),
  694. };
  695. static const struct snd_kcontrol_new mt2701_afe_o31_mix[] = {
  696. SOC_DAPM_SINGLE_AUTODISABLE("I35 Switch", AFE_CONN41, 9, 1, 0),
  697. };
  698. static const struct snd_kcontrol_new mt2701_afe_i02_mix[] = {
  699. SOC_DAPM_SINGLE("I2S0 Switch", SND_SOC_NOPM, 0, 1, 0),
  700. };
  701. static const struct snd_kcontrol_new mt2701_afe_multi_ch_out_i2s0[] = {
  702. SOC_DAPM_SINGLE_AUTODISABLE("Multich I2S0 Out Switch",
  703. ASYS_I2SO1_CON, 26, 1, 0),
  704. };
  705. static const struct snd_kcontrol_new mt2701_afe_multi_ch_out_i2s1[] = {
  706. SOC_DAPM_SINGLE_AUTODISABLE("Multich I2S1 Out Switch",
  707. ASYS_I2SO2_CON, 26, 1, 0),
  708. };
  709. static const struct snd_kcontrol_new mt2701_afe_multi_ch_out_i2s2[] = {
  710. SOC_DAPM_SINGLE_AUTODISABLE("Multich I2S2 Out Switch",
  711. PWR2_TOP_CON, 17, 1, 0),
  712. };
  713. static const struct snd_kcontrol_new mt2701_afe_multi_ch_out_i2s3[] = {
  714. SOC_DAPM_SINGLE_AUTODISABLE("Multich I2S3 Out Switch",
  715. PWR2_TOP_CON, 18, 1, 0),
  716. };
  717. static const struct snd_soc_dapm_widget mt2701_afe_pcm_widgets[] = {
  718. /* inter-connections */
  719. SND_SOC_DAPM_MIXER("I00", SND_SOC_NOPM, 0, 0, NULL, 0),
  720. SND_SOC_DAPM_MIXER("I01", SND_SOC_NOPM, 0, 0, NULL, 0),
  721. SND_SOC_DAPM_MIXER("I02", SND_SOC_NOPM, 0, 0, mt2701_afe_i02_mix,
  722. ARRAY_SIZE(mt2701_afe_i02_mix)),
  723. SND_SOC_DAPM_MIXER("I03", SND_SOC_NOPM, 0, 0, NULL, 0),
  724. SND_SOC_DAPM_MIXER("I12", SND_SOC_NOPM, 0, 0, NULL, 0),
  725. SND_SOC_DAPM_MIXER("I13", SND_SOC_NOPM, 0, 0, NULL, 0),
  726. SND_SOC_DAPM_MIXER("I14", SND_SOC_NOPM, 0, 0, NULL, 0),
  727. SND_SOC_DAPM_MIXER("I15", SND_SOC_NOPM, 0, 0, NULL, 0),
  728. SND_SOC_DAPM_MIXER("I16", SND_SOC_NOPM, 0, 0, NULL, 0),
  729. SND_SOC_DAPM_MIXER("I17", SND_SOC_NOPM, 0, 0, NULL, 0),
  730. SND_SOC_DAPM_MIXER("I18", SND_SOC_NOPM, 0, 0, NULL, 0),
  731. SND_SOC_DAPM_MIXER("I19", SND_SOC_NOPM, 0, 0, NULL, 0),
  732. SND_SOC_DAPM_MIXER("I26", SND_SOC_NOPM, 0, 0, NULL, 0),
  733. SND_SOC_DAPM_MIXER("I35", SND_SOC_NOPM, 0, 0, NULL, 0),
  734. SND_SOC_DAPM_MIXER("O00", SND_SOC_NOPM, 0, 0, mt2701_afe_o00_mix,
  735. ARRAY_SIZE(mt2701_afe_o00_mix)),
  736. SND_SOC_DAPM_MIXER("O01", SND_SOC_NOPM, 0, 0, mt2701_afe_o01_mix,
  737. ARRAY_SIZE(mt2701_afe_o01_mix)),
  738. SND_SOC_DAPM_MIXER("O02", SND_SOC_NOPM, 0, 0, mt2701_afe_o02_mix,
  739. ARRAY_SIZE(mt2701_afe_o02_mix)),
  740. SND_SOC_DAPM_MIXER("O03", SND_SOC_NOPM, 0, 0, mt2701_afe_o03_mix,
  741. ARRAY_SIZE(mt2701_afe_o03_mix)),
  742. SND_SOC_DAPM_MIXER("O14", SND_SOC_NOPM, 0, 0, mt2701_afe_o14_mix,
  743. ARRAY_SIZE(mt2701_afe_o14_mix)),
  744. SND_SOC_DAPM_MIXER("O15", SND_SOC_NOPM, 0, 0, mt2701_afe_o15_mix,
  745. ARRAY_SIZE(mt2701_afe_o15_mix)),
  746. SND_SOC_DAPM_MIXER("O16", SND_SOC_NOPM, 0, 0, mt2701_afe_o16_mix,
  747. ARRAY_SIZE(mt2701_afe_o16_mix)),
  748. SND_SOC_DAPM_MIXER("O17", SND_SOC_NOPM, 0, 0, mt2701_afe_o17_mix,
  749. ARRAY_SIZE(mt2701_afe_o17_mix)),
  750. SND_SOC_DAPM_MIXER("O18", SND_SOC_NOPM, 0, 0, mt2701_afe_o18_mix,
  751. ARRAY_SIZE(mt2701_afe_o18_mix)),
  752. SND_SOC_DAPM_MIXER("O19", SND_SOC_NOPM, 0, 0, mt2701_afe_o19_mix,
  753. ARRAY_SIZE(mt2701_afe_o19_mix)),
  754. SND_SOC_DAPM_MIXER("O20", SND_SOC_NOPM, 0, 0, mt2701_afe_o20_mix,
  755. ARRAY_SIZE(mt2701_afe_o20_mix)),
  756. SND_SOC_DAPM_MIXER("O21", SND_SOC_NOPM, 0, 0, mt2701_afe_o21_mix,
  757. ARRAY_SIZE(mt2701_afe_o21_mix)),
  758. SND_SOC_DAPM_MIXER("O22", SND_SOC_NOPM, 0, 0, mt2701_afe_o22_mix,
  759. ARRAY_SIZE(mt2701_afe_o22_mix)),
  760. SND_SOC_DAPM_MIXER("O31", SND_SOC_NOPM, 0, 0, mt2701_afe_o31_mix,
  761. ARRAY_SIZE(mt2701_afe_o31_mix)),
  762. SND_SOC_DAPM_MIXER("I12I13", SND_SOC_NOPM, 0, 0,
  763. mt2701_afe_multi_ch_out_i2s0,
  764. ARRAY_SIZE(mt2701_afe_multi_ch_out_i2s0)),
  765. SND_SOC_DAPM_MIXER("I14I15", SND_SOC_NOPM, 0, 0,
  766. mt2701_afe_multi_ch_out_i2s1,
  767. ARRAY_SIZE(mt2701_afe_multi_ch_out_i2s1)),
  768. SND_SOC_DAPM_MIXER("I16I17", SND_SOC_NOPM, 0, 0,
  769. mt2701_afe_multi_ch_out_i2s2,
  770. ARRAY_SIZE(mt2701_afe_multi_ch_out_i2s2)),
  771. SND_SOC_DAPM_MIXER("I18I19", SND_SOC_NOPM, 0, 0,
  772. mt2701_afe_multi_ch_out_i2s3,
  773. ARRAY_SIZE(mt2701_afe_multi_ch_out_i2s3)),
  774. };
  775. static const struct snd_soc_dapm_route mt2701_afe_pcm_routes[] = {
  776. {"I12", NULL, "DL1"},
  777. {"I13", NULL, "DL1"},
  778. {"I35", NULL, "DLBT"},
  779. {"I2S0 Playback", NULL, "O15"},
  780. {"I2S0 Playback", NULL, "O16"},
  781. {"I2S1 Playback", NULL, "O17"},
  782. {"I2S1 Playback", NULL, "O18"},
  783. {"I2S2 Playback", NULL, "O19"},
  784. {"I2S2 Playback", NULL, "O20"},
  785. {"I2S3 Playback", NULL, "O21"},
  786. {"I2S3 Playback", NULL, "O22"},
  787. {"BT Playback", NULL, "O31"},
  788. {"UL1", NULL, "O00"},
  789. {"UL1", NULL, "O01"},
  790. {"UL2", NULL, "O02"},
  791. {"UL2", NULL, "O03"},
  792. {"ULBT", NULL, "O14"},
  793. {"I00", NULL, "I2S0 Capture"},
  794. {"I01", NULL, "I2S0 Capture"},
  795. {"I02", NULL, "I2S1 Capture"},
  796. {"I03", NULL, "I2S1 Capture"},
  797. /* I02,03 link to UL2, also need to open I2S0 */
  798. {"I02", "I2S0 Switch", "I2S0 Capture"},
  799. {"I26", NULL, "BT Capture"},
  800. {"I12I13", "Multich I2S0 Out Switch", "DLM"},
  801. {"I14I15", "Multich I2S1 Out Switch", "DLM"},
  802. {"I16I17", "Multich I2S2 Out Switch", "DLM"},
  803. {"I18I19", "Multich I2S3 Out Switch", "DLM"},
  804. { "I12", NULL, "I12I13" },
  805. { "I13", NULL, "I12I13" },
  806. { "I14", NULL, "I14I15" },
  807. { "I15", NULL, "I14I15" },
  808. { "I16", NULL, "I16I17" },
  809. { "I17", NULL, "I16I17" },
  810. { "I18", NULL, "I18I19" },
  811. { "I19", NULL, "I18I19" },
  812. { "O00", "I00 Switch", "I00" },
  813. { "O01", "I01 Switch", "I01" },
  814. { "O02", "I02 Switch", "I02" },
  815. { "O03", "I03 Switch", "I03" },
  816. { "O14", "I26 Switch", "I26" },
  817. { "O15", "I12 Switch", "I12" },
  818. { "O16", "I13 Switch", "I13" },
  819. { "O17", "I14 Switch", "I14" },
  820. { "O18", "I15 Switch", "I15" },
  821. { "O19", "I16 Switch", "I16" },
  822. { "O20", "I17 Switch", "I17" },
  823. { "O21", "I18 Switch", "I18" },
  824. { "O22", "I19 Switch", "I19" },
  825. { "O31", "I35 Switch", "I35" },
  826. };
  827. static int mt2701_afe_pcm_probe(struct snd_soc_component *component)
  828. {
  829. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
  830. snd_soc_component_init_regmap(component, afe->regmap);
  831. return 0;
  832. }
  833. static const struct snd_soc_component_driver mt2701_afe_pcm_dai_component = {
  834. .probe = mt2701_afe_pcm_probe,
  835. .name = "mt2701-afe-pcm-dai",
  836. .dapm_widgets = mt2701_afe_pcm_widgets,
  837. .num_dapm_widgets = ARRAY_SIZE(mt2701_afe_pcm_widgets),
  838. .dapm_routes = mt2701_afe_pcm_routes,
  839. .num_dapm_routes = ARRAY_SIZE(mt2701_afe_pcm_routes),
  840. .suspend = mtk_afe_suspend,
  841. .resume = mtk_afe_resume,
  842. };
  843. static const struct mtk_base_memif_data memif_data_array[MT2701_MEMIF_NUM] = {
  844. {
  845. .name = "DL1",
  846. .id = MT2701_MEMIF_DL1,
  847. .reg_ofs_base = AFE_DL1_BASE,
  848. .reg_ofs_cur = AFE_DL1_CUR,
  849. .fs_reg = AFE_DAC_CON1,
  850. .fs_shift = 0,
  851. .fs_maskbit = 0x1f,
  852. .mono_reg = AFE_DAC_CON3,
  853. .mono_shift = 16,
  854. .enable_reg = AFE_DAC_CON0,
  855. .enable_shift = 1,
  856. .hd_reg = AFE_MEMIF_HD_CON0,
  857. .hd_shift = 0,
  858. .agent_disable_reg = AUDIO_TOP_CON5,
  859. .agent_disable_shift = 6,
  860. .msb_reg = -1,
  861. },
  862. {
  863. .name = "DL2",
  864. .id = MT2701_MEMIF_DL2,
  865. .reg_ofs_base = AFE_DL2_BASE,
  866. .reg_ofs_cur = AFE_DL2_CUR,
  867. .fs_reg = AFE_DAC_CON1,
  868. .fs_shift = 5,
  869. .fs_maskbit = 0x1f,
  870. .mono_reg = AFE_DAC_CON3,
  871. .mono_shift = 17,
  872. .enable_reg = AFE_DAC_CON0,
  873. .enable_shift = 2,
  874. .hd_reg = AFE_MEMIF_HD_CON0,
  875. .hd_shift = 2,
  876. .agent_disable_reg = AUDIO_TOP_CON5,
  877. .agent_disable_shift = 7,
  878. .msb_reg = -1,
  879. },
  880. {
  881. .name = "DL3",
  882. .id = MT2701_MEMIF_DL3,
  883. .reg_ofs_base = AFE_DL3_BASE,
  884. .reg_ofs_cur = AFE_DL3_CUR,
  885. .fs_reg = AFE_DAC_CON1,
  886. .fs_shift = 10,
  887. .fs_maskbit = 0x1f,
  888. .mono_reg = AFE_DAC_CON3,
  889. .mono_shift = 18,
  890. .enable_reg = AFE_DAC_CON0,
  891. .enable_shift = 3,
  892. .hd_reg = AFE_MEMIF_HD_CON0,
  893. .hd_shift = 4,
  894. .agent_disable_reg = AUDIO_TOP_CON5,
  895. .agent_disable_shift = 8,
  896. .msb_reg = -1,
  897. },
  898. {
  899. .name = "DL4",
  900. .id = MT2701_MEMIF_DL4,
  901. .reg_ofs_base = AFE_DL4_BASE,
  902. .reg_ofs_cur = AFE_DL4_CUR,
  903. .fs_reg = AFE_DAC_CON1,
  904. .fs_shift = 15,
  905. .fs_maskbit = 0x1f,
  906. .mono_reg = AFE_DAC_CON3,
  907. .mono_shift = 19,
  908. .enable_reg = AFE_DAC_CON0,
  909. .enable_shift = 4,
  910. .hd_reg = AFE_MEMIF_HD_CON0,
  911. .hd_shift = 6,
  912. .agent_disable_reg = AUDIO_TOP_CON5,
  913. .agent_disable_shift = 9,
  914. .msb_reg = -1,
  915. },
  916. {
  917. .name = "DL5",
  918. .id = MT2701_MEMIF_DL5,
  919. .reg_ofs_base = AFE_DL5_BASE,
  920. .reg_ofs_cur = AFE_DL5_CUR,
  921. .fs_reg = AFE_DAC_CON1,
  922. .fs_shift = 20,
  923. .fs_maskbit = 0x1f,
  924. .mono_reg = AFE_DAC_CON3,
  925. .mono_shift = 20,
  926. .enable_reg = AFE_DAC_CON0,
  927. .enable_shift = 5,
  928. .hd_reg = AFE_MEMIF_HD_CON0,
  929. .hd_shift = 8,
  930. .agent_disable_reg = AUDIO_TOP_CON5,
  931. .agent_disable_shift = 10,
  932. .msb_reg = -1,
  933. },
  934. {
  935. .name = "DLM",
  936. .id = MT2701_MEMIF_DLM,
  937. .reg_ofs_base = AFE_DLMCH_BASE,
  938. .reg_ofs_cur = AFE_DLMCH_CUR,
  939. .fs_reg = AFE_DAC_CON1,
  940. .fs_shift = 0,
  941. .fs_maskbit = 0x1f,
  942. .mono_reg = -1,
  943. .mono_shift = -1,
  944. .enable_reg = AFE_DAC_CON0,
  945. .enable_shift = 7,
  946. .hd_reg = AFE_MEMIF_PBUF_SIZE,
  947. .hd_shift = 28,
  948. .agent_disable_reg = AUDIO_TOP_CON5,
  949. .agent_disable_shift = 12,
  950. .msb_reg = -1,
  951. },
  952. {
  953. .name = "UL1",
  954. .id = MT2701_MEMIF_UL1,
  955. .reg_ofs_base = AFE_VUL_BASE,
  956. .reg_ofs_cur = AFE_VUL_CUR,
  957. .fs_reg = AFE_DAC_CON2,
  958. .fs_shift = 0,
  959. .fs_maskbit = 0x1f,
  960. .mono_reg = AFE_DAC_CON4,
  961. .mono_shift = 0,
  962. .enable_reg = AFE_DAC_CON0,
  963. .enable_shift = 10,
  964. .hd_reg = AFE_MEMIF_HD_CON1,
  965. .hd_shift = 0,
  966. .agent_disable_reg = AUDIO_TOP_CON5,
  967. .agent_disable_shift = 0,
  968. .msb_reg = -1,
  969. },
  970. {
  971. .name = "UL2",
  972. .id = MT2701_MEMIF_UL2,
  973. .reg_ofs_base = AFE_UL2_BASE,
  974. .reg_ofs_cur = AFE_UL2_CUR,
  975. .fs_reg = AFE_DAC_CON2,
  976. .fs_shift = 5,
  977. .fs_maskbit = 0x1f,
  978. .mono_reg = AFE_DAC_CON4,
  979. .mono_shift = 2,
  980. .enable_reg = AFE_DAC_CON0,
  981. .enable_shift = 11,
  982. .hd_reg = AFE_MEMIF_HD_CON1,
  983. .hd_shift = 2,
  984. .agent_disable_reg = AUDIO_TOP_CON5,
  985. .agent_disable_shift = 1,
  986. .msb_reg = -1,
  987. },
  988. {
  989. .name = "UL3",
  990. .id = MT2701_MEMIF_UL3,
  991. .reg_ofs_base = AFE_UL3_BASE,
  992. .reg_ofs_cur = AFE_UL3_CUR,
  993. .fs_reg = AFE_DAC_CON2,
  994. .fs_shift = 10,
  995. .fs_maskbit = 0x1f,
  996. .mono_reg = AFE_DAC_CON4,
  997. .mono_shift = 4,
  998. .enable_reg = AFE_DAC_CON0,
  999. .enable_shift = 12,
  1000. .hd_reg = AFE_MEMIF_HD_CON0,
  1001. .hd_shift = 0,
  1002. .agent_disable_reg = AUDIO_TOP_CON5,
  1003. .agent_disable_shift = 2,
  1004. .msb_reg = -1,
  1005. },
  1006. {
  1007. .name = "UL4",
  1008. .id = MT2701_MEMIF_UL4,
  1009. .reg_ofs_base = AFE_UL4_BASE,
  1010. .reg_ofs_cur = AFE_UL4_CUR,
  1011. .fs_reg = AFE_DAC_CON2,
  1012. .fs_shift = 15,
  1013. .fs_maskbit = 0x1f,
  1014. .mono_reg = AFE_DAC_CON4,
  1015. .mono_shift = 6,
  1016. .enable_reg = AFE_DAC_CON0,
  1017. .enable_shift = 13,
  1018. .hd_reg = AFE_MEMIF_HD_CON0,
  1019. .hd_shift = 6,
  1020. .agent_disable_reg = AUDIO_TOP_CON5,
  1021. .agent_disable_shift = 3,
  1022. .msb_reg = -1,
  1023. },
  1024. {
  1025. .name = "UL5",
  1026. .id = MT2701_MEMIF_UL5,
  1027. .reg_ofs_base = AFE_UL5_BASE,
  1028. .reg_ofs_cur = AFE_UL5_CUR,
  1029. .fs_reg = AFE_DAC_CON2,
  1030. .fs_shift = 20,
  1031. .mono_reg = AFE_DAC_CON4,
  1032. .mono_shift = 8,
  1033. .fs_maskbit = 0x1f,
  1034. .enable_reg = AFE_DAC_CON0,
  1035. .enable_shift = 14,
  1036. .hd_reg = AFE_MEMIF_HD_CON0,
  1037. .hd_shift = 8,
  1038. .agent_disable_reg = AUDIO_TOP_CON5,
  1039. .agent_disable_shift = 4,
  1040. .msb_reg = -1,
  1041. },
  1042. {
  1043. .name = "DLBT",
  1044. .id = MT2701_MEMIF_DLBT,
  1045. .reg_ofs_base = AFE_ARB1_BASE,
  1046. .reg_ofs_cur = AFE_ARB1_CUR,
  1047. .fs_reg = AFE_DAC_CON3,
  1048. .fs_shift = 10,
  1049. .fs_maskbit = 0x1f,
  1050. .mono_reg = AFE_DAC_CON3,
  1051. .mono_shift = 22,
  1052. .enable_reg = AFE_DAC_CON0,
  1053. .enable_shift = 8,
  1054. .hd_reg = AFE_MEMIF_HD_CON0,
  1055. .hd_shift = 14,
  1056. .agent_disable_reg = AUDIO_TOP_CON5,
  1057. .agent_disable_shift = 13,
  1058. .msb_reg = -1,
  1059. },
  1060. {
  1061. .name = "ULBT",
  1062. .id = MT2701_MEMIF_ULBT,
  1063. .reg_ofs_base = AFE_DAI_BASE,
  1064. .reg_ofs_cur = AFE_DAI_CUR,
  1065. .fs_reg = AFE_DAC_CON2,
  1066. .fs_shift = 30,
  1067. .fs_maskbit = 0x1,
  1068. .mono_reg = -1,
  1069. .mono_shift = -1,
  1070. .enable_reg = AFE_DAC_CON0,
  1071. .enable_shift = 17,
  1072. .hd_reg = AFE_MEMIF_HD_CON1,
  1073. .hd_shift = 20,
  1074. .agent_disable_reg = AUDIO_TOP_CON5,
  1075. .agent_disable_shift = 16,
  1076. .msb_reg = -1,
  1077. },
  1078. };
  1079. static const struct mtk_base_irq_data irq_data[MT2701_IRQ_ASYS_END] = {
  1080. {
  1081. .id = MT2701_IRQ_ASYS_IRQ1,
  1082. .irq_cnt_reg = ASYS_IRQ1_CON,
  1083. .irq_cnt_shift = 0,
  1084. .irq_cnt_maskbit = 0xffffff,
  1085. .irq_fs_reg = ASYS_IRQ1_CON,
  1086. .irq_fs_shift = 24,
  1087. .irq_fs_maskbit = 0x1f,
  1088. .irq_en_reg = ASYS_IRQ1_CON,
  1089. .irq_en_shift = 31,
  1090. .irq_clr_reg = ASYS_IRQ_CLR,
  1091. .irq_clr_shift = 0,
  1092. },
  1093. {
  1094. .id = MT2701_IRQ_ASYS_IRQ2,
  1095. .irq_cnt_reg = ASYS_IRQ2_CON,
  1096. .irq_cnt_shift = 0,
  1097. .irq_cnt_maskbit = 0xffffff,
  1098. .irq_fs_reg = ASYS_IRQ2_CON,
  1099. .irq_fs_shift = 24,
  1100. .irq_fs_maskbit = 0x1f,
  1101. .irq_en_reg = ASYS_IRQ2_CON,
  1102. .irq_en_shift = 31,
  1103. .irq_clr_reg = ASYS_IRQ_CLR,
  1104. .irq_clr_shift = 1,
  1105. },
  1106. {
  1107. .id = MT2701_IRQ_ASYS_IRQ3,
  1108. .irq_cnt_reg = ASYS_IRQ3_CON,
  1109. .irq_cnt_shift = 0,
  1110. .irq_cnt_maskbit = 0xffffff,
  1111. .irq_fs_reg = ASYS_IRQ3_CON,
  1112. .irq_fs_shift = 24,
  1113. .irq_fs_maskbit = 0x1f,
  1114. .irq_en_reg = ASYS_IRQ3_CON,
  1115. .irq_en_shift = 31,
  1116. .irq_clr_reg = ASYS_IRQ_CLR,
  1117. .irq_clr_shift = 2,
  1118. }
  1119. };
  1120. static const struct mt2701_i2s_data mt2701_i2s_data[][2] = {
  1121. {
  1122. { ASYS_I2SO1_CON, 0, 0x1f },
  1123. { ASYS_I2SIN1_CON, 0, 0x1f },
  1124. },
  1125. {
  1126. { ASYS_I2SO2_CON, 5, 0x1f },
  1127. { ASYS_I2SIN2_CON, 5, 0x1f },
  1128. },
  1129. {
  1130. { ASYS_I2SO3_CON, 10, 0x1f },
  1131. { ASYS_I2SIN3_CON, 10, 0x1f },
  1132. },
  1133. {
  1134. { ASYS_I2SO4_CON, 15, 0x1f },
  1135. { ASYS_I2SIN4_CON, 15, 0x1f },
  1136. },
  1137. /* TODO - extend control registers supported by newer SoCs */
  1138. };
  1139. static irqreturn_t mt2701_asys_isr(int irq_id, void *dev)
  1140. {
  1141. int id;
  1142. struct mtk_base_afe *afe = dev;
  1143. struct mtk_base_afe_memif *memif;
  1144. struct mtk_base_afe_irq *irq;
  1145. u32 status;
  1146. regmap_read(afe->regmap, ASYS_IRQ_STATUS, &status);
  1147. regmap_write(afe->regmap, ASYS_IRQ_CLR, status);
  1148. for (id = 0; id < MT2701_MEMIF_NUM; ++id) {
  1149. memif = &afe->memif[id];
  1150. if (memif->irq_usage < 0)
  1151. continue;
  1152. irq = &afe->irqs[memif->irq_usage];
  1153. if (status & 1 << irq->irq_data->irq_clr_shift)
  1154. snd_pcm_period_elapsed(memif->substream);
  1155. }
  1156. return IRQ_HANDLED;
  1157. }
  1158. static int mt2701_afe_runtime_suspend(struct device *dev)
  1159. {
  1160. struct mtk_base_afe *afe = dev_get_drvdata(dev);
  1161. return mt2701_afe_disable_clock(afe);
  1162. }
  1163. static int mt2701_afe_runtime_resume(struct device *dev)
  1164. {
  1165. struct mtk_base_afe *afe = dev_get_drvdata(dev);
  1166. return mt2701_afe_enable_clock(afe);
  1167. }
  1168. static int mt2701_afe_pcm_dev_probe(struct platform_device *pdev)
  1169. {
  1170. struct mtk_base_afe *afe;
  1171. struct mt2701_afe_private *afe_priv;
  1172. struct device *dev;
  1173. int i, irq_id, ret;
  1174. afe = devm_kzalloc(&pdev->dev, sizeof(*afe), GFP_KERNEL);
  1175. if (!afe)
  1176. return -ENOMEM;
  1177. afe->platform_priv = devm_kzalloc(&pdev->dev, sizeof(*afe_priv),
  1178. GFP_KERNEL);
  1179. if (!afe->platform_priv)
  1180. return -ENOMEM;
  1181. afe_priv = afe->platform_priv;
  1182. afe_priv->soc = of_device_get_match_data(&pdev->dev);
  1183. afe->dev = &pdev->dev;
  1184. dev = afe->dev;
  1185. afe_priv->i2s_path = devm_kcalloc(dev,
  1186. afe_priv->soc->i2s_num,
  1187. sizeof(struct mt2701_i2s_path),
  1188. GFP_KERNEL);
  1189. if (!afe_priv->i2s_path)
  1190. return -ENOMEM;
  1191. irq_id = platform_get_irq_byname(pdev, "asys");
  1192. if (irq_id < 0)
  1193. return irq_id;
  1194. ret = devm_request_irq(dev, irq_id, mt2701_asys_isr,
  1195. IRQF_TRIGGER_NONE, "asys-isr", (void *)afe);
  1196. if (ret) {
  1197. dev_err(dev, "could not request_irq for asys-isr\n");
  1198. return ret;
  1199. }
  1200. afe->regmap = syscon_node_to_regmap(dev->parent->of_node);
  1201. if (IS_ERR(afe->regmap)) {
  1202. dev_err(dev, "could not get regmap from parent\n");
  1203. return PTR_ERR(afe->regmap);
  1204. }
  1205. mutex_init(&afe->irq_alloc_lock);
  1206. /* memif initialize */
  1207. afe->memif_size = MT2701_MEMIF_NUM;
  1208. afe->memif = devm_kcalloc(dev, afe->memif_size, sizeof(*afe->memif),
  1209. GFP_KERNEL);
  1210. if (!afe->memif)
  1211. return -ENOMEM;
  1212. for (i = 0; i < afe->memif_size; i++) {
  1213. afe->memif[i].data = &memif_data_array[i];
  1214. afe->memif[i].irq_usage = -1;
  1215. }
  1216. /* irq initialize */
  1217. afe->irqs_size = MT2701_IRQ_ASYS_END;
  1218. afe->irqs = devm_kcalloc(dev, afe->irqs_size, sizeof(*afe->irqs),
  1219. GFP_KERNEL);
  1220. if (!afe->irqs)
  1221. return -ENOMEM;
  1222. for (i = 0; i < afe->irqs_size; i++)
  1223. afe->irqs[i].irq_data = &irq_data[i];
  1224. /* I2S initialize */
  1225. for (i = 0; i < afe_priv->soc->i2s_num; i++) {
  1226. afe_priv->i2s_path[i].i2s_data[SNDRV_PCM_STREAM_PLAYBACK] =
  1227. &mt2701_i2s_data[i][SNDRV_PCM_STREAM_PLAYBACK];
  1228. afe_priv->i2s_path[i].i2s_data[SNDRV_PCM_STREAM_CAPTURE] =
  1229. &mt2701_i2s_data[i][SNDRV_PCM_STREAM_CAPTURE];
  1230. }
  1231. afe->mtk_afe_hardware = &mt2701_afe_hardware;
  1232. afe->memif_fs = mt2701_memif_fs;
  1233. afe->irq_fs = mt2701_irq_fs;
  1234. afe->reg_back_up_list = mt2701_afe_backup_list;
  1235. afe->reg_back_up_list_num = ARRAY_SIZE(mt2701_afe_backup_list);
  1236. afe->runtime_resume = mt2701_afe_runtime_resume;
  1237. afe->runtime_suspend = mt2701_afe_runtime_suspend;
  1238. /* initial audio related clock */
  1239. ret = mt2701_init_clock(afe);
  1240. if (ret) {
  1241. dev_err(dev, "init clock error\n");
  1242. return ret;
  1243. }
  1244. platform_set_drvdata(pdev, afe);
  1245. pm_runtime_enable(dev);
  1246. if (!pm_runtime_enabled(dev)) {
  1247. ret = mt2701_afe_runtime_resume(dev);
  1248. if (ret)
  1249. goto err_pm_disable;
  1250. }
  1251. pm_runtime_get_sync(dev);
  1252. ret = devm_snd_soc_register_component(&pdev->dev, &mtk_afe_pcm_platform,
  1253. NULL, 0);
  1254. if (ret) {
  1255. dev_warn(dev, "err_platform\n");
  1256. goto err_platform;
  1257. }
  1258. ret = devm_snd_soc_register_component(&pdev->dev,
  1259. &mt2701_afe_pcm_dai_component,
  1260. mt2701_afe_pcm_dais,
  1261. ARRAY_SIZE(mt2701_afe_pcm_dais));
  1262. if (ret) {
  1263. dev_warn(dev, "err_dai_component\n");
  1264. goto err_platform;
  1265. }
  1266. return 0;
  1267. err_platform:
  1268. pm_runtime_put_sync(dev);
  1269. err_pm_disable:
  1270. pm_runtime_disable(dev);
  1271. return ret;
  1272. }
  1273. static int mt2701_afe_pcm_dev_remove(struct platform_device *pdev)
  1274. {
  1275. pm_runtime_put_sync(&pdev->dev);
  1276. pm_runtime_disable(&pdev->dev);
  1277. if (!pm_runtime_status_suspended(&pdev->dev))
  1278. mt2701_afe_runtime_suspend(&pdev->dev);
  1279. return 0;
  1280. }
  1281. static const struct mt2701_soc_variants mt2701_soc_v1 = {
  1282. .i2s_num = 4,
  1283. };
  1284. static const struct mt2701_soc_variants mt2701_soc_v2 = {
  1285. .has_one_heart_mode = true,
  1286. .i2s_num = 4,
  1287. };
  1288. static const struct of_device_id mt2701_afe_pcm_dt_match[] = {
  1289. { .compatible = "mediatek,mt2701-audio", .data = &mt2701_soc_v1 },
  1290. { .compatible = "mediatek,mt7622-audio", .data = &mt2701_soc_v2 },
  1291. {},
  1292. };
  1293. MODULE_DEVICE_TABLE(of, mt2701_afe_pcm_dt_match);
  1294. static const struct dev_pm_ops mt2701_afe_pm_ops = {
  1295. SET_RUNTIME_PM_OPS(mt2701_afe_runtime_suspend,
  1296. mt2701_afe_runtime_resume, NULL)
  1297. };
  1298. static struct platform_driver mt2701_afe_pcm_driver = {
  1299. .driver = {
  1300. .name = "mt2701-audio",
  1301. .of_match_table = mt2701_afe_pcm_dt_match,
  1302. .pm = &mt2701_afe_pm_ops,
  1303. },
  1304. .probe = mt2701_afe_pcm_dev_probe,
  1305. .remove = mt2701_afe_pcm_dev_remove,
  1306. };
  1307. module_platform_driver(mt2701_afe_pcm_driver);
  1308. MODULE_DESCRIPTION("Mediatek ALSA SoC AFE platform driver for 2701");
  1309. MODULE_AUTHOR("Garlic Tseng <[email protected]>");
  1310. MODULE_LICENSE("GPL v2");