mtk-afe-fe-dai.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * mtk-afe-fe-dais.c -- Mediatek afe fe dai operator
  4. *
  5. * Copyright (c) 2016 MediaTek Inc.
  6. * Author: Garlic Tseng <[email protected]>
  7. */
  8. #include <linux/io.h>
  9. #include <linux/module.h>
  10. #include <linux/pm_runtime.h>
  11. #include <linux/regmap.h>
  12. #include <sound/soc.h>
  13. #include "mtk-afe-platform-driver.h"
  14. #include <sound/pcm_params.h>
  15. #include "mtk-afe-fe-dai.h"
  16. #include "mtk-base-afe.h"
  17. #define AFE_BASE_END_OFFSET 8
  18. static int mtk_regmap_update_bits(struct regmap *map, int reg,
  19. unsigned int mask,
  20. unsigned int val, int shift)
  21. {
  22. if (reg < 0 || WARN_ON_ONCE(shift < 0))
  23. return 0;
  24. return regmap_update_bits(map, reg, mask << shift, val << shift);
  25. }
  26. static int mtk_regmap_write(struct regmap *map, int reg, unsigned int val)
  27. {
  28. if (reg < 0)
  29. return 0;
  30. return regmap_write(map, reg, val);
  31. }
  32. int mtk_afe_fe_startup(struct snd_pcm_substream *substream,
  33. struct snd_soc_dai *dai)
  34. {
  35. struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
  36. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  37. struct snd_pcm_runtime *runtime = substream->runtime;
  38. int memif_num = asoc_rtd_to_cpu(rtd, 0)->id;
  39. struct mtk_base_afe_memif *memif = &afe->memif[memif_num];
  40. const struct snd_pcm_hardware *mtk_afe_hardware = afe->mtk_afe_hardware;
  41. int ret;
  42. memif->substream = substream;
  43. snd_pcm_hw_constraint_step(substream->runtime, 0,
  44. SNDRV_PCM_HW_PARAM_BUFFER_BYTES, 16);
  45. /* enable agent */
  46. mtk_regmap_update_bits(afe->regmap, memif->data->agent_disable_reg,
  47. 1, 0, memif->data->agent_disable_shift);
  48. snd_soc_set_runtime_hwparams(substream, mtk_afe_hardware);
  49. /*
  50. * Capture cannot use ping-pong buffer since hw_ptr at IRQ may be
  51. * smaller than period_size due to AFE's internal buffer.
  52. * This easily leads to overrun when avail_min is period_size.
  53. * One more period can hold the possible unread buffer.
  54. */
  55. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  56. int periods_max = mtk_afe_hardware->periods_max;
  57. ret = snd_pcm_hw_constraint_minmax(runtime,
  58. SNDRV_PCM_HW_PARAM_PERIODS,
  59. 3, periods_max);
  60. if (ret < 0) {
  61. dev_err(afe->dev, "hw_constraint_minmax failed\n");
  62. return ret;
  63. }
  64. }
  65. ret = snd_pcm_hw_constraint_integer(runtime,
  66. SNDRV_PCM_HW_PARAM_PERIODS);
  67. if (ret < 0)
  68. dev_err(afe->dev, "snd_pcm_hw_constraint_integer failed\n");
  69. /* dynamic allocate irq to memif */
  70. if (memif->irq_usage < 0) {
  71. int irq_id = mtk_dynamic_irq_acquire(afe);
  72. if (irq_id != afe->irqs_size) {
  73. /* link */
  74. memif->irq_usage = irq_id;
  75. } else {
  76. dev_err(afe->dev, "%s() error: no more asys irq\n",
  77. __func__);
  78. ret = -EBUSY;
  79. }
  80. }
  81. return ret;
  82. }
  83. EXPORT_SYMBOL_GPL(mtk_afe_fe_startup);
  84. void mtk_afe_fe_shutdown(struct snd_pcm_substream *substream,
  85. struct snd_soc_dai *dai)
  86. {
  87. struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
  88. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  89. struct mtk_base_afe_memif *memif = &afe->memif[asoc_rtd_to_cpu(rtd, 0)->id];
  90. int irq_id;
  91. irq_id = memif->irq_usage;
  92. mtk_regmap_update_bits(afe->regmap, memif->data->agent_disable_reg,
  93. 1, 1, memif->data->agent_disable_shift);
  94. if (!memif->const_irq) {
  95. mtk_dynamic_irq_release(afe, irq_id);
  96. memif->irq_usage = -1;
  97. memif->substream = NULL;
  98. }
  99. }
  100. EXPORT_SYMBOL_GPL(mtk_afe_fe_shutdown);
  101. int mtk_afe_fe_hw_params(struct snd_pcm_substream *substream,
  102. struct snd_pcm_hw_params *params,
  103. struct snd_soc_dai *dai)
  104. {
  105. struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
  106. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  107. int id = asoc_rtd_to_cpu(rtd, 0)->id;
  108. struct mtk_base_afe_memif *memif = &afe->memif[id];
  109. int ret;
  110. unsigned int channels = params_channels(params);
  111. unsigned int rate = params_rate(params);
  112. snd_pcm_format_t format = params_format(params);
  113. if (afe->request_dram_resource)
  114. afe->request_dram_resource(afe->dev);
  115. dev_dbg(afe->dev, "%s(), %s, ch %d, rate %d, fmt %d, dma_addr %pad, dma_area %p, dma_bytes 0x%zx\n",
  116. __func__, memif->data->name,
  117. channels, rate, format,
  118. &substream->runtime->dma_addr,
  119. substream->runtime->dma_area,
  120. substream->runtime->dma_bytes);
  121. memset_io((void __force __iomem *)substream->runtime->dma_area, 0,
  122. substream->runtime->dma_bytes);
  123. /* set addr */
  124. ret = mtk_memif_set_addr(afe, id,
  125. substream->runtime->dma_area,
  126. substream->runtime->dma_addr,
  127. substream->runtime->dma_bytes);
  128. if (ret) {
  129. dev_err(afe->dev, "%s(), error, id %d, set addr, ret %d\n",
  130. __func__, id, ret);
  131. return ret;
  132. }
  133. /* set channel */
  134. ret = mtk_memif_set_channel(afe, id, channels);
  135. if (ret) {
  136. dev_err(afe->dev, "%s(), error, id %d, set channel %d, ret %d\n",
  137. __func__, id, channels, ret);
  138. return ret;
  139. }
  140. /* set rate */
  141. ret = mtk_memif_set_rate_substream(substream, id, rate);
  142. if (ret) {
  143. dev_err(afe->dev, "%s(), error, id %d, set rate %d, ret %d\n",
  144. __func__, id, rate, ret);
  145. return ret;
  146. }
  147. /* set format */
  148. ret = mtk_memif_set_format(afe, id, format);
  149. if (ret) {
  150. dev_err(afe->dev, "%s(), error, id %d, set format %d, ret %d\n",
  151. __func__, id, format, ret);
  152. return ret;
  153. }
  154. return 0;
  155. }
  156. EXPORT_SYMBOL_GPL(mtk_afe_fe_hw_params);
  157. int mtk_afe_fe_hw_free(struct snd_pcm_substream *substream,
  158. struct snd_soc_dai *dai)
  159. {
  160. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  161. if (afe->release_dram_resource)
  162. afe->release_dram_resource(afe->dev);
  163. return 0;
  164. }
  165. EXPORT_SYMBOL_GPL(mtk_afe_fe_hw_free);
  166. int mtk_afe_fe_trigger(struct snd_pcm_substream *substream, int cmd,
  167. struct snd_soc_dai *dai)
  168. {
  169. struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
  170. struct snd_pcm_runtime * const runtime = substream->runtime;
  171. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  172. int id = asoc_rtd_to_cpu(rtd, 0)->id;
  173. struct mtk_base_afe_memif *memif = &afe->memif[id];
  174. struct mtk_base_afe_irq *irqs = &afe->irqs[memif->irq_usage];
  175. const struct mtk_base_irq_data *irq_data = irqs->irq_data;
  176. unsigned int counter = runtime->period_size;
  177. int fs;
  178. int ret;
  179. dev_dbg(afe->dev, "%s %s cmd=%d\n", __func__, memif->data->name, cmd);
  180. switch (cmd) {
  181. case SNDRV_PCM_TRIGGER_START:
  182. case SNDRV_PCM_TRIGGER_RESUME:
  183. ret = mtk_memif_set_enable(afe, id);
  184. if (ret) {
  185. dev_err(afe->dev, "%s(), error, id %d, memif enable, ret %d\n",
  186. __func__, id, ret);
  187. return ret;
  188. }
  189. /* set irq counter */
  190. mtk_regmap_update_bits(afe->regmap, irq_data->irq_cnt_reg,
  191. irq_data->irq_cnt_maskbit, counter,
  192. irq_data->irq_cnt_shift);
  193. /* set irq fs */
  194. fs = afe->irq_fs(substream, runtime->rate);
  195. if (fs < 0)
  196. return -EINVAL;
  197. mtk_regmap_update_bits(afe->regmap, irq_data->irq_fs_reg,
  198. irq_data->irq_fs_maskbit, fs,
  199. irq_data->irq_fs_shift);
  200. /* enable interrupt */
  201. mtk_regmap_update_bits(afe->regmap, irq_data->irq_en_reg,
  202. 1, 1, irq_data->irq_en_shift);
  203. return 0;
  204. case SNDRV_PCM_TRIGGER_STOP:
  205. case SNDRV_PCM_TRIGGER_SUSPEND:
  206. ret = mtk_memif_set_disable(afe, id);
  207. if (ret) {
  208. dev_err(afe->dev, "%s(), error, id %d, memif enable, ret %d\n",
  209. __func__, id, ret);
  210. }
  211. /* disable interrupt */
  212. mtk_regmap_update_bits(afe->regmap, irq_data->irq_en_reg,
  213. 1, 0, irq_data->irq_en_shift);
  214. /* and clear pending IRQ */
  215. mtk_regmap_write(afe->regmap, irq_data->irq_clr_reg,
  216. 1 << irq_data->irq_clr_shift);
  217. return ret;
  218. default:
  219. return -EINVAL;
  220. }
  221. }
  222. EXPORT_SYMBOL_GPL(mtk_afe_fe_trigger);
  223. int mtk_afe_fe_prepare(struct snd_pcm_substream *substream,
  224. struct snd_soc_dai *dai)
  225. {
  226. struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
  227. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  228. int id = asoc_rtd_to_cpu(rtd, 0)->id;
  229. int pbuf_size;
  230. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  231. if (afe->get_memif_pbuf_size) {
  232. pbuf_size = afe->get_memif_pbuf_size(substream);
  233. mtk_memif_set_pbuf_size(afe, id, pbuf_size);
  234. }
  235. }
  236. return 0;
  237. }
  238. EXPORT_SYMBOL_GPL(mtk_afe_fe_prepare);
  239. const struct snd_soc_dai_ops mtk_afe_fe_ops = {
  240. .startup = mtk_afe_fe_startup,
  241. .shutdown = mtk_afe_fe_shutdown,
  242. .hw_params = mtk_afe_fe_hw_params,
  243. .hw_free = mtk_afe_fe_hw_free,
  244. .prepare = mtk_afe_fe_prepare,
  245. .trigger = mtk_afe_fe_trigger,
  246. };
  247. EXPORT_SYMBOL_GPL(mtk_afe_fe_ops);
  248. int mtk_dynamic_irq_acquire(struct mtk_base_afe *afe)
  249. {
  250. int i;
  251. mutex_lock(&afe->irq_alloc_lock);
  252. for (i = 0; i < afe->irqs_size; ++i) {
  253. if (afe->irqs[i].irq_occupyed == 0) {
  254. afe->irqs[i].irq_occupyed = 1;
  255. mutex_unlock(&afe->irq_alloc_lock);
  256. return i;
  257. }
  258. }
  259. mutex_unlock(&afe->irq_alloc_lock);
  260. return afe->irqs_size;
  261. }
  262. EXPORT_SYMBOL_GPL(mtk_dynamic_irq_acquire);
  263. int mtk_dynamic_irq_release(struct mtk_base_afe *afe, int irq_id)
  264. {
  265. mutex_lock(&afe->irq_alloc_lock);
  266. if (irq_id >= 0 && irq_id < afe->irqs_size) {
  267. afe->irqs[irq_id].irq_occupyed = 0;
  268. mutex_unlock(&afe->irq_alloc_lock);
  269. return 0;
  270. }
  271. mutex_unlock(&afe->irq_alloc_lock);
  272. return -EINVAL;
  273. }
  274. EXPORT_SYMBOL_GPL(mtk_dynamic_irq_release);
  275. int mtk_afe_suspend(struct snd_soc_component *component)
  276. {
  277. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
  278. struct device *dev = afe->dev;
  279. struct regmap *regmap = afe->regmap;
  280. int i;
  281. if (pm_runtime_status_suspended(dev) || afe->suspended)
  282. return 0;
  283. if (!afe->reg_back_up)
  284. afe->reg_back_up =
  285. devm_kcalloc(dev, afe->reg_back_up_list_num,
  286. sizeof(unsigned int), GFP_KERNEL);
  287. if (afe->reg_back_up) {
  288. for (i = 0; i < afe->reg_back_up_list_num; i++)
  289. regmap_read(regmap, afe->reg_back_up_list[i],
  290. &afe->reg_back_up[i]);
  291. }
  292. afe->suspended = true;
  293. afe->runtime_suspend(dev);
  294. return 0;
  295. }
  296. EXPORT_SYMBOL_GPL(mtk_afe_suspend);
  297. int mtk_afe_resume(struct snd_soc_component *component)
  298. {
  299. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
  300. struct device *dev = afe->dev;
  301. struct regmap *regmap = afe->regmap;
  302. int i;
  303. if (pm_runtime_status_suspended(dev) || !afe->suspended)
  304. return 0;
  305. afe->runtime_resume(dev);
  306. if (!afe->reg_back_up) {
  307. dev_dbg(dev, "%s no reg_backup\n", __func__);
  308. } else {
  309. for (i = 0; i < afe->reg_back_up_list_num; i++)
  310. mtk_regmap_write(regmap, afe->reg_back_up_list[i],
  311. afe->reg_back_up[i]);
  312. }
  313. afe->suspended = false;
  314. return 0;
  315. }
  316. EXPORT_SYMBOL_GPL(mtk_afe_resume);
  317. int mtk_memif_set_enable(struct mtk_base_afe *afe, int id)
  318. {
  319. struct mtk_base_afe_memif *memif = &afe->memif[id];
  320. if (memif->data->enable_shift < 0) {
  321. dev_warn(afe->dev, "%s(), error, id %d, enable_shift < 0\n",
  322. __func__, id);
  323. return 0;
  324. }
  325. return mtk_regmap_update_bits(afe->regmap, memif->data->enable_reg,
  326. 1, 1, memif->data->enable_shift);
  327. }
  328. EXPORT_SYMBOL_GPL(mtk_memif_set_enable);
  329. int mtk_memif_set_disable(struct mtk_base_afe *afe, int id)
  330. {
  331. struct mtk_base_afe_memif *memif = &afe->memif[id];
  332. if (memif->data->enable_shift < 0) {
  333. dev_warn(afe->dev, "%s(), error, id %d, enable_shift < 0\n",
  334. __func__, id);
  335. return 0;
  336. }
  337. return mtk_regmap_update_bits(afe->regmap, memif->data->enable_reg,
  338. 1, 0, memif->data->enable_shift);
  339. }
  340. EXPORT_SYMBOL_GPL(mtk_memif_set_disable);
  341. int mtk_memif_set_addr(struct mtk_base_afe *afe, int id,
  342. unsigned char *dma_area,
  343. dma_addr_t dma_addr,
  344. size_t dma_bytes)
  345. {
  346. struct mtk_base_afe_memif *memif = &afe->memif[id];
  347. int msb_at_bit33 = upper_32_bits(dma_addr) ? 1 : 0;
  348. unsigned int phys_buf_addr = lower_32_bits(dma_addr);
  349. unsigned int phys_buf_addr_upper_32 = upper_32_bits(dma_addr);
  350. memif->dma_area = dma_area;
  351. memif->dma_addr = dma_addr;
  352. memif->dma_bytes = dma_bytes;
  353. /* start */
  354. mtk_regmap_write(afe->regmap, memif->data->reg_ofs_base,
  355. phys_buf_addr);
  356. /* end */
  357. if (memif->data->reg_ofs_end)
  358. mtk_regmap_write(afe->regmap,
  359. memif->data->reg_ofs_end,
  360. phys_buf_addr + dma_bytes - 1);
  361. else
  362. mtk_regmap_write(afe->regmap,
  363. memif->data->reg_ofs_base +
  364. AFE_BASE_END_OFFSET,
  365. phys_buf_addr + dma_bytes - 1);
  366. /* set start, end, upper 32 bits */
  367. if (memif->data->reg_ofs_base_msb) {
  368. mtk_regmap_write(afe->regmap, memif->data->reg_ofs_base_msb,
  369. phys_buf_addr_upper_32);
  370. mtk_regmap_write(afe->regmap,
  371. memif->data->reg_ofs_end_msb,
  372. phys_buf_addr_upper_32);
  373. }
  374. /*
  375. * set MSB to 33-bit, for memif address
  376. * only for memif base address, if msb_end_reg exists
  377. */
  378. if (memif->data->msb_reg)
  379. mtk_regmap_update_bits(afe->regmap, memif->data->msb_reg,
  380. 1, msb_at_bit33, memif->data->msb_shift);
  381. /* set MSB to 33-bit, for memif end address */
  382. if (memif->data->msb_end_reg)
  383. mtk_regmap_update_bits(afe->regmap, memif->data->msb_end_reg,
  384. 1, msb_at_bit33,
  385. memif->data->msb_end_shift);
  386. return 0;
  387. }
  388. EXPORT_SYMBOL_GPL(mtk_memif_set_addr);
  389. int mtk_memif_set_channel(struct mtk_base_afe *afe,
  390. int id, unsigned int channel)
  391. {
  392. struct mtk_base_afe_memif *memif = &afe->memif[id];
  393. unsigned int mono;
  394. if (memif->data->mono_shift < 0)
  395. return 0;
  396. if (memif->data->quad_ch_mask) {
  397. unsigned int quad_ch = (channel == 4) ? 1 : 0;
  398. mtk_regmap_update_bits(afe->regmap, memif->data->quad_ch_reg,
  399. memif->data->quad_ch_mask,
  400. quad_ch, memif->data->quad_ch_shift);
  401. }
  402. if (memif->data->mono_invert)
  403. mono = (channel == 1) ? 0 : 1;
  404. else
  405. mono = (channel == 1) ? 1 : 0;
  406. /* for specific configuration of memif mono mode */
  407. if (memif->data->int_odd_flag_reg)
  408. mtk_regmap_update_bits(afe->regmap,
  409. memif->data->int_odd_flag_reg,
  410. 1, mono,
  411. memif->data->int_odd_flag_shift);
  412. return mtk_regmap_update_bits(afe->regmap, memif->data->mono_reg,
  413. 1, mono, memif->data->mono_shift);
  414. }
  415. EXPORT_SYMBOL_GPL(mtk_memif_set_channel);
  416. static int mtk_memif_set_rate_fs(struct mtk_base_afe *afe,
  417. int id, int fs)
  418. {
  419. struct mtk_base_afe_memif *memif = &afe->memif[id];
  420. if (memif->data->fs_shift >= 0)
  421. mtk_regmap_update_bits(afe->regmap, memif->data->fs_reg,
  422. memif->data->fs_maskbit,
  423. fs, memif->data->fs_shift);
  424. return 0;
  425. }
  426. int mtk_memif_set_rate(struct mtk_base_afe *afe,
  427. int id, unsigned int rate)
  428. {
  429. int fs = 0;
  430. if (!afe->get_dai_fs) {
  431. dev_err(afe->dev, "%s(), error, afe->get_dai_fs == NULL\n",
  432. __func__);
  433. return -EINVAL;
  434. }
  435. fs = afe->get_dai_fs(afe, id, rate);
  436. if (fs < 0)
  437. return -EINVAL;
  438. return mtk_memif_set_rate_fs(afe, id, fs);
  439. }
  440. EXPORT_SYMBOL_GPL(mtk_memif_set_rate);
  441. int mtk_memif_set_rate_substream(struct snd_pcm_substream *substream,
  442. int id, unsigned int rate)
  443. {
  444. struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
  445. struct snd_soc_component *component =
  446. snd_soc_rtdcom_lookup(rtd, AFE_PCM_NAME);
  447. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
  448. int fs = 0;
  449. if (!afe->memif_fs) {
  450. dev_err(afe->dev, "%s(), error, afe->memif_fs == NULL\n",
  451. __func__);
  452. return -EINVAL;
  453. }
  454. fs = afe->memif_fs(substream, rate);
  455. if (fs < 0)
  456. return -EINVAL;
  457. return mtk_memif_set_rate_fs(afe, id, fs);
  458. }
  459. EXPORT_SYMBOL_GPL(mtk_memif_set_rate_substream);
  460. int mtk_memif_set_format(struct mtk_base_afe *afe,
  461. int id, snd_pcm_format_t format)
  462. {
  463. struct mtk_base_afe_memif *memif = &afe->memif[id];
  464. int hd_audio = 0;
  465. int hd_align = 0;
  466. /* set hd mode */
  467. switch (format) {
  468. case SNDRV_PCM_FORMAT_S16_LE:
  469. case SNDRV_PCM_FORMAT_U16_LE:
  470. hd_audio = 0;
  471. break;
  472. case SNDRV_PCM_FORMAT_S32_LE:
  473. case SNDRV_PCM_FORMAT_U32_LE:
  474. if (afe->memif_32bit_supported) {
  475. hd_audio = 2;
  476. hd_align = 0;
  477. } else {
  478. hd_audio = 1;
  479. hd_align = 1;
  480. }
  481. break;
  482. case SNDRV_PCM_FORMAT_S24_LE:
  483. case SNDRV_PCM_FORMAT_U24_LE:
  484. hd_audio = 1;
  485. break;
  486. default:
  487. dev_err(afe->dev, "%s() error: unsupported format %d\n",
  488. __func__, format);
  489. break;
  490. }
  491. mtk_regmap_update_bits(afe->regmap, memif->data->hd_reg,
  492. 0x3, hd_audio, memif->data->hd_shift);
  493. mtk_regmap_update_bits(afe->regmap, memif->data->hd_align_reg,
  494. 0x1, hd_align, memif->data->hd_align_mshift);
  495. return 0;
  496. }
  497. EXPORT_SYMBOL_GPL(mtk_memif_set_format);
  498. int mtk_memif_set_pbuf_size(struct mtk_base_afe *afe,
  499. int id, int pbuf_size)
  500. {
  501. const struct mtk_base_memif_data *memif_data = afe->memif[id].data;
  502. if (memif_data->pbuf_mask == 0 || memif_data->minlen_mask == 0)
  503. return 0;
  504. mtk_regmap_update_bits(afe->regmap, memif_data->pbuf_reg,
  505. memif_data->pbuf_mask,
  506. pbuf_size, memif_data->pbuf_shift);
  507. mtk_regmap_update_bits(afe->regmap, memif_data->minlen_reg,
  508. memif_data->minlen_mask,
  509. pbuf_size, memif_data->minlen_shift);
  510. return 0;
  511. }
  512. EXPORT_SYMBOL_GPL(mtk_memif_set_pbuf_size);
  513. MODULE_DESCRIPTION("Mediatek simple fe dai operator");
  514. MODULE_AUTHOR("Garlic Tseng <[email protected]>");
  515. MODULE_LICENSE("GPL v2");