jz4740-i2s.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (C) 2010, Lars-Peter Clausen <[email protected]>
  4. */
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/kernel.h>
  8. #include <linux/module.h>
  9. #include <linux/mod_devicetable.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/slab.h>
  12. #include <linux/clk.h>
  13. #include <linux/delay.h>
  14. #include <linux/dma-mapping.h>
  15. #include <sound/core.h>
  16. #include <sound/pcm.h>
  17. #include <sound/pcm_params.h>
  18. #include <sound/soc.h>
  19. #include <sound/initval.h>
  20. #include <sound/dmaengine_pcm.h>
  21. #include "jz4740-i2s.h"
  22. #define JZ_REG_AIC_CONF 0x00
  23. #define JZ_REG_AIC_CTRL 0x04
  24. #define JZ_REG_AIC_I2S_FMT 0x10
  25. #define JZ_REG_AIC_FIFO_STATUS 0x14
  26. #define JZ_REG_AIC_I2S_STATUS 0x1c
  27. #define JZ_REG_AIC_CLK_DIV 0x30
  28. #define JZ_REG_AIC_FIFO 0x34
  29. #define JZ_AIC_CONF_FIFO_RX_THRESHOLD_MASK (0xf << 12)
  30. #define JZ_AIC_CONF_FIFO_TX_THRESHOLD_MASK (0xf << 8)
  31. #define JZ_AIC_CONF_OVERFLOW_PLAY_LAST BIT(6)
  32. #define JZ_AIC_CONF_INTERNAL_CODEC BIT(5)
  33. #define JZ_AIC_CONF_I2S BIT(4)
  34. #define JZ_AIC_CONF_RESET BIT(3)
  35. #define JZ_AIC_CONF_BIT_CLK_MASTER BIT(2)
  36. #define JZ_AIC_CONF_SYNC_CLK_MASTER BIT(1)
  37. #define JZ_AIC_CONF_ENABLE BIT(0)
  38. #define JZ_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET 12
  39. #define JZ_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET 8
  40. #define JZ4760_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET 24
  41. #define JZ4760_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET 16
  42. #define JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_MASK (0x7 << 19)
  43. #define JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_MASK (0x7 << 16)
  44. #define JZ_AIC_CTRL_ENABLE_RX_DMA BIT(15)
  45. #define JZ_AIC_CTRL_ENABLE_TX_DMA BIT(14)
  46. #define JZ_AIC_CTRL_MONO_TO_STEREO BIT(11)
  47. #define JZ_AIC_CTRL_SWITCH_ENDIANNESS BIT(10)
  48. #define JZ_AIC_CTRL_SIGNED_TO_UNSIGNED BIT(9)
  49. #define JZ_AIC_CTRL_TFLUSH BIT(8)
  50. #define JZ_AIC_CTRL_RFLUSH BIT(7)
  51. #define JZ_AIC_CTRL_ENABLE_ROR_INT BIT(6)
  52. #define JZ_AIC_CTRL_ENABLE_TUR_INT BIT(5)
  53. #define JZ_AIC_CTRL_ENABLE_RFS_INT BIT(4)
  54. #define JZ_AIC_CTRL_ENABLE_TFS_INT BIT(3)
  55. #define JZ_AIC_CTRL_ENABLE_LOOPBACK BIT(2)
  56. #define JZ_AIC_CTRL_ENABLE_PLAYBACK BIT(1)
  57. #define JZ_AIC_CTRL_ENABLE_CAPTURE BIT(0)
  58. #define JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_OFFSET 19
  59. #define JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_OFFSET 16
  60. #define JZ_AIC_I2S_FMT_DISABLE_BIT_CLK BIT(12)
  61. #define JZ_AIC_I2S_FMT_DISABLE_BIT_ICLK BIT(13)
  62. #define JZ_AIC_I2S_FMT_ENABLE_SYS_CLK BIT(4)
  63. #define JZ_AIC_I2S_FMT_MSB BIT(0)
  64. #define JZ_AIC_I2S_STATUS_BUSY BIT(2)
  65. #define JZ_AIC_CLK_DIV_MASK 0xf
  66. #define I2SDIV_DV_SHIFT 0
  67. #define I2SDIV_DV_MASK (0xf << I2SDIV_DV_SHIFT)
  68. #define I2SDIV_IDV_SHIFT 8
  69. #define I2SDIV_IDV_MASK (0xf << I2SDIV_IDV_SHIFT)
  70. enum jz47xx_i2s_version {
  71. JZ_I2S_JZ4740,
  72. JZ_I2S_JZ4760,
  73. JZ_I2S_JZ4770,
  74. JZ_I2S_JZ4780,
  75. };
  76. struct i2s_soc_info {
  77. enum jz47xx_i2s_version version;
  78. struct snd_soc_dai_driver *dai;
  79. bool shared_fifo_flush;
  80. };
  81. struct jz4740_i2s {
  82. void __iomem *base;
  83. struct clk *clk_aic;
  84. struct clk *clk_i2s;
  85. struct snd_dmaengine_dai_dma_data playback_dma_data;
  86. struct snd_dmaengine_dai_dma_data capture_dma_data;
  87. const struct i2s_soc_info *soc_info;
  88. };
  89. static inline uint32_t jz4740_i2s_read(const struct jz4740_i2s *i2s,
  90. unsigned int reg)
  91. {
  92. return readl(i2s->base + reg);
  93. }
  94. static inline void jz4740_i2s_write(const struct jz4740_i2s *i2s,
  95. unsigned int reg, uint32_t value)
  96. {
  97. writel(value, i2s->base + reg);
  98. }
  99. static inline void jz4740_i2s_set_bits(const struct jz4740_i2s *i2s,
  100. unsigned int reg, uint32_t bits)
  101. {
  102. uint32_t value = jz4740_i2s_read(i2s, reg);
  103. value |= bits;
  104. jz4740_i2s_write(i2s, reg, value);
  105. }
  106. static int jz4740_i2s_startup(struct snd_pcm_substream *substream,
  107. struct snd_soc_dai *dai)
  108. {
  109. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  110. uint32_t conf;
  111. int ret;
  112. /*
  113. * When we can flush FIFOs independently, only flush the FIFO
  114. * that is starting up. We can do this when the DAI is active
  115. * because it does not disturb other active substreams.
  116. */
  117. if (!i2s->soc_info->shared_fifo_flush) {
  118. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  119. jz4740_i2s_set_bits(i2s, JZ_REG_AIC_CTRL, JZ_AIC_CTRL_TFLUSH);
  120. else
  121. jz4740_i2s_set_bits(i2s, JZ_REG_AIC_CTRL, JZ_AIC_CTRL_RFLUSH);
  122. }
  123. if (snd_soc_dai_active(dai))
  124. return 0;
  125. /*
  126. * When there is a shared flush bit for both FIFOs, the TFLUSH
  127. * bit flushes both FIFOs. Flushing while the DAI is active would
  128. * cause FIFO underruns in other active substreams so we have to
  129. * guard this behind the snd_soc_dai_active() check.
  130. */
  131. if (i2s->soc_info->shared_fifo_flush)
  132. jz4740_i2s_set_bits(i2s, JZ_REG_AIC_CTRL, JZ_AIC_CTRL_TFLUSH);
  133. ret = clk_prepare_enable(i2s->clk_i2s);
  134. if (ret)
  135. return ret;
  136. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  137. conf |= JZ_AIC_CONF_ENABLE;
  138. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  139. return 0;
  140. }
  141. static void jz4740_i2s_shutdown(struct snd_pcm_substream *substream,
  142. struct snd_soc_dai *dai)
  143. {
  144. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  145. uint32_t conf;
  146. if (snd_soc_dai_active(dai))
  147. return;
  148. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  149. conf &= ~JZ_AIC_CONF_ENABLE;
  150. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  151. clk_disable_unprepare(i2s->clk_i2s);
  152. }
  153. static int jz4740_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  154. struct snd_soc_dai *dai)
  155. {
  156. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  157. uint32_t ctrl;
  158. uint32_t mask;
  159. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  160. mask = JZ_AIC_CTRL_ENABLE_PLAYBACK | JZ_AIC_CTRL_ENABLE_TX_DMA;
  161. else
  162. mask = JZ_AIC_CTRL_ENABLE_CAPTURE | JZ_AIC_CTRL_ENABLE_RX_DMA;
  163. ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
  164. switch (cmd) {
  165. case SNDRV_PCM_TRIGGER_START:
  166. case SNDRV_PCM_TRIGGER_RESUME:
  167. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  168. ctrl |= mask;
  169. break;
  170. case SNDRV_PCM_TRIGGER_STOP:
  171. case SNDRV_PCM_TRIGGER_SUSPEND:
  172. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  173. ctrl &= ~mask;
  174. break;
  175. default:
  176. return -EINVAL;
  177. }
  178. jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
  179. return 0;
  180. }
  181. static int jz4740_i2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  182. {
  183. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  184. uint32_t format = 0;
  185. uint32_t conf;
  186. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  187. conf &= ~(JZ_AIC_CONF_BIT_CLK_MASTER | JZ_AIC_CONF_SYNC_CLK_MASTER);
  188. switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
  189. case SND_SOC_DAIFMT_BP_FP:
  190. conf |= JZ_AIC_CONF_BIT_CLK_MASTER | JZ_AIC_CONF_SYNC_CLK_MASTER;
  191. format |= JZ_AIC_I2S_FMT_ENABLE_SYS_CLK;
  192. break;
  193. case SND_SOC_DAIFMT_BC_FP:
  194. conf |= JZ_AIC_CONF_SYNC_CLK_MASTER;
  195. break;
  196. case SND_SOC_DAIFMT_BP_FC:
  197. conf |= JZ_AIC_CONF_BIT_CLK_MASTER;
  198. break;
  199. case SND_SOC_DAIFMT_BC_FC:
  200. break;
  201. default:
  202. return -EINVAL;
  203. }
  204. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  205. case SND_SOC_DAIFMT_MSB:
  206. format |= JZ_AIC_I2S_FMT_MSB;
  207. break;
  208. case SND_SOC_DAIFMT_I2S:
  209. break;
  210. default:
  211. return -EINVAL;
  212. }
  213. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  214. case SND_SOC_DAIFMT_NB_NF:
  215. break;
  216. default:
  217. return -EINVAL;
  218. }
  219. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  220. jz4740_i2s_write(i2s, JZ_REG_AIC_I2S_FMT, format);
  221. return 0;
  222. }
  223. static int jz4740_i2s_hw_params(struct snd_pcm_substream *substream,
  224. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  225. {
  226. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  227. unsigned int sample_size;
  228. uint32_t ctrl, div_reg;
  229. int div;
  230. ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
  231. div_reg = jz4740_i2s_read(i2s, JZ_REG_AIC_CLK_DIV);
  232. div = clk_get_rate(i2s->clk_i2s) / (64 * params_rate(params));
  233. switch (params_format(params)) {
  234. case SNDRV_PCM_FORMAT_S8:
  235. sample_size = 0;
  236. break;
  237. case SNDRV_PCM_FORMAT_S16:
  238. sample_size = 1;
  239. break;
  240. default:
  241. return -EINVAL;
  242. }
  243. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  244. ctrl &= ~JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_MASK;
  245. ctrl |= sample_size << JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_OFFSET;
  246. if (params_channels(params) == 1)
  247. ctrl |= JZ_AIC_CTRL_MONO_TO_STEREO;
  248. else
  249. ctrl &= ~JZ_AIC_CTRL_MONO_TO_STEREO;
  250. div_reg &= ~I2SDIV_DV_MASK;
  251. div_reg |= (div - 1) << I2SDIV_DV_SHIFT;
  252. } else {
  253. ctrl &= ~JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_MASK;
  254. ctrl |= sample_size << JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_OFFSET;
  255. if (i2s->soc_info->version >= JZ_I2S_JZ4770) {
  256. div_reg &= ~I2SDIV_IDV_MASK;
  257. div_reg |= (div - 1) << I2SDIV_IDV_SHIFT;
  258. } else {
  259. div_reg &= ~I2SDIV_DV_MASK;
  260. div_reg |= (div - 1) << I2SDIV_DV_SHIFT;
  261. }
  262. }
  263. jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
  264. jz4740_i2s_write(i2s, JZ_REG_AIC_CLK_DIV, div_reg);
  265. return 0;
  266. }
  267. static int jz4740_i2s_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  268. unsigned int freq, int dir)
  269. {
  270. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  271. struct clk *parent;
  272. int ret = 0;
  273. switch (clk_id) {
  274. case JZ4740_I2S_CLKSRC_EXT:
  275. parent = clk_get(NULL, "ext");
  276. if (IS_ERR(parent))
  277. return PTR_ERR(parent);
  278. clk_set_parent(i2s->clk_i2s, parent);
  279. break;
  280. case JZ4740_I2S_CLKSRC_PLL:
  281. parent = clk_get(NULL, "pll half");
  282. if (IS_ERR(parent))
  283. return PTR_ERR(parent);
  284. clk_set_parent(i2s->clk_i2s, parent);
  285. ret = clk_set_rate(i2s->clk_i2s, freq);
  286. break;
  287. default:
  288. return -EINVAL;
  289. }
  290. clk_put(parent);
  291. return ret;
  292. }
  293. static int jz4740_i2s_suspend(struct snd_soc_component *component)
  294. {
  295. struct jz4740_i2s *i2s = snd_soc_component_get_drvdata(component);
  296. uint32_t conf;
  297. if (snd_soc_component_active(component)) {
  298. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  299. conf &= ~JZ_AIC_CONF_ENABLE;
  300. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  301. clk_disable_unprepare(i2s->clk_i2s);
  302. }
  303. clk_disable_unprepare(i2s->clk_aic);
  304. return 0;
  305. }
  306. static int jz4740_i2s_resume(struct snd_soc_component *component)
  307. {
  308. struct jz4740_i2s *i2s = snd_soc_component_get_drvdata(component);
  309. uint32_t conf;
  310. int ret;
  311. ret = clk_prepare_enable(i2s->clk_aic);
  312. if (ret)
  313. return ret;
  314. if (snd_soc_component_active(component)) {
  315. ret = clk_prepare_enable(i2s->clk_i2s);
  316. if (ret) {
  317. clk_disable_unprepare(i2s->clk_aic);
  318. return ret;
  319. }
  320. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  321. conf |= JZ_AIC_CONF_ENABLE;
  322. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  323. }
  324. return 0;
  325. }
  326. static int jz4740_i2s_dai_probe(struct snd_soc_dai *dai)
  327. {
  328. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  329. uint32_t conf;
  330. int ret;
  331. ret = clk_prepare_enable(i2s->clk_aic);
  332. if (ret)
  333. return ret;
  334. snd_soc_dai_init_dma_data(dai, &i2s->playback_dma_data,
  335. &i2s->capture_dma_data);
  336. if (i2s->soc_info->version >= JZ_I2S_JZ4760) {
  337. conf = (7 << JZ4760_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET) |
  338. (8 << JZ4760_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET) |
  339. JZ_AIC_CONF_OVERFLOW_PLAY_LAST |
  340. JZ_AIC_CONF_I2S |
  341. JZ_AIC_CONF_INTERNAL_CODEC;
  342. } else {
  343. conf = (7 << JZ_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET) |
  344. (8 << JZ_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET) |
  345. JZ_AIC_CONF_OVERFLOW_PLAY_LAST |
  346. JZ_AIC_CONF_I2S |
  347. JZ_AIC_CONF_INTERNAL_CODEC;
  348. }
  349. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, JZ_AIC_CONF_RESET);
  350. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  351. return 0;
  352. }
  353. static int jz4740_i2s_dai_remove(struct snd_soc_dai *dai)
  354. {
  355. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  356. clk_disable_unprepare(i2s->clk_aic);
  357. return 0;
  358. }
  359. static const struct snd_soc_dai_ops jz4740_i2s_dai_ops = {
  360. .startup = jz4740_i2s_startup,
  361. .shutdown = jz4740_i2s_shutdown,
  362. .trigger = jz4740_i2s_trigger,
  363. .hw_params = jz4740_i2s_hw_params,
  364. .set_fmt = jz4740_i2s_set_fmt,
  365. .set_sysclk = jz4740_i2s_set_sysclk,
  366. };
  367. #define JZ4740_I2S_FMTS (SNDRV_PCM_FMTBIT_S8 | \
  368. SNDRV_PCM_FMTBIT_S16_LE)
  369. static struct snd_soc_dai_driver jz4740_i2s_dai = {
  370. .probe = jz4740_i2s_dai_probe,
  371. .remove = jz4740_i2s_dai_remove,
  372. .playback = {
  373. .channels_min = 1,
  374. .channels_max = 2,
  375. .rates = SNDRV_PCM_RATE_8000_48000,
  376. .formats = JZ4740_I2S_FMTS,
  377. },
  378. .capture = {
  379. .channels_min = 2,
  380. .channels_max = 2,
  381. .rates = SNDRV_PCM_RATE_8000_48000,
  382. .formats = JZ4740_I2S_FMTS,
  383. },
  384. .symmetric_rate = 1,
  385. .ops = &jz4740_i2s_dai_ops,
  386. };
  387. static const struct i2s_soc_info jz4740_i2s_soc_info = {
  388. .version = JZ_I2S_JZ4740,
  389. .dai = &jz4740_i2s_dai,
  390. .shared_fifo_flush = true,
  391. };
  392. static const struct i2s_soc_info jz4760_i2s_soc_info = {
  393. .version = JZ_I2S_JZ4760,
  394. .dai = &jz4740_i2s_dai,
  395. };
  396. static struct snd_soc_dai_driver jz4770_i2s_dai = {
  397. .probe = jz4740_i2s_dai_probe,
  398. .remove = jz4740_i2s_dai_remove,
  399. .playback = {
  400. .channels_min = 1,
  401. .channels_max = 2,
  402. .rates = SNDRV_PCM_RATE_8000_48000,
  403. .formats = JZ4740_I2S_FMTS,
  404. },
  405. .capture = {
  406. .channels_min = 2,
  407. .channels_max = 2,
  408. .rates = SNDRV_PCM_RATE_8000_48000,
  409. .formats = JZ4740_I2S_FMTS,
  410. },
  411. .ops = &jz4740_i2s_dai_ops,
  412. };
  413. static const struct i2s_soc_info jz4770_i2s_soc_info = {
  414. .version = JZ_I2S_JZ4770,
  415. .dai = &jz4770_i2s_dai,
  416. };
  417. static const struct i2s_soc_info jz4780_i2s_soc_info = {
  418. .version = JZ_I2S_JZ4780,
  419. .dai = &jz4770_i2s_dai,
  420. };
  421. static const struct snd_soc_component_driver jz4740_i2s_component = {
  422. .name = "jz4740-i2s",
  423. .suspend = jz4740_i2s_suspend,
  424. .resume = jz4740_i2s_resume,
  425. .legacy_dai_naming = 1,
  426. };
  427. static const struct of_device_id jz4740_of_matches[] = {
  428. { .compatible = "ingenic,jz4740-i2s", .data = &jz4740_i2s_soc_info },
  429. { .compatible = "ingenic,jz4760-i2s", .data = &jz4760_i2s_soc_info },
  430. { .compatible = "ingenic,jz4770-i2s", .data = &jz4770_i2s_soc_info },
  431. { .compatible = "ingenic,jz4780-i2s", .data = &jz4780_i2s_soc_info },
  432. { /* sentinel */ }
  433. };
  434. MODULE_DEVICE_TABLE(of, jz4740_of_matches);
  435. static int jz4740_i2s_dev_probe(struct platform_device *pdev)
  436. {
  437. struct device *dev = &pdev->dev;
  438. struct jz4740_i2s *i2s;
  439. struct resource *mem;
  440. int ret;
  441. i2s = devm_kzalloc(dev, sizeof(*i2s), GFP_KERNEL);
  442. if (!i2s)
  443. return -ENOMEM;
  444. i2s->soc_info = device_get_match_data(dev);
  445. i2s->base = devm_platform_get_and_ioremap_resource(pdev, 0, &mem);
  446. if (IS_ERR(i2s->base))
  447. return PTR_ERR(i2s->base);
  448. i2s->playback_dma_data.maxburst = 16;
  449. i2s->playback_dma_data.addr = mem->start + JZ_REG_AIC_FIFO;
  450. i2s->capture_dma_data.maxburst = 16;
  451. i2s->capture_dma_data.addr = mem->start + JZ_REG_AIC_FIFO;
  452. i2s->clk_aic = devm_clk_get(dev, "aic");
  453. if (IS_ERR(i2s->clk_aic))
  454. return PTR_ERR(i2s->clk_aic);
  455. i2s->clk_i2s = devm_clk_get(dev, "i2s");
  456. if (IS_ERR(i2s->clk_i2s))
  457. return PTR_ERR(i2s->clk_i2s);
  458. platform_set_drvdata(pdev, i2s);
  459. ret = devm_snd_soc_register_component(dev, &jz4740_i2s_component,
  460. i2s->soc_info->dai, 1);
  461. if (ret)
  462. return ret;
  463. return devm_snd_dmaengine_pcm_register(dev, NULL,
  464. SND_DMAENGINE_PCM_FLAG_COMPAT);
  465. }
  466. static struct platform_driver jz4740_i2s_driver = {
  467. .probe = jz4740_i2s_dev_probe,
  468. .driver = {
  469. .name = "jz4740-i2s",
  470. .of_match_table = jz4740_of_matches,
  471. },
  472. };
  473. module_platform_driver(jz4740_i2s_driver);
  474. MODULE_AUTHOR("Lars-Peter Clausen, <[email protected]>");
  475. MODULE_DESCRIPTION("Ingenic JZ4740 SoC I2S driver");
  476. MODULE_LICENSE("GPL");
  477. MODULE_ALIAS("platform:jz4740-i2s");