cnl-sst.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * cnl-sst.c - DSP library functions for CNL platform
  4. *
  5. * Copyright (C) 2016-17, Intel Corporation.
  6. *
  7. * Author: Guneshwor Singh <[email protected]>
  8. *
  9. * Modified from:
  10. * HDA DSP library functions for SKL platform
  11. * Copyright (C) 2014-15, Intel Corporation.
  12. *
  13. * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
  14. *
  15. * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
  16. */
  17. #include <linux/module.h>
  18. #include <linux/delay.h>
  19. #include <linux/firmware.h>
  20. #include <linux/device.h>
  21. #include "../common/sst-dsp.h"
  22. #include "../common/sst-dsp-priv.h"
  23. #include "../common/sst-ipc.h"
  24. #include "cnl-sst-dsp.h"
  25. #include "skl.h"
  26. #define CNL_FW_ROM_INIT 0x1
  27. #define CNL_FW_INIT 0x5
  28. #define CNL_IPC_PURGE 0x01004000
  29. #define CNL_INIT_TIMEOUT 300
  30. #define CNL_BASEFW_TIMEOUT 3000
  31. #define CNL_ADSP_SRAM0_BASE 0x80000
  32. /* Firmware status window */
  33. #define CNL_ADSP_FW_STATUS CNL_ADSP_SRAM0_BASE
  34. #define CNL_ADSP_ERROR_CODE (CNL_ADSP_FW_STATUS + 0x4)
  35. #define CNL_INSTANCE_ID 0
  36. #define CNL_BASE_FW_MODULE_ID 0
  37. #define CNL_ADSP_FW_HDR_OFFSET 0x2000
  38. #define CNL_ROM_CTRL_DMA_ID 0x9
  39. static int cnl_prepare_fw(struct sst_dsp *ctx, const void *fwdata, u32 fwsize)
  40. {
  41. int ret, stream_tag;
  42. stream_tag = ctx->dsp_ops.prepare(ctx->dev, 0x40, fwsize, &ctx->dmab);
  43. if (stream_tag <= 0) {
  44. dev_err(ctx->dev, "dma prepare failed: 0%#x\n", stream_tag);
  45. return stream_tag;
  46. }
  47. ctx->dsp_ops.stream_tag = stream_tag;
  48. memcpy(ctx->dmab.area, fwdata, fwsize);
  49. ret = skl_dsp_core_power_up(ctx, SKL_DSP_CORE0_MASK);
  50. if (ret < 0) {
  51. dev_err(ctx->dev, "dsp core0 power up failed\n");
  52. ret = -EIO;
  53. goto base_fw_load_failed;
  54. }
  55. /* purge FW request */
  56. sst_dsp_shim_write(ctx, CNL_ADSP_REG_HIPCIDR,
  57. CNL_ADSP_REG_HIPCIDR_BUSY | (CNL_IPC_PURGE |
  58. ((stream_tag - 1) << CNL_ROM_CTRL_DMA_ID)));
  59. ret = skl_dsp_start_core(ctx, SKL_DSP_CORE0_MASK);
  60. if (ret < 0) {
  61. dev_err(ctx->dev, "Start dsp core failed ret: %d\n", ret);
  62. ret = -EIO;
  63. goto base_fw_load_failed;
  64. }
  65. ret = sst_dsp_register_poll(ctx, CNL_ADSP_REG_HIPCIDA,
  66. CNL_ADSP_REG_HIPCIDA_DONE,
  67. CNL_ADSP_REG_HIPCIDA_DONE,
  68. BXT_INIT_TIMEOUT, "HIPCIDA Done");
  69. if (ret < 0) {
  70. dev_err(ctx->dev, "timeout for purge request: %d\n", ret);
  71. goto base_fw_load_failed;
  72. }
  73. /* enable interrupt */
  74. cnl_ipc_int_enable(ctx);
  75. cnl_ipc_op_int_enable(ctx);
  76. ret = sst_dsp_register_poll(ctx, CNL_ADSP_FW_STATUS, CNL_FW_STS_MASK,
  77. CNL_FW_ROM_INIT, CNL_INIT_TIMEOUT,
  78. "rom load");
  79. if (ret < 0) {
  80. dev_err(ctx->dev, "rom init timeout, ret: %d\n", ret);
  81. goto base_fw_load_failed;
  82. }
  83. return 0;
  84. base_fw_load_failed:
  85. ctx->dsp_ops.cleanup(ctx->dev, &ctx->dmab, stream_tag);
  86. cnl_dsp_disable_core(ctx, SKL_DSP_CORE0_MASK);
  87. return ret;
  88. }
  89. static int sst_transfer_fw_host_dma(struct sst_dsp *ctx)
  90. {
  91. int ret;
  92. ctx->dsp_ops.trigger(ctx->dev, true, ctx->dsp_ops.stream_tag);
  93. ret = sst_dsp_register_poll(ctx, CNL_ADSP_FW_STATUS, CNL_FW_STS_MASK,
  94. CNL_FW_INIT, CNL_BASEFW_TIMEOUT,
  95. "firmware boot");
  96. ctx->dsp_ops.trigger(ctx->dev, false, ctx->dsp_ops.stream_tag);
  97. ctx->dsp_ops.cleanup(ctx->dev, &ctx->dmab, ctx->dsp_ops.stream_tag);
  98. return ret;
  99. }
  100. static int cnl_load_base_firmware(struct sst_dsp *ctx)
  101. {
  102. struct firmware stripped_fw;
  103. struct skl_dev *cnl = ctx->thread_context;
  104. int ret, i;
  105. if (!ctx->fw) {
  106. ret = request_firmware(&ctx->fw, ctx->fw_name, ctx->dev);
  107. if (ret < 0) {
  108. dev_err(ctx->dev, "request firmware failed: %d\n", ret);
  109. goto cnl_load_base_firmware_failed;
  110. }
  111. }
  112. /* parse uuids if first boot */
  113. if (cnl->is_first_boot) {
  114. ret = snd_skl_parse_uuids(ctx, ctx->fw,
  115. CNL_ADSP_FW_HDR_OFFSET, 0);
  116. if (ret < 0)
  117. goto cnl_load_base_firmware_failed;
  118. }
  119. stripped_fw.data = ctx->fw->data;
  120. stripped_fw.size = ctx->fw->size;
  121. skl_dsp_strip_extended_manifest(&stripped_fw);
  122. for (i = 0; i < BXT_FW_ROM_INIT_RETRY; i++) {
  123. ret = cnl_prepare_fw(ctx, stripped_fw.data, stripped_fw.size);
  124. if (!ret)
  125. break;
  126. dev_dbg(ctx->dev, "prepare firmware failed: %d\n", ret);
  127. }
  128. if (ret < 0)
  129. goto cnl_load_base_firmware_failed;
  130. ret = sst_transfer_fw_host_dma(ctx);
  131. if (ret < 0) {
  132. dev_err(ctx->dev, "transfer firmware failed: %d\n", ret);
  133. cnl_dsp_disable_core(ctx, SKL_DSP_CORE0_MASK);
  134. goto cnl_load_base_firmware_failed;
  135. }
  136. ret = wait_event_timeout(cnl->boot_wait, cnl->boot_complete,
  137. msecs_to_jiffies(SKL_IPC_BOOT_MSECS));
  138. if (ret == 0) {
  139. dev_err(ctx->dev, "FW ready timed-out\n");
  140. cnl_dsp_disable_core(ctx, SKL_DSP_CORE0_MASK);
  141. ret = -EIO;
  142. goto cnl_load_base_firmware_failed;
  143. }
  144. cnl->fw_loaded = true;
  145. return 0;
  146. cnl_load_base_firmware_failed:
  147. dev_err(ctx->dev, "firmware load failed: %d\n", ret);
  148. release_firmware(ctx->fw);
  149. ctx->fw = NULL;
  150. return ret;
  151. }
  152. static int cnl_set_dsp_D0(struct sst_dsp *ctx, unsigned int core_id)
  153. {
  154. struct skl_dev *cnl = ctx->thread_context;
  155. unsigned int core_mask = SKL_DSP_CORE_MASK(core_id);
  156. struct skl_ipc_dxstate_info dx;
  157. int ret;
  158. if (!cnl->fw_loaded) {
  159. cnl->boot_complete = false;
  160. ret = cnl_load_base_firmware(ctx);
  161. if (ret < 0) {
  162. dev_err(ctx->dev, "fw reload failed: %d\n", ret);
  163. return ret;
  164. }
  165. cnl->cores.state[core_id] = SKL_DSP_RUNNING;
  166. return ret;
  167. }
  168. ret = cnl_dsp_enable_core(ctx, core_mask);
  169. if (ret < 0) {
  170. dev_err(ctx->dev, "enable dsp core %d failed: %d\n",
  171. core_id, ret);
  172. goto err;
  173. }
  174. if (core_id == SKL_DSP_CORE0_ID) {
  175. /* enable interrupt */
  176. cnl_ipc_int_enable(ctx);
  177. cnl_ipc_op_int_enable(ctx);
  178. cnl->boot_complete = false;
  179. ret = wait_event_timeout(cnl->boot_wait, cnl->boot_complete,
  180. msecs_to_jiffies(SKL_IPC_BOOT_MSECS));
  181. if (ret == 0) {
  182. dev_err(ctx->dev,
  183. "dsp boot timeout, status=%#x error=%#x\n",
  184. sst_dsp_shim_read(ctx, CNL_ADSP_FW_STATUS),
  185. sst_dsp_shim_read(ctx, CNL_ADSP_ERROR_CODE));
  186. ret = -ETIMEDOUT;
  187. goto err;
  188. }
  189. } else {
  190. dx.core_mask = core_mask;
  191. dx.dx_mask = core_mask;
  192. ret = skl_ipc_set_dx(&cnl->ipc, CNL_INSTANCE_ID,
  193. CNL_BASE_FW_MODULE_ID, &dx);
  194. if (ret < 0) {
  195. dev_err(ctx->dev, "set_dx failed, core: %d ret: %d\n",
  196. core_id, ret);
  197. goto err;
  198. }
  199. }
  200. cnl->cores.state[core_id] = SKL_DSP_RUNNING;
  201. return 0;
  202. err:
  203. cnl_dsp_disable_core(ctx, core_mask);
  204. return ret;
  205. }
  206. static int cnl_set_dsp_D3(struct sst_dsp *ctx, unsigned int core_id)
  207. {
  208. struct skl_dev *cnl = ctx->thread_context;
  209. unsigned int core_mask = SKL_DSP_CORE_MASK(core_id);
  210. struct skl_ipc_dxstate_info dx;
  211. int ret;
  212. dx.core_mask = core_mask;
  213. dx.dx_mask = SKL_IPC_D3_MASK;
  214. ret = skl_ipc_set_dx(&cnl->ipc, CNL_INSTANCE_ID,
  215. CNL_BASE_FW_MODULE_ID, &dx);
  216. if (ret < 0) {
  217. dev_err(ctx->dev,
  218. "dsp core %d to d3 failed; continue reset\n",
  219. core_id);
  220. cnl->fw_loaded = false;
  221. }
  222. /* disable interrupts if core 0 */
  223. if (core_id == SKL_DSP_CORE0_ID) {
  224. skl_ipc_op_int_disable(ctx);
  225. skl_ipc_int_disable(ctx);
  226. }
  227. ret = cnl_dsp_disable_core(ctx, core_mask);
  228. if (ret < 0) {
  229. dev_err(ctx->dev, "disable dsp core %d failed: %d\n",
  230. core_id, ret);
  231. return ret;
  232. }
  233. cnl->cores.state[core_id] = SKL_DSP_RESET;
  234. return ret;
  235. }
  236. static unsigned int cnl_get_errno(struct sst_dsp *ctx)
  237. {
  238. return sst_dsp_shim_read(ctx, CNL_ADSP_ERROR_CODE);
  239. }
  240. static const struct skl_dsp_fw_ops cnl_fw_ops = {
  241. .set_state_D0 = cnl_set_dsp_D0,
  242. .set_state_D3 = cnl_set_dsp_D3,
  243. .load_fw = cnl_load_base_firmware,
  244. .get_fw_errcode = cnl_get_errno,
  245. };
  246. static struct sst_ops cnl_ops = {
  247. .irq_handler = cnl_dsp_sst_interrupt,
  248. .write = sst_shim32_write,
  249. .read = sst_shim32_read,
  250. .free = cnl_dsp_free,
  251. };
  252. #define CNL_IPC_GLB_NOTIFY_RSP_SHIFT 29
  253. #define CNL_IPC_GLB_NOTIFY_RSP_MASK 0x1
  254. #define CNL_IPC_GLB_NOTIFY_RSP_TYPE(x) (((x) >> CNL_IPC_GLB_NOTIFY_RSP_SHIFT) \
  255. & CNL_IPC_GLB_NOTIFY_RSP_MASK)
  256. static irqreturn_t cnl_dsp_irq_thread_handler(int irq, void *context)
  257. {
  258. struct sst_dsp *dsp = context;
  259. struct skl_dev *cnl = dsp->thread_context;
  260. struct sst_generic_ipc *ipc = &cnl->ipc;
  261. struct skl_ipc_header header = {0};
  262. u32 hipcida, hipctdr, hipctdd;
  263. int ipc_irq = 0;
  264. /* here we handle ipc interrupts only */
  265. if (!(dsp->intr_status & CNL_ADSPIS_IPC))
  266. return IRQ_NONE;
  267. hipcida = sst_dsp_shim_read_unlocked(dsp, CNL_ADSP_REG_HIPCIDA);
  268. hipctdr = sst_dsp_shim_read_unlocked(dsp, CNL_ADSP_REG_HIPCTDR);
  269. hipctdd = sst_dsp_shim_read_unlocked(dsp, CNL_ADSP_REG_HIPCTDD);
  270. /* reply message from dsp */
  271. if (hipcida & CNL_ADSP_REG_HIPCIDA_DONE) {
  272. sst_dsp_shim_update_bits(dsp, CNL_ADSP_REG_HIPCCTL,
  273. CNL_ADSP_REG_HIPCCTL_DONE, 0);
  274. /* clear done bit - tell dsp operation is complete */
  275. sst_dsp_shim_update_bits_forced(dsp, CNL_ADSP_REG_HIPCIDA,
  276. CNL_ADSP_REG_HIPCIDA_DONE, CNL_ADSP_REG_HIPCIDA_DONE);
  277. ipc_irq = 1;
  278. /* unmask done interrupt */
  279. sst_dsp_shim_update_bits(dsp, CNL_ADSP_REG_HIPCCTL,
  280. CNL_ADSP_REG_HIPCCTL_DONE, CNL_ADSP_REG_HIPCCTL_DONE);
  281. }
  282. /* new message from dsp */
  283. if (hipctdr & CNL_ADSP_REG_HIPCTDR_BUSY) {
  284. header.primary = hipctdr;
  285. header.extension = hipctdd;
  286. dev_dbg(dsp->dev, "IPC irq: Firmware respond primary:%x",
  287. header.primary);
  288. dev_dbg(dsp->dev, "IPC irq: Firmware respond extension:%x",
  289. header.extension);
  290. if (CNL_IPC_GLB_NOTIFY_RSP_TYPE(header.primary)) {
  291. /* Handle Immediate reply from DSP Core */
  292. skl_ipc_process_reply(ipc, header);
  293. } else {
  294. dev_dbg(dsp->dev, "IPC irq: Notification from firmware\n");
  295. skl_ipc_process_notification(ipc, header);
  296. }
  297. /* clear busy interrupt */
  298. sst_dsp_shim_update_bits_forced(dsp, CNL_ADSP_REG_HIPCTDR,
  299. CNL_ADSP_REG_HIPCTDR_BUSY, CNL_ADSP_REG_HIPCTDR_BUSY);
  300. /* set done bit to ack dsp */
  301. sst_dsp_shim_update_bits_forced(dsp, CNL_ADSP_REG_HIPCTDA,
  302. CNL_ADSP_REG_HIPCTDA_DONE, CNL_ADSP_REG_HIPCTDA_DONE);
  303. ipc_irq = 1;
  304. }
  305. if (ipc_irq == 0)
  306. return IRQ_NONE;
  307. cnl_ipc_int_enable(dsp);
  308. /* continue to send any remaining messages */
  309. schedule_work(&ipc->kwork);
  310. return IRQ_HANDLED;
  311. }
  312. static struct sst_dsp_device cnl_dev = {
  313. .thread = cnl_dsp_irq_thread_handler,
  314. .ops = &cnl_ops,
  315. };
  316. static void cnl_ipc_tx_msg(struct sst_generic_ipc *ipc, struct ipc_message *msg)
  317. {
  318. struct skl_ipc_header *header = (struct skl_ipc_header *)(&msg->tx.header);
  319. if (msg->tx.size)
  320. sst_dsp_outbox_write(ipc->dsp, msg->tx.data, msg->tx.size);
  321. sst_dsp_shim_write_unlocked(ipc->dsp, CNL_ADSP_REG_HIPCIDD,
  322. header->extension);
  323. sst_dsp_shim_write_unlocked(ipc->dsp, CNL_ADSP_REG_HIPCIDR,
  324. header->primary | CNL_ADSP_REG_HIPCIDR_BUSY);
  325. }
  326. static bool cnl_ipc_is_dsp_busy(struct sst_dsp *dsp)
  327. {
  328. u32 hipcidr;
  329. hipcidr = sst_dsp_shim_read_unlocked(dsp, CNL_ADSP_REG_HIPCIDR);
  330. return (hipcidr & CNL_ADSP_REG_HIPCIDR_BUSY);
  331. }
  332. static int cnl_ipc_init(struct device *dev, struct skl_dev *cnl)
  333. {
  334. struct sst_generic_ipc *ipc;
  335. int err;
  336. ipc = &cnl->ipc;
  337. ipc->dsp = cnl->dsp;
  338. ipc->dev = dev;
  339. ipc->tx_data_max_size = CNL_ADSP_W1_SZ;
  340. ipc->rx_data_max_size = CNL_ADSP_W0_UP_SZ;
  341. err = sst_ipc_init(ipc);
  342. if (err)
  343. return err;
  344. /*
  345. * overriding tx_msg and is_dsp_busy since
  346. * ipc registers are different for cnl
  347. */
  348. ipc->ops.tx_msg = cnl_ipc_tx_msg;
  349. ipc->ops.tx_data_copy = skl_ipc_tx_data_copy;
  350. ipc->ops.is_dsp_busy = cnl_ipc_is_dsp_busy;
  351. return 0;
  352. }
  353. int cnl_sst_dsp_init(struct device *dev, void __iomem *mmio_base, int irq,
  354. const char *fw_name, struct skl_dsp_loader_ops dsp_ops,
  355. struct skl_dev **dsp)
  356. {
  357. struct skl_dev *cnl;
  358. struct sst_dsp *sst;
  359. int ret;
  360. ret = skl_sst_ctx_init(dev, irq, fw_name, dsp_ops, dsp, &cnl_dev);
  361. if (ret < 0) {
  362. dev_err(dev, "%s: no device\n", __func__);
  363. return ret;
  364. }
  365. cnl = *dsp;
  366. sst = cnl->dsp;
  367. sst->fw_ops = cnl_fw_ops;
  368. sst->addr.lpe = mmio_base;
  369. sst->addr.shim = mmio_base;
  370. sst->addr.sram0_base = CNL_ADSP_SRAM0_BASE;
  371. sst->addr.sram1_base = CNL_ADSP_SRAM1_BASE;
  372. sst->addr.w0_stat_sz = CNL_ADSP_W0_STAT_SZ;
  373. sst->addr.w0_up_sz = CNL_ADSP_W0_UP_SZ;
  374. sst_dsp_mailbox_init(sst, (CNL_ADSP_SRAM0_BASE + CNL_ADSP_W0_STAT_SZ),
  375. CNL_ADSP_W0_UP_SZ, CNL_ADSP_SRAM1_BASE,
  376. CNL_ADSP_W1_SZ);
  377. ret = cnl_ipc_init(dev, cnl);
  378. if (ret) {
  379. skl_dsp_free(sst);
  380. return ret;
  381. }
  382. cnl->boot_complete = false;
  383. init_waitqueue_head(&cnl->boot_wait);
  384. return skl_dsp_acquire_irq(sst);
  385. }
  386. EXPORT_SYMBOL_GPL(cnl_sst_dsp_init);
  387. int cnl_sst_init_fw(struct device *dev, struct skl_dev *skl)
  388. {
  389. int ret;
  390. struct sst_dsp *sst = skl->dsp;
  391. ret = skl->dsp->fw_ops.load_fw(sst);
  392. if (ret < 0) {
  393. dev_err(dev, "load base fw failed: %d", ret);
  394. return ret;
  395. }
  396. skl_dsp_init_core_state(sst);
  397. skl->is_first_boot = false;
  398. return 0;
  399. }
  400. EXPORT_SYMBOL_GPL(cnl_sst_init_fw);
  401. void cnl_sst_dsp_cleanup(struct device *dev, struct skl_dev *skl)
  402. {
  403. if (skl->dsp->fw)
  404. release_firmware(skl->dsp->fw);
  405. skl_freeup_uuid_list(skl);
  406. cnl_ipc_free(&skl->ipc);
  407. skl->dsp->ops->free(skl->dsp);
  408. }
  409. EXPORT_SYMBOL_GPL(cnl_sst_dsp_cleanup);
  410. MODULE_LICENSE("GPL v2");
  411. MODULE_DESCRIPTION("Intel Cannonlake IPC driver");