bxt-sst.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * bxt-sst.c - DSP library functions for BXT platform
  4. *
  5. * Copyright (C) 2015-16 Intel Corp
  6. * Author:Rafal Redzimski <[email protected]>
  7. * Jeeja KP <[email protected]>
  8. */
  9. #include <linux/module.h>
  10. #include <linux/delay.h>
  11. #include <linux/firmware.h>
  12. #include <linux/device.h>
  13. #include "../common/sst-dsp.h"
  14. #include "../common/sst-dsp-priv.h"
  15. #include "skl.h"
  16. #define BXT_BASEFW_TIMEOUT 3000
  17. #define BXT_ROM_INIT_TIMEOUT 70
  18. #define BXT_IPC_PURGE_FW 0x01004000
  19. #define BXT_ROM_INIT 0x5
  20. #define BXT_ADSP_SRAM0_BASE 0x80000
  21. /* Firmware status window */
  22. #define BXT_ADSP_FW_STATUS BXT_ADSP_SRAM0_BASE
  23. #define BXT_ADSP_ERROR_CODE (BXT_ADSP_FW_STATUS + 0x4)
  24. #define BXT_ADSP_SRAM1_BASE 0xA0000
  25. #define BXT_INSTANCE_ID 0
  26. #define BXT_BASE_FW_MODULE_ID 0
  27. #define BXT_ADSP_FW_BIN_HDR_OFFSET 0x2000
  28. /* Delay before scheduling D0i3 entry */
  29. #define BXT_D0I3_DELAY 5000
  30. static unsigned int bxt_get_errorcode(struct sst_dsp *ctx)
  31. {
  32. return sst_dsp_shim_read(ctx, BXT_ADSP_ERROR_CODE);
  33. }
  34. static int
  35. bxt_load_library(struct sst_dsp *ctx, struct skl_lib_info *linfo, int lib_count)
  36. {
  37. struct snd_dma_buffer dmab;
  38. struct skl_dev *skl = ctx->thread_context;
  39. struct firmware stripped_fw;
  40. int ret = 0, i, dma_id, stream_tag;
  41. /* library indices start from 1 to N. 0 represents base FW */
  42. for (i = 1; i < lib_count; i++) {
  43. ret = skl_prepare_lib_load(skl, &skl->lib_info[i], &stripped_fw,
  44. BXT_ADSP_FW_BIN_HDR_OFFSET, i);
  45. if (ret < 0)
  46. goto load_library_failed;
  47. stream_tag = ctx->dsp_ops.prepare(ctx->dev, 0x40,
  48. stripped_fw.size, &dmab);
  49. if (stream_tag <= 0) {
  50. dev_err(ctx->dev, "Lib prepare DMA err: %x\n",
  51. stream_tag);
  52. ret = stream_tag;
  53. goto load_library_failed;
  54. }
  55. dma_id = stream_tag - 1;
  56. memcpy(dmab.area, stripped_fw.data, stripped_fw.size);
  57. ctx->dsp_ops.trigger(ctx->dev, true, stream_tag);
  58. ret = skl_sst_ipc_load_library(&skl->ipc, dma_id, i, true);
  59. if (ret < 0)
  60. dev_err(ctx->dev, "IPC Load Lib for %s fail: %d\n",
  61. linfo[i].name, ret);
  62. ctx->dsp_ops.trigger(ctx->dev, false, stream_tag);
  63. ctx->dsp_ops.cleanup(ctx->dev, &dmab, stream_tag);
  64. }
  65. return ret;
  66. load_library_failed:
  67. skl_release_library(linfo, lib_count);
  68. return ret;
  69. }
  70. /*
  71. * First boot sequence has some extra steps. Core 0 waits for power
  72. * status on core 1, so power up core 1 also momentarily, keep it in
  73. * reset/stall and then turn it off
  74. */
  75. static int sst_bxt_prepare_fw(struct sst_dsp *ctx,
  76. const void *fwdata, u32 fwsize)
  77. {
  78. int stream_tag, ret;
  79. stream_tag = ctx->dsp_ops.prepare(ctx->dev, 0x40, fwsize, &ctx->dmab);
  80. if (stream_tag <= 0) {
  81. dev_err(ctx->dev, "Failed to prepare DMA FW loading err: %x\n",
  82. stream_tag);
  83. return stream_tag;
  84. }
  85. ctx->dsp_ops.stream_tag = stream_tag;
  86. memcpy(ctx->dmab.area, fwdata, fwsize);
  87. /* Step 1: Power up core 0 and core1 */
  88. ret = skl_dsp_core_power_up(ctx, SKL_DSP_CORE0_MASK |
  89. SKL_DSP_CORE_MASK(1));
  90. if (ret < 0) {
  91. dev_err(ctx->dev, "dsp core0/1 power up failed\n");
  92. goto base_fw_load_failed;
  93. }
  94. /* Step 2: Purge FW request */
  95. sst_dsp_shim_write(ctx, SKL_ADSP_REG_HIPCI, SKL_ADSP_REG_HIPCI_BUSY |
  96. (BXT_IPC_PURGE_FW | ((stream_tag - 1) << 9)));
  97. /* Step 3: Unset core0 reset state & unstall/run core0 */
  98. ret = skl_dsp_start_core(ctx, SKL_DSP_CORE0_MASK);
  99. if (ret < 0) {
  100. dev_err(ctx->dev, "Start dsp core failed ret: %d\n", ret);
  101. ret = -EIO;
  102. goto base_fw_load_failed;
  103. }
  104. /* Step 4: Wait for DONE Bit */
  105. ret = sst_dsp_register_poll(ctx, SKL_ADSP_REG_HIPCIE,
  106. SKL_ADSP_REG_HIPCIE_DONE,
  107. SKL_ADSP_REG_HIPCIE_DONE,
  108. BXT_INIT_TIMEOUT, "HIPCIE Done");
  109. if (ret < 0) {
  110. dev_err(ctx->dev, "Timeout for Purge Request%d\n", ret);
  111. goto base_fw_load_failed;
  112. }
  113. /* Step 5: power down core1 */
  114. ret = skl_dsp_core_power_down(ctx, SKL_DSP_CORE_MASK(1));
  115. if (ret < 0) {
  116. dev_err(ctx->dev, "dsp core1 power down failed\n");
  117. goto base_fw_load_failed;
  118. }
  119. /* Step 6: Enable Interrupt */
  120. skl_ipc_int_enable(ctx);
  121. skl_ipc_op_int_enable(ctx);
  122. /* Step 7: Wait for ROM init */
  123. ret = sst_dsp_register_poll(ctx, BXT_ADSP_FW_STATUS, SKL_FW_STS_MASK,
  124. SKL_FW_INIT, BXT_ROM_INIT_TIMEOUT, "ROM Load");
  125. if (ret < 0) {
  126. dev_err(ctx->dev, "Timeout for ROM init, ret:%d\n", ret);
  127. goto base_fw_load_failed;
  128. }
  129. return ret;
  130. base_fw_load_failed:
  131. ctx->dsp_ops.cleanup(ctx->dev, &ctx->dmab, stream_tag);
  132. skl_dsp_core_power_down(ctx, SKL_DSP_CORE_MASK(1));
  133. skl_dsp_disable_core(ctx, SKL_DSP_CORE0_MASK);
  134. return ret;
  135. }
  136. static int sst_transfer_fw_host_dma(struct sst_dsp *ctx)
  137. {
  138. int ret;
  139. ctx->dsp_ops.trigger(ctx->dev, true, ctx->dsp_ops.stream_tag);
  140. ret = sst_dsp_register_poll(ctx, BXT_ADSP_FW_STATUS, SKL_FW_STS_MASK,
  141. BXT_ROM_INIT, BXT_BASEFW_TIMEOUT, "Firmware boot");
  142. ctx->dsp_ops.trigger(ctx->dev, false, ctx->dsp_ops.stream_tag);
  143. ctx->dsp_ops.cleanup(ctx->dev, &ctx->dmab, ctx->dsp_ops.stream_tag);
  144. return ret;
  145. }
  146. static int bxt_load_base_firmware(struct sst_dsp *ctx)
  147. {
  148. struct firmware stripped_fw;
  149. struct skl_dev *skl = ctx->thread_context;
  150. int ret, i;
  151. if (ctx->fw == NULL) {
  152. ret = request_firmware(&ctx->fw, ctx->fw_name, ctx->dev);
  153. if (ret < 0) {
  154. dev_err(ctx->dev, "Request firmware failed %d\n", ret);
  155. return ret;
  156. }
  157. }
  158. /* prase uuids on first boot */
  159. if (skl->is_first_boot) {
  160. ret = snd_skl_parse_uuids(ctx, ctx->fw, BXT_ADSP_FW_BIN_HDR_OFFSET, 0);
  161. if (ret < 0)
  162. goto sst_load_base_firmware_failed;
  163. }
  164. stripped_fw.data = ctx->fw->data;
  165. stripped_fw.size = ctx->fw->size;
  166. skl_dsp_strip_extended_manifest(&stripped_fw);
  167. for (i = 0; i < BXT_FW_ROM_INIT_RETRY; i++) {
  168. ret = sst_bxt_prepare_fw(ctx, stripped_fw.data, stripped_fw.size);
  169. if (ret == 0)
  170. break;
  171. }
  172. if (ret < 0) {
  173. dev_err(ctx->dev, "Error code=0x%x: FW status=0x%x\n",
  174. sst_dsp_shim_read(ctx, BXT_ADSP_ERROR_CODE),
  175. sst_dsp_shim_read(ctx, BXT_ADSP_FW_STATUS));
  176. dev_err(ctx->dev, "Core En/ROM load fail:%d\n", ret);
  177. goto sst_load_base_firmware_failed;
  178. }
  179. ret = sst_transfer_fw_host_dma(ctx);
  180. if (ret < 0) {
  181. dev_err(ctx->dev, "Transfer firmware failed %d\n", ret);
  182. dev_info(ctx->dev, "Error code=0x%x: FW status=0x%x\n",
  183. sst_dsp_shim_read(ctx, BXT_ADSP_ERROR_CODE),
  184. sst_dsp_shim_read(ctx, BXT_ADSP_FW_STATUS));
  185. skl_dsp_disable_core(ctx, SKL_DSP_CORE0_MASK);
  186. } else {
  187. dev_dbg(ctx->dev, "Firmware download successful\n");
  188. ret = wait_event_timeout(skl->boot_wait, skl->boot_complete,
  189. msecs_to_jiffies(SKL_IPC_BOOT_MSECS));
  190. if (ret == 0) {
  191. dev_err(ctx->dev, "DSP boot fail, FW Ready timeout\n");
  192. skl_dsp_disable_core(ctx, SKL_DSP_CORE0_MASK);
  193. ret = -EIO;
  194. } else {
  195. ret = 0;
  196. skl->fw_loaded = true;
  197. }
  198. }
  199. return ret;
  200. sst_load_base_firmware_failed:
  201. release_firmware(ctx->fw);
  202. ctx->fw = NULL;
  203. return ret;
  204. }
  205. /*
  206. * Decide the D0i3 state that can be targeted based on the usecase
  207. * ref counts and DSP state
  208. *
  209. * Decision Matrix: (X= dont care; state = target state)
  210. *
  211. * DSP state != SKL_DSP_RUNNING ; state = no d0i3
  212. *
  213. * DSP state == SKL_DSP_RUNNING , the following matrix applies
  214. * non_d0i3 >0; streaming =X; non_streaming =X; state = no d0i3
  215. * non_d0i3 =X; streaming =0; non_streaming =0; state = no d0i3
  216. * non_d0i3 =0; streaming >0; non_streaming =X; state = streaming d0i3
  217. * non_d0i3 =0; streaming =0; non_streaming =X; state = non-streaming d0i3
  218. */
  219. static int bxt_d0i3_target_state(struct sst_dsp *ctx)
  220. {
  221. struct skl_dev *skl = ctx->thread_context;
  222. struct skl_d0i3_data *d0i3 = &skl->d0i3;
  223. if (skl->cores.state[SKL_DSP_CORE0_ID] != SKL_DSP_RUNNING)
  224. return SKL_DSP_D0I3_NONE;
  225. if (d0i3->non_d0i3)
  226. return SKL_DSP_D0I3_NONE;
  227. else if (d0i3->streaming)
  228. return SKL_DSP_D0I3_STREAMING;
  229. else if (d0i3->non_streaming)
  230. return SKL_DSP_D0I3_NON_STREAMING;
  231. else
  232. return SKL_DSP_D0I3_NONE;
  233. }
  234. static void bxt_set_dsp_D0i3(struct work_struct *work)
  235. {
  236. int ret;
  237. struct skl_ipc_d0ix_msg msg;
  238. struct skl_dev *skl = container_of(work,
  239. struct skl_dev, d0i3.work.work);
  240. struct sst_dsp *ctx = skl->dsp;
  241. struct skl_d0i3_data *d0i3 = &skl->d0i3;
  242. int target_state;
  243. dev_dbg(ctx->dev, "In %s:\n", __func__);
  244. /* D0i3 entry allowed only if core 0 alone is running */
  245. if (skl_dsp_get_enabled_cores(ctx) != SKL_DSP_CORE0_MASK) {
  246. dev_warn(ctx->dev,
  247. "D0i3 allowed when only core0 running:Exit\n");
  248. return;
  249. }
  250. target_state = bxt_d0i3_target_state(ctx);
  251. if (target_state == SKL_DSP_D0I3_NONE)
  252. return;
  253. msg.instance_id = 0;
  254. msg.module_id = 0;
  255. msg.wake = 1;
  256. msg.streaming = 0;
  257. if (target_state == SKL_DSP_D0I3_STREAMING)
  258. msg.streaming = 1;
  259. ret = skl_ipc_set_d0ix(&skl->ipc, &msg);
  260. if (ret < 0) {
  261. dev_err(ctx->dev, "Failed to set DSP to D0i3 state\n");
  262. return;
  263. }
  264. /* Set Vendor specific register D0I3C.I3 to enable D0i3*/
  265. if (skl->update_d0i3c)
  266. skl->update_d0i3c(skl->dev, true);
  267. d0i3->state = target_state;
  268. skl->cores.state[SKL_DSP_CORE0_ID] = SKL_DSP_RUNNING_D0I3;
  269. }
  270. static int bxt_schedule_dsp_D0i3(struct sst_dsp *ctx)
  271. {
  272. struct skl_dev *skl = ctx->thread_context;
  273. struct skl_d0i3_data *d0i3 = &skl->d0i3;
  274. /* Schedule D0i3 only if the usecase ref counts are appropriate */
  275. if (bxt_d0i3_target_state(ctx) != SKL_DSP_D0I3_NONE) {
  276. dev_dbg(ctx->dev, "%s: Schedule D0i3\n", __func__);
  277. schedule_delayed_work(&d0i3->work,
  278. msecs_to_jiffies(BXT_D0I3_DELAY));
  279. }
  280. return 0;
  281. }
  282. static int bxt_set_dsp_D0i0(struct sst_dsp *ctx)
  283. {
  284. int ret;
  285. struct skl_ipc_d0ix_msg msg;
  286. struct skl_dev *skl = ctx->thread_context;
  287. dev_dbg(ctx->dev, "In %s:\n", __func__);
  288. /* First Cancel any pending attempt to put DSP to D0i3 */
  289. cancel_delayed_work_sync(&skl->d0i3.work);
  290. /* If DSP is currently in D0i3, bring it to D0i0 */
  291. if (skl->cores.state[SKL_DSP_CORE0_ID] != SKL_DSP_RUNNING_D0I3)
  292. return 0;
  293. dev_dbg(ctx->dev, "Set DSP to D0i0\n");
  294. msg.instance_id = 0;
  295. msg.module_id = 0;
  296. msg.streaming = 0;
  297. msg.wake = 0;
  298. if (skl->d0i3.state == SKL_DSP_D0I3_STREAMING)
  299. msg.streaming = 1;
  300. /* Clear Vendor specific register D0I3C.I3 to disable D0i3*/
  301. if (skl->update_d0i3c)
  302. skl->update_d0i3c(skl->dev, false);
  303. ret = skl_ipc_set_d0ix(&skl->ipc, &msg);
  304. if (ret < 0) {
  305. dev_err(ctx->dev, "Failed to set DSP to D0i0\n");
  306. return ret;
  307. }
  308. skl->cores.state[SKL_DSP_CORE0_ID] = SKL_DSP_RUNNING;
  309. skl->d0i3.state = SKL_DSP_D0I3_NONE;
  310. return 0;
  311. }
  312. static int bxt_set_dsp_D0(struct sst_dsp *ctx, unsigned int core_id)
  313. {
  314. struct skl_dev *skl = ctx->thread_context;
  315. int ret;
  316. struct skl_ipc_dxstate_info dx;
  317. unsigned int core_mask = SKL_DSP_CORE_MASK(core_id);
  318. if (skl->fw_loaded == false) {
  319. skl->boot_complete = false;
  320. ret = bxt_load_base_firmware(ctx);
  321. if (ret < 0) {
  322. dev_err(ctx->dev, "reload fw failed: %d\n", ret);
  323. return ret;
  324. }
  325. if (skl->lib_count > 1) {
  326. ret = bxt_load_library(ctx, skl->lib_info,
  327. skl->lib_count);
  328. if (ret < 0) {
  329. dev_err(ctx->dev, "reload libs failed: %d\n", ret);
  330. return ret;
  331. }
  332. }
  333. skl->cores.state[core_id] = SKL_DSP_RUNNING;
  334. return ret;
  335. }
  336. /* If core 0 is being turned on, turn on core 1 as well */
  337. if (core_id == SKL_DSP_CORE0_ID)
  338. ret = skl_dsp_core_power_up(ctx, core_mask |
  339. SKL_DSP_CORE_MASK(1));
  340. else
  341. ret = skl_dsp_core_power_up(ctx, core_mask);
  342. if (ret < 0)
  343. goto err;
  344. if (core_id == SKL_DSP_CORE0_ID) {
  345. /*
  346. * Enable interrupt after SPA is set and before
  347. * DSP is unstalled
  348. */
  349. skl_ipc_int_enable(ctx);
  350. skl_ipc_op_int_enable(ctx);
  351. skl->boot_complete = false;
  352. }
  353. ret = skl_dsp_start_core(ctx, core_mask);
  354. if (ret < 0)
  355. goto err;
  356. if (core_id == SKL_DSP_CORE0_ID) {
  357. ret = wait_event_timeout(skl->boot_wait,
  358. skl->boot_complete,
  359. msecs_to_jiffies(SKL_IPC_BOOT_MSECS));
  360. /* If core 1 was turned on for booting core 0, turn it off */
  361. skl_dsp_core_power_down(ctx, SKL_DSP_CORE_MASK(1));
  362. if (ret == 0) {
  363. dev_err(ctx->dev, "%s: DSP boot timeout\n", __func__);
  364. dev_err(ctx->dev, "Error code=0x%x: FW status=0x%x\n",
  365. sst_dsp_shim_read(ctx, BXT_ADSP_ERROR_CODE),
  366. sst_dsp_shim_read(ctx, BXT_ADSP_FW_STATUS));
  367. dev_err(ctx->dev, "Failed to set core0 to D0 state\n");
  368. ret = -EIO;
  369. goto err;
  370. }
  371. }
  372. /* Tell FW if additional core in now On */
  373. if (core_id != SKL_DSP_CORE0_ID) {
  374. dx.core_mask = core_mask;
  375. dx.dx_mask = core_mask;
  376. ret = skl_ipc_set_dx(&skl->ipc, BXT_INSTANCE_ID,
  377. BXT_BASE_FW_MODULE_ID, &dx);
  378. if (ret < 0) {
  379. dev_err(ctx->dev, "IPC set_dx for core %d fail: %d\n",
  380. core_id, ret);
  381. goto err;
  382. }
  383. }
  384. skl->cores.state[core_id] = SKL_DSP_RUNNING;
  385. return 0;
  386. err:
  387. if (core_id == SKL_DSP_CORE0_ID)
  388. core_mask |= SKL_DSP_CORE_MASK(1);
  389. skl_dsp_disable_core(ctx, core_mask);
  390. return ret;
  391. }
  392. static int bxt_set_dsp_D3(struct sst_dsp *ctx, unsigned int core_id)
  393. {
  394. int ret;
  395. struct skl_ipc_dxstate_info dx;
  396. struct skl_dev *skl = ctx->thread_context;
  397. unsigned int core_mask = SKL_DSP_CORE_MASK(core_id);
  398. dx.core_mask = core_mask;
  399. dx.dx_mask = SKL_IPC_D3_MASK;
  400. dev_dbg(ctx->dev, "core mask=%x dx_mask=%x\n",
  401. dx.core_mask, dx.dx_mask);
  402. ret = skl_ipc_set_dx(&skl->ipc, BXT_INSTANCE_ID,
  403. BXT_BASE_FW_MODULE_ID, &dx);
  404. if (ret < 0) {
  405. dev_err(ctx->dev,
  406. "Failed to set DSP to D3:core id = %d;Continue reset\n",
  407. core_id);
  408. /*
  409. * In case of D3 failure, re-download the firmware, so set
  410. * fw_loaded to false.
  411. */
  412. skl->fw_loaded = false;
  413. }
  414. if (core_id == SKL_DSP_CORE0_ID) {
  415. /* disable Interrupt */
  416. skl_ipc_op_int_disable(ctx);
  417. skl_ipc_int_disable(ctx);
  418. }
  419. ret = skl_dsp_disable_core(ctx, core_mask);
  420. if (ret < 0) {
  421. dev_err(ctx->dev, "Failed to disable core %d\n", ret);
  422. return ret;
  423. }
  424. skl->cores.state[core_id] = SKL_DSP_RESET;
  425. return 0;
  426. }
  427. static const struct skl_dsp_fw_ops bxt_fw_ops = {
  428. .set_state_D0 = bxt_set_dsp_D0,
  429. .set_state_D3 = bxt_set_dsp_D3,
  430. .set_state_D0i3 = bxt_schedule_dsp_D0i3,
  431. .set_state_D0i0 = bxt_set_dsp_D0i0,
  432. .load_fw = bxt_load_base_firmware,
  433. .get_fw_errcode = bxt_get_errorcode,
  434. .load_library = bxt_load_library,
  435. };
  436. static struct sst_ops skl_ops = {
  437. .irq_handler = skl_dsp_sst_interrupt,
  438. .write = sst_shim32_write,
  439. .read = sst_shim32_read,
  440. .free = skl_dsp_free,
  441. };
  442. static struct sst_dsp_device skl_dev = {
  443. .thread = skl_dsp_irq_thread_handler,
  444. .ops = &skl_ops,
  445. };
  446. int bxt_sst_dsp_init(struct device *dev, void __iomem *mmio_base, int irq,
  447. const char *fw_name, struct skl_dsp_loader_ops dsp_ops,
  448. struct skl_dev **dsp)
  449. {
  450. struct skl_dev *skl;
  451. struct sst_dsp *sst;
  452. int ret;
  453. ret = skl_sst_ctx_init(dev, irq, fw_name, dsp_ops, dsp, &skl_dev);
  454. if (ret < 0) {
  455. dev_err(dev, "%s: no device\n", __func__);
  456. return ret;
  457. }
  458. skl = *dsp;
  459. sst = skl->dsp;
  460. sst->fw_ops = bxt_fw_ops;
  461. sst->addr.lpe = mmio_base;
  462. sst->addr.shim = mmio_base;
  463. sst->addr.sram0_base = BXT_ADSP_SRAM0_BASE;
  464. sst->addr.sram1_base = BXT_ADSP_SRAM1_BASE;
  465. sst->addr.w0_stat_sz = SKL_ADSP_W0_STAT_SZ;
  466. sst->addr.w0_up_sz = SKL_ADSP_W0_UP_SZ;
  467. sst_dsp_mailbox_init(sst, (BXT_ADSP_SRAM0_BASE + SKL_ADSP_W0_STAT_SZ),
  468. SKL_ADSP_W0_UP_SZ, BXT_ADSP_SRAM1_BASE, SKL_ADSP_W1_SZ);
  469. ret = skl_ipc_init(dev, skl);
  470. if (ret) {
  471. skl_dsp_free(sst);
  472. return ret;
  473. }
  474. /* set the D0i3 check */
  475. skl->ipc.ops.check_dsp_lp_on = skl_ipc_check_D0i0;
  476. skl->boot_complete = false;
  477. init_waitqueue_head(&skl->boot_wait);
  478. INIT_DELAYED_WORK(&skl->d0i3.work, bxt_set_dsp_D0i3);
  479. skl->d0i3.state = SKL_DSP_D0I3_NONE;
  480. return skl_dsp_acquire_irq(sst);
  481. }
  482. EXPORT_SYMBOL_GPL(bxt_sst_dsp_init);
  483. int bxt_sst_init_fw(struct device *dev, struct skl_dev *skl)
  484. {
  485. int ret;
  486. struct sst_dsp *sst = skl->dsp;
  487. ret = sst->fw_ops.load_fw(sst);
  488. if (ret < 0) {
  489. dev_err(dev, "Load base fw failed: %x\n", ret);
  490. return ret;
  491. }
  492. skl_dsp_init_core_state(sst);
  493. if (skl->lib_count > 1) {
  494. ret = sst->fw_ops.load_library(sst, skl->lib_info,
  495. skl->lib_count);
  496. if (ret < 0) {
  497. dev_err(dev, "Load Library failed : %x\n", ret);
  498. return ret;
  499. }
  500. }
  501. skl->is_first_boot = false;
  502. return 0;
  503. }
  504. EXPORT_SYMBOL_GPL(bxt_sst_init_fw);
  505. void bxt_sst_dsp_cleanup(struct device *dev, struct skl_dev *skl)
  506. {
  507. skl_release_library(skl->lib_info, skl->lib_count);
  508. if (skl->dsp->fw)
  509. release_firmware(skl->dsp->fw);
  510. skl_freeup_uuid_list(skl);
  511. skl_ipc_free(&skl->ipc);
  512. skl->dsp->ops->free(skl->dsp);
  513. }
  514. EXPORT_SYMBOL_GPL(bxt_sst_dsp_cleanup);
  515. MODULE_LICENSE("GPL v2");
  516. MODULE_DESCRIPTION("Intel Broxton IPC driver");