img-i2s-out.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * IMG I2S output controller driver
  4. *
  5. * Copyright (C) 2015 Imagination Technologies Ltd.
  6. *
  7. * Author: Damien Horsley <[email protected]>
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/init.h>
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/pm_runtime.h>
  16. #include <linux/reset.h>
  17. #include <sound/core.h>
  18. #include <sound/dmaengine_pcm.h>
  19. #include <sound/initval.h>
  20. #include <sound/pcm.h>
  21. #include <sound/pcm_params.h>
  22. #include <sound/soc.h>
  23. #define IMG_I2S_OUT_TX_FIFO 0x0
  24. #define IMG_I2S_OUT_CTL 0x4
  25. #define IMG_I2S_OUT_CTL_DATA_EN_MASK BIT(24)
  26. #define IMG_I2S_OUT_CTL_ACTIVE_CHAN_MASK 0xffe000
  27. #define IMG_I2S_OUT_CTL_ACTIVE_CHAN_SHIFT 13
  28. #define IMG_I2S_OUT_CTL_FRM_SIZE_MASK BIT(8)
  29. #define IMG_I2S_OUT_CTL_MASTER_MASK BIT(6)
  30. #define IMG_I2S_OUT_CTL_CLK_MASK BIT(5)
  31. #define IMG_I2S_OUT_CTL_CLK_EN_MASK BIT(4)
  32. #define IMG_I2S_OUT_CTL_FRM_CLK_POL_MASK BIT(3)
  33. #define IMG_I2S_OUT_CTL_BCLK_POL_MASK BIT(2)
  34. #define IMG_I2S_OUT_CTL_ME_MASK BIT(0)
  35. #define IMG_I2S_OUT_CH_CTL 0x4
  36. #define IMG_I2S_OUT_CHAN_CTL_CH_MASK BIT(11)
  37. #define IMG_I2S_OUT_CHAN_CTL_LT_MASK BIT(10)
  38. #define IMG_I2S_OUT_CHAN_CTL_FMT_MASK 0xf0
  39. #define IMG_I2S_OUT_CHAN_CTL_FMT_SHIFT 4
  40. #define IMG_I2S_OUT_CHAN_CTL_JUST_MASK BIT(3)
  41. #define IMG_I2S_OUT_CHAN_CTL_CLKT_MASK BIT(1)
  42. #define IMG_I2S_OUT_CHAN_CTL_ME_MASK BIT(0)
  43. #define IMG_I2S_OUT_CH_STRIDE 0x20
  44. struct img_i2s_out {
  45. void __iomem *base;
  46. struct clk *clk_sys;
  47. struct clk *clk_ref;
  48. struct snd_dmaengine_dai_dma_data dma_data;
  49. struct device *dev;
  50. unsigned int max_i2s_chan;
  51. void __iomem *channel_base;
  52. bool force_clk_active;
  53. unsigned int active_channels;
  54. struct reset_control *rst;
  55. struct snd_soc_dai_driver dai_driver;
  56. u32 suspend_ctl;
  57. u32 *suspend_ch_ctl;
  58. };
  59. static int img_i2s_out_runtime_suspend(struct device *dev)
  60. {
  61. struct img_i2s_out *i2s = dev_get_drvdata(dev);
  62. clk_disable_unprepare(i2s->clk_ref);
  63. clk_disable_unprepare(i2s->clk_sys);
  64. return 0;
  65. }
  66. static int img_i2s_out_runtime_resume(struct device *dev)
  67. {
  68. struct img_i2s_out *i2s = dev_get_drvdata(dev);
  69. int ret;
  70. ret = clk_prepare_enable(i2s->clk_sys);
  71. if (ret) {
  72. dev_err(dev, "clk_enable failed: %d\n", ret);
  73. return ret;
  74. }
  75. ret = clk_prepare_enable(i2s->clk_ref);
  76. if (ret) {
  77. dev_err(dev, "clk_enable failed: %d\n", ret);
  78. clk_disable_unprepare(i2s->clk_sys);
  79. return ret;
  80. }
  81. return 0;
  82. }
  83. static inline void img_i2s_out_writel(struct img_i2s_out *i2s, u32 val,
  84. u32 reg)
  85. {
  86. writel(val, i2s->base + reg);
  87. }
  88. static inline u32 img_i2s_out_readl(struct img_i2s_out *i2s, u32 reg)
  89. {
  90. return readl(i2s->base + reg);
  91. }
  92. static inline void img_i2s_out_ch_writel(struct img_i2s_out *i2s,
  93. u32 chan, u32 val, u32 reg)
  94. {
  95. writel(val, i2s->channel_base + (chan * IMG_I2S_OUT_CH_STRIDE) + reg);
  96. }
  97. static inline u32 img_i2s_out_ch_readl(struct img_i2s_out *i2s, u32 chan,
  98. u32 reg)
  99. {
  100. return readl(i2s->channel_base + (chan * IMG_I2S_OUT_CH_STRIDE) + reg);
  101. }
  102. static inline void img_i2s_out_ch_disable(struct img_i2s_out *i2s, u32 chan)
  103. {
  104. u32 reg;
  105. reg = img_i2s_out_ch_readl(i2s, chan, IMG_I2S_OUT_CH_CTL);
  106. reg &= ~IMG_I2S_OUT_CHAN_CTL_ME_MASK;
  107. img_i2s_out_ch_writel(i2s, chan, reg, IMG_I2S_OUT_CH_CTL);
  108. }
  109. static inline void img_i2s_out_ch_enable(struct img_i2s_out *i2s, u32 chan)
  110. {
  111. u32 reg;
  112. reg = img_i2s_out_ch_readl(i2s, chan, IMG_I2S_OUT_CH_CTL);
  113. reg |= IMG_I2S_OUT_CHAN_CTL_ME_MASK;
  114. img_i2s_out_ch_writel(i2s, chan, reg, IMG_I2S_OUT_CH_CTL);
  115. }
  116. static inline void img_i2s_out_disable(struct img_i2s_out *i2s)
  117. {
  118. u32 reg;
  119. reg = img_i2s_out_readl(i2s, IMG_I2S_OUT_CTL);
  120. reg &= ~IMG_I2S_OUT_CTL_ME_MASK;
  121. img_i2s_out_writel(i2s, reg, IMG_I2S_OUT_CTL);
  122. }
  123. static inline void img_i2s_out_enable(struct img_i2s_out *i2s)
  124. {
  125. u32 reg;
  126. reg = img_i2s_out_readl(i2s, IMG_I2S_OUT_CTL);
  127. reg |= IMG_I2S_OUT_CTL_ME_MASK;
  128. img_i2s_out_writel(i2s, reg, IMG_I2S_OUT_CTL);
  129. }
  130. static void img_i2s_out_reset(struct img_i2s_out *i2s)
  131. {
  132. int i;
  133. u32 core_ctl, chan_ctl;
  134. core_ctl = img_i2s_out_readl(i2s, IMG_I2S_OUT_CTL) &
  135. ~IMG_I2S_OUT_CTL_ME_MASK &
  136. ~IMG_I2S_OUT_CTL_DATA_EN_MASK;
  137. if (!i2s->force_clk_active)
  138. core_ctl &= ~IMG_I2S_OUT_CTL_CLK_EN_MASK;
  139. chan_ctl = img_i2s_out_ch_readl(i2s, 0, IMG_I2S_OUT_CH_CTL) &
  140. ~IMG_I2S_OUT_CHAN_CTL_ME_MASK;
  141. reset_control_assert(i2s->rst);
  142. reset_control_deassert(i2s->rst);
  143. for (i = 0; i < i2s->max_i2s_chan; i++)
  144. img_i2s_out_ch_writel(i2s, i, chan_ctl, IMG_I2S_OUT_CH_CTL);
  145. for (i = 0; i < i2s->active_channels; i++)
  146. img_i2s_out_ch_enable(i2s, i);
  147. img_i2s_out_writel(i2s, core_ctl, IMG_I2S_OUT_CTL);
  148. img_i2s_out_enable(i2s);
  149. }
  150. static int img_i2s_out_trigger(struct snd_pcm_substream *substream, int cmd,
  151. struct snd_soc_dai *dai)
  152. {
  153. struct img_i2s_out *i2s = snd_soc_dai_get_drvdata(dai);
  154. u32 reg;
  155. switch (cmd) {
  156. case SNDRV_PCM_TRIGGER_START:
  157. case SNDRV_PCM_TRIGGER_RESUME:
  158. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  159. reg = img_i2s_out_readl(i2s, IMG_I2S_OUT_CTL);
  160. if (!i2s->force_clk_active)
  161. reg |= IMG_I2S_OUT_CTL_CLK_EN_MASK;
  162. reg |= IMG_I2S_OUT_CTL_DATA_EN_MASK;
  163. img_i2s_out_writel(i2s, reg, IMG_I2S_OUT_CTL);
  164. break;
  165. case SNDRV_PCM_TRIGGER_STOP:
  166. case SNDRV_PCM_TRIGGER_SUSPEND:
  167. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  168. img_i2s_out_reset(i2s);
  169. break;
  170. default:
  171. return -EINVAL;
  172. }
  173. return 0;
  174. }
  175. static int img_i2s_out_hw_params(struct snd_pcm_substream *substream,
  176. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  177. {
  178. struct img_i2s_out *i2s = snd_soc_dai_get_drvdata(dai);
  179. unsigned int channels, i2s_channels;
  180. long pre_div_a, pre_div_b, diff_a, diff_b, rate, clk_rate;
  181. int i;
  182. u32 reg, control_mask, control_set = 0;
  183. snd_pcm_format_t format;
  184. rate = params_rate(params);
  185. format = params_format(params);
  186. channels = params_channels(params);
  187. i2s_channels = channels / 2;
  188. if (format != SNDRV_PCM_FORMAT_S32_LE)
  189. return -EINVAL;
  190. if ((channels < 2) ||
  191. (channels > (i2s->max_i2s_chan * 2)) ||
  192. (channels % 2))
  193. return -EINVAL;
  194. pre_div_a = clk_round_rate(i2s->clk_ref, rate * 256);
  195. if (pre_div_a < 0)
  196. return pre_div_a;
  197. pre_div_b = clk_round_rate(i2s->clk_ref, rate * 384);
  198. if (pre_div_b < 0)
  199. return pre_div_b;
  200. diff_a = abs((pre_div_a / 256) - rate);
  201. diff_b = abs((pre_div_b / 384) - rate);
  202. /* If diffs are equal, use lower clock rate */
  203. if (diff_a > diff_b)
  204. clk_set_rate(i2s->clk_ref, pre_div_b);
  205. else
  206. clk_set_rate(i2s->clk_ref, pre_div_a);
  207. /*
  208. * Another driver (eg alsa machine driver) may have rejected the above
  209. * change. Get the current rate and set the register bit according to
  210. * the new minimum diff
  211. */
  212. clk_rate = clk_get_rate(i2s->clk_ref);
  213. diff_a = abs((clk_rate / 256) - rate);
  214. diff_b = abs((clk_rate / 384) - rate);
  215. if (diff_a > diff_b)
  216. control_set |= IMG_I2S_OUT_CTL_CLK_MASK;
  217. control_set |= ((i2s_channels - 1) <<
  218. IMG_I2S_OUT_CTL_ACTIVE_CHAN_SHIFT) &
  219. IMG_I2S_OUT_CTL_ACTIVE_CHAN_MASK;
  220. control_mask = IMG_I2S_OUT_CTL_CLK_MASK |
  221. IMG_I2S_OUT_CTL_ACTIVE_CHAN_MASK;
  222. img_i2s_out_disable(i2s);
  223. reg = img_i2s_out_readl(i2s, IMG_I2S_OUT_CTL);
  224. reg = (reg & ~control_mask) | control_set;
  225. img_i2s_out_writel(i2s, reg, IMG_I2S_OUT_CTL);
  226. for (i = 0; i < i2s_channels; i++)
  227. img_i2s_out_ch_enable(i2s, i);
  228. for (; i < i2s->max_i2s_chan; i++)
  229. img_i2s_out_ch_disable(i2s, i);
  230. img_i2s_out_enable(i2s);
  231. i2s->active_channels = i2s_channels;
  232. return 0;
  233. }
  234. static int img_i2s_out_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  235. {
  236. struct img_i2s_out *i2s = snd_soc_dai_get_drvdata(dai);
  237. int i, ret;
  238. bool force_clk_active;
  239. u32 chan_control_mask, control_mask, chan_control_set = 0;
  240. u32 reg, control_set = 0;
  241. force_clk_active = ((fmt & SND_SOC_DAIFMT_CLOCK_MASK) ==
  242. SND_SOC_DAIFMT_CONT);
  243. if (force_clk_active)
  244. control_set |= IMG_I2S_OUT_CTL_CLK_EN_MASK;
  245. switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
  246. case SND_SOC_DAIFMT_BC_FC:
  247. break;
  248. case SND_SOC_DAIFMT_BP_FP:
  249. control_set |= IMG_I2S_OUT_CTL_MASTER_MASK;
  250. break;
  251. default:
  252. return -EINVAL;
  253. }
  254. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  255. case SND_SOC_DAIFMT_NB_NF:
  256. control_set |= IMG_I2S_OUT_CTL_BCLK_POL_MASK;
  257. break;
  258. case SND_SOC_DAIFMT_NB_IF:
  259. control_set |= IMG_I2S_OUT_CTL_BCLK_POL_MASK;
  260. control_set |= IMG_I2S_OUT_CTL_FRM_CLK_POL_MASK;
  261. break;
  262. case SND_SOC_DAIFMT_IB_NF:
  263. break;
  264. case SND_SOC_DAIFMT_IB_IF:
  265. control_set |= IMG_I2S_OUT_CTL_FRM_CLK_POL_MASK;
  266. break;
  267. default:
  268. return -EINVAL;
  269. }
  270. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  271. case SND_SOC_DAIFMT_I2S:
  272. chan_control_set |= IMG_I2S_OUT_CHAN_CTL_CLKT_MASK;
  273. break;
  274. case SND_SOC_DAIFMT_LEFT_J:
  275. break;
  276. default:
  277. return -EINVAL;
  278. }
  279. control_mask = IMG_I2S_OUT_CTL_CLK_EN_MASK |
  280. IMG_I2S_OUT_CTL_MASTER_MASK |
  281. IMG_I2S_OUT_CTL_BCLK_POL_MASK |
  282. IMG_I2S_OUT_CTL_FRM_CLK_POL_MASK;
  283. chan_control_mask = IMG_I2S_OUT_CHAN_CTL_CLKT_MASK;
  284. ret = pm_runtime_resume_and_get(i2s->dev);
  285. if (ret < 0)
  286. return ret;
  287. img_i2s_out_disable(i2s);
  288. reg = img_i2s_out_readl(i2s, IMG_I2S_OUT_CTL);
  289. reg = (reg & ~control_mask) | control_set;
  290. img_i2s_out_writel(i2s, reg, IMG_I2S_OUT_CTL);
  291. for (i = 0; i < i2s->active_channels; i++)
  292. img_i2s_out_ch_disable(i2s, i);
  293. for (i = 0; i < i2s->max_i2s_chan; i++) {
  294. reg = img_i2s_out_ch_readl(i2s, i, IMG_I2S_OUT_CH_CTL);
  295. reg = (reg & ~chan_control_mask) | chan_control_set;
  296. img_i2s_out_ch_writel(i2s, i, reg, IMG_I2S_OUT_CH_CTL);
  297. }
  298. for (i = 0; i < i2s->active_channels; i++)
  299. img_i2s_out_ch_enable(i2s, i);
  300. img_i2s_out_enable(i2s);
  301. pm_runtime_put(i2s->dev);
  302. i2s->force_clk_active = force_clk_active;
  303. return 0;
  304. }
  305. static const struct snd_soc_dai_ops img_i2s_out_dai_ops = {
  306. .trigger = img_i2s_out_trigger,
  307. .hw_params = img_i2s_out_hw_params,
  308. .set_fmt = img_i2s_out_set_fmt
  309. };
  310. static int img_i2s_out_dai_probe(struct snd_soc_dai *dai)
  311. {
  312. struct img_i2s_out *i2s = snd_soc_dai_get_drvdata(dai);
  313. snd_soc_dai_init_dma_data(dai, &i2s->dma_data, NULL);
  314. return 0;
  315. }
  316. static const struct snd_soc_component_driver img_i2s_out_component = {
  317. .name = "img-i2s-out",
  318. .legacy_dai_naming = 1,
  319. };
  320. static int img_i2s_out_dma_prepare_slave_config(struct snd_pcm_substream *st,
  321. struct snd_pcm_hw_params *params, struct dma_slave_config *sc)
  322. {
  323. unsigned int i2s_channels = params_channels(params) / 2;
  324. struct snd_soc_pcm_runtime *rtd = st->private_data;
  325. struct snd_dmaengine_dai_dma_data *dma_data;
  326. int ret;
  327. dma_data = snd_soc_dai_get_dma_data(asoc_rtd_to_cpu(rtd, 0), st);
  328. ret = snd_hwparams_to_dma_slave_config(st, params, sc);
  329. if (ret)
  330. return ret;
  331. sc->dst_addr = dma_data->addr;
  332. sc->dst_addr_width = dma_data->addr_width;
  333. sc->dst_maxburst = 4 * i2s_channels;
  334. return 0;
  335. }
  336. static const struct snd_dmaengine_pcm_config img_i2s_out_dma_config = {
  337. .prepare_slave_config = img_i2s_out_dma_prepare_slave_config
  338. };
  339. static int img_i2s_out_probe(struct platform_device *pdev)
  340. {
  341. struct img_i2s_out *i2s;
  342. struct resource *res;
  343. void __iomem *base;
  344. int i, ret;
  345. unsigned int max_i2s_chan_pow_2;
  346. u32 reg;
  347. struct device *dev = &pdev->dev;
  348. i2s = devm_kzalloc(&pdev->dev, sizeof(*i2s), GFP_KERNEL);
  349. if (!i2s)
  350. return -ENOMEM;
  351. platform_set_drvdata(pdev, i2s);
  352. i2s->dev = &pdev->dev;
  353. base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
  354. if (IS_ERR(base))
  355. return PTR_ERR(base);
  356. i2s->base = base;
  357. if (of_property_read_u32(pdev->dev.of_node, "img,i2s-channels",
  358. &i2s->max_i2s_chan)) {
  359. dev_err(&pdev->dev, "No img,i2s-channels property\n");
  360. return -EINVAL;
  361. }
  362. max_i2s_chan_pow_2 = 1 << get_count_order(i2s->max_i2s_chan);
  363. i2s->channel_base = base + (max_i2s_chan_pow_2 * 0x20);
  364. i2s->rst = devm_reset_control_get_exclusive(&pdev->dev, "rst");
  365. if (IS_ERR(i2s->rst))
  366. return dev_err_probe(&pdev->dev, PTR_ERR(i2s->rst),
  367. "No top level reset found\n");
  368. i2s->clk_sys = devm_clk_get(&pdev->dev, "sys");
  369. if (IS_ERR(i2s->clk_sys))
  370. return dev_err_probe(dev, PTR_ERR(i2s->clk_sys),
  371. "Failed to acquire clock 'sys'\n");
  372. i2s->clk_ref = devm_clk_get(&pdev->dev, "ref");
  373. if (IS_ERR(i2s->clk_ref))
  374. return dev_err_probe(dev, PTR_ERR(i2s->clk_ref),
  375. "Failed to acquire clock 'ref'\n");
  376. i2s->suspend_ch_ctl = devm_kcalloc(dev,
  377. i2s->max_i2s_chan, sizeof(*i2s->suspend_ch_ctl), GFP_KERNEL);
  378. if (!i2s->suspend_ch_ctl)
  379. return -ENOMEM;
  380. pm_runtime_enable(&pdev->dev);
  381. if (!pm_runtime_enabled(&pdev->dev)) {
  382. ret = img_i2s_out_runtime_resume(&pdev->dev);
  383. if (ret)
  384. goto err_pm_disable;
  385. }
  386. ret = pm_runtime_resume_and_get(&pdev->dev);
  387. if (ret < 0)
  388. goto err_suspend;
  389. reg = IMG_I2S_OUT_CTL_FRM_SIZE_MASK;
  390. img_i2s_out_writel(i2s, reg, IMG_I2S_OUT_CTL);
  391. reg = IMG_I2S_OUT_CHAN_CTL_JUST_MASK |
  392. IMG_I2S_OUT_CHAN_CTL_LT_MASK |
  393. IMG_I2S_OUT_CHAN_CTL_CH_MASK |
  394. (8 << IMG_I2S_OUT_CHAN_CTL_FMT_SHIFT);
  395. for (i = 0; i < i2s->max_i2s_chan; i++)
  396. img_i2s_out_ch_writel(i2s, i, reg, IMG_I2S_OUT_CH_CTL);
  397. img_i2s_out_reset(i2s);
  398. pm_runtime_put(&pdev->dev);
  399. i2s->active_channels = 1;
  400. i2s->dma_data.addr = res->start + IMG_I2S_OUT_TX_FIFO;
  401. i2s->dma_data.addr_width = 4;
  402. i2s->dma_data.maxburst = 4;
  403. i2s->dai_driver.probe = img_i2s_out_dai_probe;
  404. i2s->dai_driver.playback.channels_min = 2;
  405. i2s->dai_driver.playback.channels_max = i2s->max_i2s_chan * 2;
  406. i2s->dai_driver.playback.rates = SNDRV_PCM_RATE_8000_192000;
  407. i2s->dai_driver.playback.formats = SNDRV_PCM_FMTBIT_S32_LE;
  408. i2s->dai_driver.ops = &img_i2s_out_dai_ops;
  409. ret = devm_snd_soc_register_component(&pdev->dev,
  410. &img_i2s_out_component, &i2s->dai_driver, 1);
  411. if (ret)
  412. goto err_suspend;
  413. ret = devm_snd_dmaengine_pcm_register(&pdev->dev,
  414. &img_i2s_out_dma_config, 0);
  415. if (ret)
  416. goto err_suspend;
  417. return 0;
  418. err_suspend:
  419. if (!pm_runtime_status_suspended(&pdev->dev))
  420. img_i2s_out_runtime_suspend(&pdev->dev);
  421. err_pm_disable:
  422. pm_runtime_disable(&pdev->dev);
  423. return ret;
  424. }
  425. static int img_i2s_out_dev_remove(struct platform_device *pdev)
  426. {
  427. pm_runtime_disable(&pdev->dev);
  428. if (!pm_runtime_status_suspended(&pdev->dev))
  429. img_i2s_out_runtime_suspend(&pdev->dev);
  430. return 0;
  431. }
  432. #ifdef CONFIG_PM_SLEEP
  433. static int img_i2s_out_suspend(struct device *dev)
  434. {
  435. struct img_i2s_out *i2s = dev_get_drvdata(dev);
  436. int i, ret;
  437. u32 reg;
  438. if (pm_runtime_status_suspended(dev)) {
  439. ret = img_i2s_out_runtime_resume(dev);
  440. if (ret)
  441. return ret;
  442. }
  443. for (i = 0; i < i2s->max_i2s_chan; i++) {
  444. reg = img_i2s_out_ch_readl(i2s, i, IMG_I2S_OUT_CH_CTL);
  445. i2s->suspend_ch_ctl[i] = reg;
  446. }
  447. i2s->suspend_ctl = img_i2s_out_readl(i2s, IMG_I2S_OUT_CTL);
  448. img_i2s_out_runtime_suspend(dev);
  449. return 0;
  450. }
  451. static int img_i2s_out_resume(struct device *dev)
  452. {
  453. struct img_i2s_out *i2s = dev_get_drvdata(dev);
  454. int i, ret;
  455. u32 reg;
  456. ret = img_i2s_out_runtime_resume(dev);
  457. if (ret)
  458. return ret;
  459. for (i = 0; i < i2s->max_i2s_chan; i++) {
  460. reg = i2s->suspend_ch_ctl[i];
  461. img_i2s_out_ch_writel(i2s, i, reg, IMG_I2S_OUT_CH_CTL);
  462. }
  463. img_i2s_out_writel(i2s, i2s->suspend_ctl, IMG_I2S_OUT_CTL);
  464. if (pm_runtime_status_suspended(dev))
  465. img_i2s_out_runtime_suspend(dev);
  466. return 0;
  467. }
  468. #endif
  469. static const struct of_device_id img_i2s_out_of_match[] = {
  470. { .compatible = "img,i2s-out" },
  471. {}
  472. };
  473. MODULE_DEVICE_TABLE(of, img_i2s_out_of_match);
  474. static const struct dev_pm_ops img_i2s_out_pm_ops = {
  475. SET_RUNTIME_PM_OPS(img_i2s_out_runtime_suspend,
  476. img_i2s_out_runtime_resume, NULL)
  477. SET_SYSTEM_SLEEP_PM_OPS(img_i2s_out_suspend, img_i2s_out_resume)
  478. };
  479. static struct platform_driver img_i2s_out_driver = {
  480. .driver = {
  481. .name = "img-i2s-out",
  482. .of_match_table = img_i2s_out_of_match,
  483. .pm = &img_i2s_out_pm_ops
  484. },
  485. .probe = img_i2s_out_probe,
  486. .remove = img_i2s_out_dev_remove
  487. };
  488. module_platform_driver(img_i2s_out_driver);
  489. MODULE_AUTHOR("Damien Horsley <[email protected]>");
  490. MODULE_DESCRIPTION("IMG I2S Output Driver");
  491. MODULE_LICENSE("GPL v2");