rt5682.h 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * rt5682.h -- RT5682/RT5658 ALSA SoC audio driver
  4. *
  5. * Copyright 2018 Realtek Microelectronics
  6. * Author: Bard Liao <[email protected]>
  7. */
  8. #ifndef __RT5682_H__
  9. #define __RT5682_H__
  10. #include <sound/rt5682.h>
  11. #include <linux/regulator/consumer.h>
  12. #include <linux/clk.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/clk-provider.h>
  15. #include <linux/soundwire/sdw.h>
  16. #include <linux/soundwire/sdw_type.h>
  17. #define DEVICE_ID 0x6530
  18. /* Info */
  19. #define RT5682_RESET 0x0000
  20. #define RT5682_VERSION_ID 0x00fd
  21. #define RT5682_VENDOR_ID 0x00fe
  22. #define RT5682_DEVICE_ID 0x00ff
  23. /* I/O - Output */
  24. #define RT5682_HP_CTRL_1 0x0002
  25. #define RT5682_HP_CTRL_2 0x0003
  26. #define RT5682_HPL_GAIN 0x0005
  27. #define RT5682_HPR_GAIN 0x0006
  28. #define RT5682_I2C_CTRL 0x0008
  29. /* I/O - Input */
  30. #define RT5682_CBJ_BST_CTRL 0x000b
  31. #define RT5682_CBJ_CTRL_1 0x0010
  32. #define RT5682_CBJ_CTRL_2 0x0011
  33. #define RT5682_CBJ_CTRL_3 0x0012
  34. #define RT5682_CBJ_CTRL_4 0x0013
  35. #define RT5682_CBJ_CTRL_5 0x0014
  36. #define RT5682_CBJ_CTRL_6 0x0015
  37. #define RT5682_CBJ_CTRL_7 0x0016
  38. /* I/O - ADC/DAC/DMIC */
  39. #define RT5682_DAC1_DIG_VOL 0x0019
  40. #define RT5682_STO1_ADC_DIG_VOL 0x001c
  41. #define RT5682_STO1_ADC_BOOST 0x001f
  42. #define RT5682_HP_IMP_GAIN_1 0x0022
  43. #define RT5682_HP_IMP_GAIN_2 0x0023
  44. /* Mixer - D-D */
  45. #define RT5682_SIDETONE_CTRL 0x0024
  46. #define RT5682_STO1_ADC_MIXER 0x0026
  47. #define RT5682_AD_DA_MIXER 0x0029
  48. #define RT5682_STO1_DAC_MIXER 0x002a
  49. #define RT5682_A_DAC1_MUX 0x002b
  50. #define RT5682_DIG_INF2_DATA 0x0030
  51. /* Mixer - ADC */
  52. #define RT5682_REC_MIXER 0x003c
  53. #define RT5682_CAL_REC 0x0044
  54. #define RT5682_ALC_BACK_GAIN 0x0049
  55. /* Power */
  56. #define RT5682_PWR_DIG_1 0x0061
  57. #define RT5682_PWR_DIG_2 0x0062
  58. #define RT5682_PWR_ANLG_1 0x0063
  59. #define RT5682_PWR_ANLG_2 0x0064
  60. #define RT5682_PWR_ANLG_3 0x0065
  61. #define RT5682_PWR_MIXER 0x0066
  62. #define RT5682_PWR_VOL 0x0067
  63. /* Clock Detect */
  64. #define RT5682_CLK_DET 0x006b
  65. /* Filter Auto Reset */
  66. #define RT5682_RESET_LPF_CTRL 0x006c
  67. #define RT5682_RESET_HPF_CTRL 0x006d
  68. /* DMIC */
  69. #define RT5682_DMIC_CTRL_1 0x006e
  70. /* Format - ADC/DAC */
  71. #define RT5682_I2S1_SDP 0x0070
  72. #define RT5682_I2S2_SDP 0x0071
  73. #define RT5682_ADDA_CLK_1 0x0073
  74. #define RT5682_ADDA_CLK_2 0x0074
  75. #define RT5682_I2S1_F_DIV_CTRL_1 0x0075
  76. #define RT5682_I2S1_F_DIV_CTRL_2 0x0076
  77. /* Format - TDM Control */
  78. #define RT5682_TDM_CTRL 0x0079
  79. #define RT5682_TDM_ADDA_CTRL_1 0x007a
  80. #define RT5682_TDM_ADDA_CTRL_2 0x007b
  81. #define RT5682_DATA_SEL_CTRL_1 0x007c
  82. #define RT5682_TDM_TCON_CTRL 0x007e
  83. /* Function - Analog */
  84. #define RT5682_GLB_CLK 0x0080
  85. #define RT5682_PLL_CTRL_1 0x0081
  86. #define RT5682_PLL_CTRL_2 0x0082
  87. #define RT5682_PLL_TRACK_1 0x0083
  88. #define RT5682_PLL_TRACK_2 0x0084
  89. #define RT5682_PLL_TRACK_3 0x0085
  90. #define RT5682_PLL_TRACK_4 0x0086
  91. #define RT5682_PLL_TRACK_5 0x0087
  92. #define RT5682_PLL_TRACK_6 0x0088
  93. #define RT5682_PLL_TRACK_11 0x008c
  94. #define RT5682_SDW_REF_CLK 0x008d
  95. #define RT5682_DEPOP_1 0x008e
  96. #define RT5682_DEPOP_2 0x008f
  97. #define RT5682_HP_CHARGE_PUMP_1 0x0091
  98. #define RT5682_HP_CHARGE_PUMP_2 0x0092
  99. #define RT5682_MICBIAS_1 0x0093
  100. #define RT5682_MICBIAS_2 0x0094
  101. #define RT5682_PLL_TRACK_12 0x0098
  102. #define RT5682_PLL_TRACK_14 0x009a
  103. #define RT5682_PLL2_CTRL_1 0x009b
  104. #define RT5682_PLL2_CTRL_2 0x009c
  105. #define RT5682_PLL2_CTRL_3 0x009d
  106. #define RT5682_PLL2_CTRL_4 0x009e
  107. #define RT5682_RC_CLK_CTRL 0x009f
  108. #define RT5682_I2S_M_CLK_CTRL_1 0x00a0
  109. #define RT5682_I2S2_F_DIV_CTRL_1 0x00a3
  110. #define RT5682_I2S2_F_DIV_CTRL_2 0x00a4
  111. /* Function - Digital */
  112. #define RT5682_EQ_CTRL_1 0x00ae
  113. #define RT5682_EQ_CTRL_2 0x00af
  114. #define RT5682_IRQ_CTRL_1 0x00b6
  115. #define RT5682_IRQ_CTRL_2 0x00b7
  116. #define RT5682_IRQ_CTRL_3 0x00b8
  117. #define RT5682_IRQ_CTRL_4 0x00b9
  118. #define RT5682_INT_ST_1 0x00be
  119. #define RT5682_GPIO_CTRL_1 0x00c0
  120. #define RT5682_GPIO_CTRL_2 0x00c1
  121. #define RT5682_GPIO_CTRL_3 0x00c2
  122. #define RT5682_HP_AMP_DET_CTRL_1 0x00d0
  123. #define RT5682_HP_AMP_DET_CTRL_2 0x00d1
  124. #define RT5682_MID_HP_AMP_DET 0x00d2
  125. #define RT5682_LOW_HP_AMP_DET 0x00d3
  126. #define RT5682_DELAY_BUF_CTRL 0x00d4
  127. #define RT5682_SV_ZCD_1 0x00d9
  128. #define RT5682_SV_ZCD_2 0x00da
  129. #define RT5682_IL_CMD_1 0x00db
  130. #define RT5682_IL_CMD_2 0x00dc
  131. #define RT5682_IL_CMD_3 0x00dd
  132. #define RT5682_IL_CMD_4 0x00de
  133. #define RT5682_IL_CMD_5 0x00df
  134. #define RT5682_IL_CMD_6 0x00e0
  135. #define RT5682_4BTN_IL_CMD_1 0x00e2
  136. #define RT5682_4BTN_IL_CMD_2 0x00e3
  137. #define RT5682_4BTN_IL_CMD_3 0x00e4
  138. #define RT5682_4BTN_IL_CMD_4 0x00e5
  139. #define RT5682_4BTN_IL_CMD_5 0x00e6
  140. #define RT5682_4BTN_IL_CMD_6 0x00e7
  141. #define RT5682_4BTN_IL_CMD_7 0x00e8
  142. #define RT5682_ADC_STO1_HP_CTRL_1 0x00ea
  143. #define RT5682_ADC_STO1_HP_CTRL_2 0x00eb
  144. #define RT5682_AJD1_CTRL 0x00f0
  145. #define RT5682_JD1_THD 0x00f1
  146. #define RT5682_JD2_THD 0x00f2
  147. #define RT5682_JD_CTRL_1 0x00f6
  148. /* General Control */
  149. #define RT5682_DUMMY_1 0x00fa
  150. #define RT5682_DUMMY_2 0x00fb
  151. #define RT5682_DUMMY_3 0x00fc
  152. #define RT5682_DAC_ADC_DIG_VOL1 0x0100
  153. #define RT5682_BIAS_CUR_CTRL_2 0x010b
  154. #define RT5682_BIAS_CUR_CTRL_3 0x010c
  155. #define RT5682_BIAS_CUR_CTRL_4 0x010d
  156. #define RT5682_BIAS_CUR_CTRL_5 0x010e
  157. #define RT5682_BIAS_CUR_CTRL_6 0x010f
  158. #define RT5682_BIAS_CUR_CTRL_7 0x0110
  159. #define RT5682_BIAS_CUR_CTRL_8 0x0111
  160. #define RT5682_BIAS_CUR_CTRL_9 0x0112
  161. #define RT5682_BIAS_CUR_CTRL_10 0x0113
  162. #define RT5682_VREF_REC_OP_FB_CAP_CTRL 0x0117
  163. #define RT5682_CHARGE_PUMP_1 0x0125
  164. #define RT5682_DIG_IN_CTRL_1 0x0132
  165. #define RT5682_PAD_DRIVING_CTRL 0x0136
  166. #define RT5682_SOFT_RAMP_DEPOP 0x0138
  167. #define RT5682_CHOP_DAC 0x013a
  168. #define RT5682_CHOP_ADC 0x013b
  169. #define RT5682_CALIB_ADC_CTRL 0x013c
  170. #define RT5682_VOL_TEST 0x013f
  171. #define RT5682_SPKVDD_DET_STA 0x0142
  172. #define RT5682_TEST_MODE_CTRL_1 0x0145
  173. #define RT5682_TEST_MODE_CTRL_2 0x0146
  174. #define RT5682_TEST_MODE_CTRL_3 0x0147
  175. #define RT5682_TEST_MODE_CTRL_4 0x0148
  176. #define RT5682_TEST_MODE_CTRL_5 0x0149
  177. #define RT5682_PLL1_INTERNAL 0x0150
  178. #define RT5682_PLL2_INTERNAL 0x0156
  179. #define RT5682_STO_NG2_CTRL_1 0x0160
  180. #define RT5682_STO_NG2_CTRL_2 0x0161
  181. #define RT5682_STO_NG2_CTRL_3 0x0162
  182. #define RT5682_STO_NG2_CTRL_4 0x0163
  183. #define RT5682_STO_NG2_CTRL_5 0x0164
  184. #define RT5682_STO_NG2_CTRL_6 0x0165
  185. #define RT5682_STO_NG2_CTRL_7 0x0166
  186. #define RT5682_STO_NG2_CTRL_8 0x0167
  187. #define RT5682_STO_NG2_CTRL_9 0x0168
  188. #define RT5682_STO_NG2_CTRL_10 0x0169
  189. #define RT5682_STO1_DAC_SIL_DET 0x0190
  190. #define RT5682_SIL_PSV_CTRL1 0x0194
  191. #define RT5682_SIL_PSV_CTRL2 0x0195
  192. #define RT5682_SIL_PSV_CTRL3 0x0197
  193. #define RT5682_SIL_PSV_CTRL4 0x0198
  194. #define RT5682_SIL_PSV_CTRL5 0x0199
  195. #define RT5682_HP_IMP_SENS_CTRL_01 0x01af
  196. #define RT5682_HP_IMP_SENS_CTRL_02 0x01b0
  197. #define RT5682_HP_IMP_SENS_CTRL_03 0x01b1
  198. #define RT5682_HP_IMP_SENS_CTRL_04 0x01b2
  199. #define RT5682_HP_IMP_SENS_CTRL_05 0x01b3
  200. #define RT5682_HP_IMP_SENS_CTRL_06 0x01b4
  201. #define RT5682_HP_IMP_SENS_CTRL_07 0x01b5
  202. #define RT5682_HP_IMP_SENS_CTRL_08 0x01b6
  203. #define RT5682_HP_IMP_SENS_CTRL_09 0x01b7
  204. #define RT5682_HP_IMP_SENS_CTRL_10 0x01b8
  205. #define RT5682_HP_IMP_SENS_CTRL_11 0x01b9
  206. #define RT5682_HP_IMP_SENS_CTRL_12 0x01ba
  207. #define RT5682_HP_IMP_SENS_CTRL_13 0x01bb
  208. #define RT5682_HP_IMP_SENS_CTRL_14 0x01bc
  209. #define RT5682_HP_IMP_SENS_CTRL_15 0x01bd
  210. #define RT5682_HP_IMP_SENS_CTRL_16 0x01be
  211. #define RT5682_HP_IMP_SENS_CTRL_17 0x01bf
  212. #define RT5682_HP_IMP_SENS_CTRL_18 0x01c0
  213. #define RT5682_HP_IMP_SENS_CTRL_19 0x01c1
  214. #define RT5682_HP_IMP_SENS_CTRL_20 0x01c2
  215. #define RT5682_HP_IMP_SENS_CTRL_21 0x01c3
  216. #define RT5682_HP_IMP_SENS_CTRL_22 0x01c4
  217. #define RT5682_HP_IMP_SENS_CTRL_23 0x01c5
  218. #define RT5682_HP_IMP_SENS_CTRL_24 0x01c6
  219. #define RT5682_HP_IMP_SENS_CTRL_25 0x01c7
  220. #define RT5682_HP_IMP_SENS_CTRL_26 0x01c8
  221. #define RT5682_HP_IMP_SENS_CTRL_27 0x01c9
  222. #define RT5682_HP_IMP_SENS_CTRL_28 0x01ca
  223. #define RT5682_HP_IMP_SENS_CTRL_29 0x01cb
  224. #define RT5682_HP_IMP_SENS_CTRL_30 0x01cc
  225. #define RT5682_HP_IMP_SENS_CTRL_31 0x01cd
  226. #define RT5682_HP_IMP_SENS_CTRL_32 0x01ce
  227. #define RT5682_HP_IMP_SENS_CTRL_33 0x01cf
  228. #define RT5682_HP_IMP_SENS_CTRL_34 0x01d0
  229. #define RT5682_HP_IMP_SENS_CTRL_35 0x01d1
  230. #define RT5682_HP_IMP_SENS_CTRL_36 0x01d2
  231. #define RT5682_HP_IMP_SENS_CTRL_37 0x01d3
  232. #define RT5682_HP_IMP_SENS_CTRL_38 0x01d4
  233. #define RT5682_HP_IMP_SENS_CTRL_39 0x01d5
  234. #define RT5682_HP_IMP_SENS_CTRL_40 0x01d6
  235. #define RT5682_HP_IMP_SENS_CTRL_41 0x01d7
  236. #define RT5682_HP_IMP_SENS_CTRL_42 0x01d8
  237. #define RT5682_HP_IMP_SENS_CTRL_43 0x01d9
  238. #define RT5682_HP_LOGIC_CTRL_1 0x01da
  239. #define RT5682_HP_LOGIC_CTRL_2 0x01db
  240. #define RT5682_HP_LOGIC_CTRL_3 0x01dc
  241. #define RT5682_HP_CALIB_CTRL_1 0x01de
  242. #define RT5682_HP_CALIB_CTRL_2 0x01df
  243. #define RT5682_HP_CALIB_CTRL_3 0x01e0
  244. #define RT5682_HP_CALIB_CTRL_4 0x01e1
  245. #define RT5682_HP_CALIB_CTRL_5 0x01e2
  246. #define RT5682_HP_CALIB_CTRL_6 0x01e3
  247. #define RT5682_HP_CALIB_CTRL_7 0x01e4
  248. #define RT5682_HP_CALIB_CTRL_9 0x01e6
  249. #define RT5682_HP_CALIB_CTRL_10 0x01e7
  250. #define RT5682_HP_CALIB_CTRL_11 0x01e8
  251. #define RT5682_HP_CALIB_STA_1 0x01ea
  252. #define RT5682_HP_CALIB_STA_2 0x01eb
  253. #define RT5682_HP_CALIB_STA_3 0x01ec
  254. #define RT5682_HP_CALIB_STA_4 0x01ed
  255. #define RT5682_HP_CALIB_STA_5 0x01ee
  256. #define RT5682_HP_CALIB_STA_6 0x01ef
  257. #define RT5682_HP_CALIB_STA_7 0x01f0
  258. #define RT5682_HP_CALIB_STA_8 0x01f1
  259. #define RT5682_HP_CALIB_STA_9 0x01f2
  260. #define RT5682_HP_CALIB_STA_10 0x01f3
  261. #define RT5682_HP_CALIB_STA_11 0x01f4
  262. #define RT5682_SAR_IL_CMD_1 0x0210
  263. #define RT5682_SAR_IL_CMD_2 0x0211
  264. #define RT5682_SAR_IL_CMD_3 0x0212
  265. #define RT5682_SAR_IL_CMD_4 0x0213
  266. #define RT5682_SAR_IL_CMD_5 0x0214
  267. #define RT5682_SAR_IL_CMD_6 0x0215
  268. #define RT5682_SAR_IL_CMD_7 0x0216
  269. #define RT5682_SAR_IL_CMD_8 0x0217
  270. #define RT5682_SAR_IL_CMD_9 0x0218
  271. #define RT5682_SAR_IL_CMD_10 0x0219
  272. #define RT5682_SAR_IL_CMD_11 0x021a
  273. #define RT5682_SAR_IL_CMD_12 0x021b
  274. #define RT5682_SAR_IL_CMD_13 0x021c
  275. #define RT5682_EFUSE_CTRL_1 0x0250
  276. #define RT5682_EFUSE_CTRL_2 0x0251
  277. #define RT5682_EFUSE_CTRL_3 0x0252
  278. #define RT5682_EFUSE_CTRL_4 0x0253
  279. #define RT5682_EFUSE_CTRL_5 0x0254
  280. #define RT5682_EFUSE_CTRL_6 0x0255
  281. #define RT5682_EFUSE_CTRL_7 0x0256
  282. #define RT5682_EFUSE_CTRL_8 0x0257
  283. #define RT5682_EFUSE_CTRL_9 0x0258
  284. #define RT5682_EFUSE_CTRL_10 0x0259
  285. #define RT5682_EFUSE_CTRL_11 0x025a
  286. #define RT5682_JD_TOP_VC_VTRL 0x0270
  287. #define RT5682_DRC1_CTRL_0 0x02ff
  288. #define RT5682_DRC1_CTRL_1 0x0300
  289. #define RT5682_DRC1_CTRL_2 0x0301
  290. #define RT5682_DRC1_CTRL_3 0x0302
  291. #define RT5682_DRC1_CTRL_4 0x0303
  292. #define RT5682_DRC1_CTRL_5 0x0304
  293. #define RT5682_DRC1_CTRL_6 0x0305
  294. #define RT5682_DRC1_HARD_LMT_CTRL_1 0x0306
  295. #define RT5682_DRC1_HARD_LMT_CTRL_2 0x0307
  296. #define RT5682_DRC1_PRIV_1 0x0310
  297. #define RT5682_DRC1_PRIV_2 0x0311
  298. #define RT5682_DRC1_PRIV_3 0x0312
  299. #define RT5682_DRC1_PRIV_4 0x0313
  300. #define RT5682_DRC1_PRIV_5 0x0314
  301. #define RT5682_DRC1_PRIV_6 0x0315
  302. #define RT5682_DRC1_PRIV_7 0x0316
  303. #define RT5682_DRC1_PRIV_8 0x0317
  304. #define RT5682_EQ_AUTO_RCV_CTRL1 0x03c0
  305. #define RT5682_EQ_AUTO_RCV_CTRL2 0x03c1
  306. #define RT5682_EQ_AUTO_RCV_CTRL3 0x03c2
  307. #define RT5682_EQ_AUTO_RCV_CTRL4 0x03c3
  308. #define RT5682_EQ_AUTO_RCV_CTRL5 0x03c4
  309. #define RT5682_EQ_AUTO_RCV_CTRL6 0x03c5
  310. #define RT5682_EQ_AUTO_RCV_CTRL7 0x03c6
  311. #define RT5682_EQ_AUTO_RCV_CTRL8 0x03c7
  312. #define RT5682_EQ_AUTO_RCV_CTRL9 0x03c8
  313. #define RT5682_EQ_AUTO_RCV_CTRL10 0x03c9
  314. #define RT5682_EQ_AUTO_RCV_CTRL11 0x03ca
  315. #define RT5682_EQ_AUTO_RCV_CTRL12 0x03cb
  316. #define RT5682_EQ_AUTO_RCV_CTRL13 0x03cc
  317. #define RT5682_ADC_L_EQ_LPF1_A1 0x03d0
  318. #define RT5682_R_EQ_LPF1_A1 0x03d1
  319. #define RT5682_L_EQ_LPF1_H0 0x03d2
  320. #define RT5682_R_EQ_LPF1_H0 0x03d3
  321. #define RT5682_L_EQ_BPF1_A1 0x03d4
  322. #define RT5682_R_EQ_BPF1_A1 0x03d5
  323. #define RT5682_L_EQ_BPF1_A2 0x03d6
  324. #define RT5682_R_EQ_BPF1_A2 0x03d7
  325. #define RT5682_L_EQ_BPF1_H0 0x03d8
  326. #define RT5682_R_EQ_BPF1_H0 0x03d9
  327. #define RT5682_L_EQ_BPF2_A1 0x03da
  328. #define RT5682_R_EQ_BPF2_A1 0x03db
  329. #define RT5682_L_EQ_BPF2_A2 0x03dc
  330. #define RT5682_R_EQ_BPF2_A2 0x03dd
  331. #define RT5682_L_EQ_BPF2_H0 0x03de
  332. #define RT5682_R_EQ_BPF2_H0 0x03df
  333. #define RT5682_L_EQ_BPF3_A1 0x03e0
  334. #define RT5682_R_EQ_BPF3_A1 0x03e1
  335. #define RT5682_L_EQ_BPF3_A2 0x03e2
  336. #define RT5682_R_EQ_BPF3_A2 0x03e3
  337. #define RT5682_L_EQ_BPF3_H0 0x03e4
  338. #define RT5682_R_EQ_BPF3_H0 0x03e5
  339. #define RT5682_L_EQ_BPF4_A1 0x03e6
  340. #define RT5682_R_EQ_BPF4_A1 0x03e7
  341. #define RT5682_L_EQ_BPF4_A2 0x03e8
  342. #define RT5682_R_EQ_BPF4_A2 0x03e9
  343. #define RT5682_L_EQ_BPF4_H0 0x03ea
  344. #define RT5682_R_EQ_BPF4_H0 0x03eb
  345. #define RT5682_L_EQ_HPF1_A1 0x03ec
  346. #define RT5682_R_EQ_HPF1_A1 0x03ed
  347. #define RT5682_L_EQ_HPF1_H0 0x03ee
  348. #define RT5682_R_EQ_HPF1_H0 0x03ef
  349. #define RT5682_L_EQ_PRE_VOL 0x03f0
  350. #define RT5682_R_EQ_PRE_VOL 0x03f1
  351. #define RT5682_L_EQ_POST_VOL 0x03f2
  352. #define RT5682_R_EQ_POST_VOL 0x03f3
  353. #define RT5682_I2C_MODE 0xffff
  354. /* global definition */
  355. #define RT5682_L_MUTE (0x1 << 15)
  356. #define RT5682_L_MUTE_SFT 15
  357. #define RT5682_VOL_L_MUTE (0x1 << 14)
  358. #define RT5682_VOL_L_SFT 14
  359. #define RT5682_R_MUTE (0x1 << 7)
  360. #define RT5682_R_MUTE_SFT 7
  361. #define RT5682_VOL_R_MUTE (0x1 << 6)
  362. #define RT5682_VOL_R_SFT 6
  363. #define RT5682_L_VOL_MASK (0x3f << 8)
  364. #define RT5682_L_VOL_SFT 8
  365. #define RT5682_R_VOL_MASK (0x3f)
  366. #define RT5682_R_VOL_SFT 0
  367. /* Headphone Amp Control 2 (0x0003) */
  368. #define RT5682_HP_C2_DAC_AMP_MUTE_SFT 15
  369. #define RT5682_HP_C2_DAC_AMP_MUTE (0x1 << 15)
  370. #define RT5682_HP_C2_DAC_L_EN_SFT 14
  371. #define RT5682_HP_C2_DAC_L_EN (0x1 << 14)
  372. #define RT5682_HP_C2_DAC_R_EN_SFT 13
  373. #define RT5682_HP_C2_DAC_R_EN (0x1 << 13)
  374. /*Headphone Amp L/R Analog Gain and Digital NG2 Gain Control (0x0005 0x0006)*/
  375. #define RT5682_G_HP (0xf << 8)
  376. #define RT5682_G_HP_SFT 8
  377. #define RT5682_G_STO_DA_DMIX (0xf)
  378. #define RT5682_G_STO_DA_SFT 0
  379. /* CBJ Control (0x000b) */
  380. #define RT5682_BST_CBJ_MASK (0xf << 8)
  381. #define RT5682_BST_CBJ_SFT 8
  382. /* Embeeded Jack and Type Detection Control 1 (0x0010) */
  383. #define RT5682_EMB_JD_EN (0x1 << 15)
  384. #define RT5682_EMB_JD_EN_SFT 15
  385. #define RT5682_EMB_JD_RST (0x1 << 14)
  386. #define RT5682_JD_MODE (0x1 << 13)
  387. #define RT5682_JD_MODE_SFT 13
  388. #define RT5682_DET_TYPE (0x1 << 12)
  389. #define RT5682_DET_TYPE_SFT 12
  390. #define RT5682_POLA_EXT_JD_MASK (0x1 << 11)
  391. #define RT5682_POLA_EXT_JD_LOW (0x1 << 11)
  392. #define RT5682_POLA_EXT_JD_HIGH (0x0 << 11)
  393. #define RT5682_EXT_JD_DIG (0x1 << 9)
  394. #define RT5682_POL_FAST_OFF_MASK (0x1 << 8)
  395. #define RT5682_POL_FAST_OFF_HIGH (0x1 << 8)
  396. #define RT5682_POL_FAST_OFF_LOW (0x0 << 8)
  397. #define RT5682_FAST_OFF_MASK (0x1 << 7)
  398. #define RT5682_FAST_OFF_EN (0x1 << 7)
  399. #define RT5682_FAST_OFF_DIS (0x0 << 7)
  400. #define RT5682_VREF_POW_MASK (0x1 << 6)
  401. #define RT5682_VREF_POW_FSM (0x0 << 6)
  402. #define RT5682_VREF_POW_REG (0x1 << 6)
  403. #define RT5682_MB1_PATH_MASK (0x1 << 5)
  404. #define RT5682_CTRL_MB1_REG (0x1 << 5)
  405. #define RT5682_CTRL_MB1_FSM (0x0 << 5)
  406. #define RT5682_MB2_PATH_MASK (0x1 << 4)
  407. #define RT5682_CTRL_MB2_REG (0x1 << 4)
  408. #define RT5682_CTRL_MB2_FSM (0x0 << 4)
  409. #define RT5682_TRIG_JD_MASK (0x1 << 3)
  410. #define RT5682_TRIG_JD_HIGH (0x1 << 3)
  411. #define RT5682_TRIG_JD_LOW (0x0 << 3)
  412. #define RT5682_MIC_CAP_MASK (0x1 << 1)
  413. #define RT5682_MIC_CAP_HS (0x1 << 1)
  414. #define RT5682_MIC_CAP_HP (0x0 << 1)
  415. #define RT5682_MIC_CAP_SRC_MASK (0x1)
  416. #define RT5682_MIC_CAP_SRC_REG (0x1)
  417. #define RT5682_MIC_CAP_SRC_ANA (0x0)
  418. /* Embeeded Jack and Type Detection Control 2 (0x0011) */
  419. #define RT5682_EXT_JD_SRC (0x7 << 4)
  420. #define RT5682_EXT_JD_SRC_SFT 4
  421. #define RT5682_EXT_JD_SRC_GPIO_JD1 (0x0 << 4)
  422. #define RT5682_EXT_JD_SRC_GPIO_JD2 (0x1 << 4)
  423. #define RT5682_EXT_JD_SRC_JDH (0x2 << 4)
  424. #define RT5682_EXT_JD_SRC_JDL (0x3 << 4)
  425. #define RT5682_EXT_JD_SRC_MANUAL (0x4 << 4)
  426. #define RT5682_JACK_TYPE_MASK (0x3)
  427. /* Combo Jack and Type Detection Control 3 (0x0012) */
  428. #define RT5682_CBJ_IN_BUF_EN (0x1 << 7)
  429. /* Combo Jack and Type Detection Control 4 (0x0013) */
  430. #define RT5682_SEL_SHT_MID_TON_MASK (0x3 << 12)
  431. #define RT5682_SEL_SHT_MID_TON_2 (0x0 << 12)
  432. #define RT5682_SEL_SHT_MID_TON_3 (0x1 << 12)
  433. #define RT5682_CBJ_JD_TEST_MASK (0x1 << 6)
  434. #define RT5682_CBJ_JD_TEST_NORM (0x0 << 6)
  435. #define RT5682_CBJ_JD_TEST_MODE (0x1 << 6)
  436. /* DAC1 Digital Volume (0x0019) */
  437. #define RT5682_DAC_L1_VOL_MASK (0xff << 8)
  438. #define RT5682_DAC_L1_VOL_SFT 8
  439. #define RT5682_DAC_R1_VOL_MASK (0xff)
  440. #define RT5682_DAC_R1_VOL_SFT 0
  441. /* ADC Digital Volume Control (0x001c) */
  442. #define RT5682_ADC_L_VOL_MASK (0x7f << 8)
  443. #define RT5682_ADC_L_VOL_SFT 8
  444. #define RT5682_ADC_R_VOL_MASK (0x7f)
  445. #define RT5682_ADC_R_VOL_SFT 0
  446. /* Stereo1 ADC Boost Gain Control (0x001f) */
  447. #define RT5682_STO1_ADC_L_BST_MASK (0x3 << 14)
  448. #define RT5682_STO1_ADC_L_BST_SFT 14
  449. #define RT5682_STO1_ADC_R_BST_MASK (0x3 << 12)
  450. #define RT5682_STO1_ADC_R_BST_SFT 12
  451. /* Sidetone Control (0x0024) */
  452. #define RT5682_ST_SRC_SEL (0x1 << 8)
  453. #define RT5682_ST_SRC_SFT 8
  454. #define RT5682_ST_EN_MASK (0x1 << 6)
  455. #define RT5682_ST_DIS (0x0 << 6)
  456. #define RT5682_ST_EN (0x1 << 6)
  457. #define RT5682_ST_EN_SFT 6
  458. /* Stereo1 ADC Mixer Control (0x0026) */
  459. #define RT5682_M_STO1_ADC_L1 (0x1 << 15)
  460. #define RT5682_M_STO1_ADC_L1_SFT 15
  461. #define RT5682_M_STO1_ADC_L2 (0x1 << 14)
  462. #define RT5682_M_STO1_ADC_L2_SFT 14
  463. #define RT5682_STO1_ADC1L_SRC_MASK (0x1 << 13)
  464. #define RT5682_STO1_ADC1L_SRC_SFT 13
  465. #define RT5682_STO1_ADC1_SRC_ADC (0x1 << 13)
  466. #define RT5682_STO1_ADC1_SRC_DACMIX (0x0 << 13)
  467. #define RT5682_STO1_ADC2L_SRC_MASK (0x1 << 12)
  468. #define RT5682_STO1_ADC2L_SRC_SFT 12
  469. #define RT5682_STO1_ADCL_SRC_MASK (0x3 << 10)
  470. #define RT5682_STO1_ADCL_SRC_SFT 10
  471. #define RT5682_STO1_DD_L_SRC_MASK (0x1 << 9)
  472. #define RT5682_STO1_DD_L_SRC_SFT 9
  473. #define RT5682_STO1_DMIC_SRC_MASK (0x1 << 8)
  474. #define RT5682_STO1_DMIC_SRC_SFT 8
  475. #define RT5682_STO1_DMIC_SRC_DMIC2 (0x1 << 8)
  476. #define RT5682_STO1_DMIC_SRC_DMIC1 (0x0 << 8)
  477. #define RT5682_M_STO1_ADC_R1 (0x1 << 7)
  478. #define RT5682_M_STO1_ADC_R1_SFT 7
  479. #define RT5682_M_STO1_ADC_R2 (0x1 << 6)
  480. #define RT5682_M_STO1_ADC_R2_SFT 6
  481. #define RT5682_STO1_ADC1R_SRC_MASK (0x1 << 5)
  482. #define RT5682_STO1_ADC1R_SRC_SFT 5
  483. #define RT5682_STO1_ADC2R_SRC_MASK (0x1 << 4)
  484. #define RT5682_STO1_ADC2R_SRC_SFT 4
  485. #define RT5682_STO1_ADCR_SRC_MASK (0x3 << 2)
  486. #define RT5682_STO1_ADCR_SRC_SFT 2
  487. /* ADC Mixer to DAC Mixer Control (0x0029) */
  488. #define RT5682_M_ADCMIX_L (0x1 << 15)
  489. #define RT5682_M_ADCMIX_L_SFT 15
  490. #define RT5682_M_DAC1_L (0x1 << 14)
  491. #define RT5682_M_DAC1_L_SFT 14
  492. #define RT5682_DAC1_R_SEL_MASK (0x1 << 10)
  493. #define RT5682_DAC1_R_SEL_SFT 10
  494. #define RT5682_DAC1_L_SEL_MASK (0x1 << 8)
  495. #define RT5682_DAC1_L_SEL_SFT 8
  496. #define RT5682_M_ADCMIX_R (0x1 << 7)
  497. #define RT5682_M_ADCMIX_R_SFT 7
  498. #define RT5682_M_DAC1_R (0x1 << 6)
  499. #define RT5682_M_DAC1_R_SFT 6
  500. /* Stereo1 DAC Mixer Control (0x002a) */
  501. #define RT5682_M_DAC_L1_STO_L (0x1 << 15)
  502. #define RT5682_M_DAC_L1_STO_L_SFT 15
  503. #define RT5682_G_DAC_L1_STO_L_MASK (0x1 << 14)
  504. #define RT5682_G_DAC_L1_STO_L_SFT 14
  505. #define RT5682_M_DAC_R1_STO_L (0x1 << 13)
  506. #define RT5682_M_DAC_R1_STO_L_SFT 13
  507. #define RT5682_G_DAC_R1_STO_L_MASK (0x1 << 12)
  508. #define RT5682_G_DAC_R1_STO_L_SFT 12
  509. #define RT5682_M_DAC_L1_STO_R (0x1 << 7)
  510. #define RT5682_M_DAC_L1_STO_R_SFT 7
  511. #define RT5682_G_DAC_L1_STO_R_MASK (0x1 << 6)
  512. #define RT5682_G_DAC_L1_STO_R_SFT 6
  513. #define RT5682_M_DAC_R1_STO_R (0x1 << 5)
  514. #define RT5682_M_DAC_R1_STO_R_SFT 5
  515. #define RT5682_G_DAC_R1_STO_R_MASK (0x1 << 4)
  516. #define RT5682_G_DAC_R1_STO_R_SFT 4
  517. /* Analog DAC1 Input Source Control (0x002b) */
  518. #define RT5682_M_ST_STO_L (0x1 << 9)
  519. #define RT5682_M_ST_STO_L_SFT 9
  520. #define RT5682_M_ST_STO_R (0x1 << 8)
  521. #define RT5682_M_ST_STO_R_SFT 8
  522. #define RT5682_DAC_L1_SRC_MASK (0x3 << 4)
  523. #define RT5682_A_DACL1_SFT 4
  524. #define RT5682_DAC_R1_SRC_MASK (0x3)
  525. #define RT5682_A_DACR1_SFT 0
  526. /* Digital Interface Data Control (0x0030) */
  527. #define RT5682_IF2_ADC_SEL_MASK (0x3 << 0)
  528. #define RT5682_IF2_ADC_SEL_SFT 0
  529. /* REC Left Mixer Control 2 (0x003c) */
  530. #define RT5682_G_CBJ_RM1_L (0x7 << 10)
  531. #define RT5682_G_CBJ_RM1_L_SFT 10
  532. #define RT5682_M_CBJ_RM1_L (0x1 << 7)
  533. #define RT5682_M_CBJ_RM1_L_SFT 7
  534. /* Power Management for Digital 1 (0x0061) */
  535. #define RT5682_PWR_I2S1 (0x1 << 15)
  536. #define RT5682_PWR_I2S1_BIT 15
  537. #define RT5682_PWR_I2S2 (0x1 << 14)
  538. #define RT5682_PWR_I2S2_BIT 14
  539. #define RT5682_PWR_DAC_L1 (0x1 << 11)
  540. #define RT5682_PWR_DAC_L1_BIT 11
  541. #define RT5682_PWR_DAC_R1 (0x1 << 10)
  542. #define RT5682_PWR_DAC_R1_BIT 10
  543. #define RT5682_PWR_LDO (0x1 << 8)
  544. #define RT5682_PWR_LDO_BIT 8
  545. #define RT5682_PWR_ADC_L1 (0x1 << 4)
  546. #define RT5682_PWR_ADC_L1_BIT 4
  547. #define RT5682_PWR_ADC_R1 (0x1 << 3)
  548. #define RT5682_PWR_ADC_R1_BIT 3
  549. #define RT5682_DIG_GATE_CTRL (0x1 << 0)
  550. #define RT5682_DIG_GATE_CTRL_SFT 0
  551. /* Power Management for Digital 2 (0x0062) */
  552. #define RT5682_PWR_ADC_S1F (0x1 << 15)
  553. #define RT5682_PWR_ADC_S1F_BIT 15
  554. #define RT5682_PWR_DAC_S1F (0x1 << 10)
  555. #define RT5682_PWR_DAC_S1F_BIT 10
  556. /* Power Management for Analog 1 (0x0063) */
  557. #define RT5682_PWR_VREF1 (0x1 << 15)
  558. #define RT5682_PWR_VREF1_BIT 15
  559. #define RT5682_PWR_FV1 (0x1 << 14)
  560. #define RT5682_PWR_FV1_BIT 14
  561. #define RT5682_PWR_VREF2 (0x1 << 13)
  562. #define RT5682_PWR_VREF2_BIT 13
  563. #define RT5682_PWR_FV2 (0x1 << 12)
  564. #define RT5682_PWR_FV2_BIT 12
  565. #define RT5682_LDO1_DBG_MASK (0x3 << 10)
  566. #define RT5682_PWR_MB (0x1 << 9)
  567. #define RT5682_PWR_MB_BIT 9
  568. #define RT5682_PWR_BG (0x1 << 7)
  569. #define RT5682_PWR_BG_BIT 7
  570. #define RT5682_LDO1_BYPASS_MASK (0x1 << 6)
  571. #define RT5682_LDO1_BYPASS (0x1 << 6)
  572. #define RT5682_LDO1_NOT_BYPASS (0x0 << 6)
  573. #define RT5682_PWR_MA_BIT 6
  574. #define RT5682_LDO1_DVO_MASK (0x3 << 4)
  575. #define RT5682_LDO1_DVO_09 (0x0 << 4)
  576. #define RT5682_LDO1_DVO_10 (0x1 << 4)
  577. #define RT5682_LDO1_DVO_12 (0x2 << 4)
  578. #define RT5682_LDO1_DVO_14 (0x3 << 4)
  579. #define RT5682_HP_DRIVER_MASK (0x3 << 2)
  580. #define RT5682_HP_DRIVER_1X (0x0 << 2)
  581. #define RT5682_HP_DRIVER_3X (0x1 << 2)
  582. #define RT5682_HP_DRIVER_5X (0x3 << 2)
  583. #define RT5682_PWR_HA_L (0x1 << 1)
  584. #define RT5682_PWR_HA_L_BIT 1
  585. #define RT5682_PWR_HA_R (0x1 << 0)
  586. #define RT5682_PWR_HA_R_BIT 0
  587. /* Power Management for Analog 2 (0x0064) */
  588. #define RT5682_PWR_MB1 (0x1 << 11)
  589. #define RT5682_PWR_MB1_PWR_DOWN (0x0 << 11)
  590. #define RT5682_PWR_MB1_BIT 11
  591. #define RT5682_PWR_MB2 (0x1 << 10)
  592. #define RT5682_PWR_MB2_PWR_DOWN (0x0 << 10)
  593. #define RT5682_PWR_MB2_BIT 10
  594. #define RT5682_PWR_JDH (0x1 << 3)
  595. #define RT5682_PWR_JDH_BIT 3
  596. #define RT5682_PWR_JDL (0x1 << 2)
  597. #define RT5682_PWR_JDL_BIT 2
  598. #define RT5682_PWR_RM1_L (0x1 << 1)
  599. #define RT5682_PWR_RM1_L_BIT 1
  600. /* Power Management for Analog 3 (0x0065) */
  601. #define RT5682_PWR_CBJ (0x1 << 9)
  602. #define RT5682_PWR_CBJ_BIT 9
  603. #define RT5682_PWR_PLL (0x1 << 6)
  604. #define RT5682_PWR_PLL_BIT 6
  605. #define RT5682_PWR_PLL2B (0x1 << 5)
  606. #define RT5682_PWR_PLL2B_BIT 5
  607. #define RT5682_PWR_PLL2F (0x1 << 4)
  608. #define RT5682_PWR_PLL2F_BIT 4
  609. #define RT5682_PWR_LDO2 (0x1 << 2)
  610. #define RT5682_PWR_LDO2_BIT 2
  611. #define RT5682_PWR_DET_SPKVDD (0x1 << 1)
  612. #define RT5682_PWR_DET_SPKVDD_BIT 1
  613. /* Power Management for Mixer (0x0066) */
  614. #define RT5682_PWR_STO1_DAC_L (0x1 << 5)
  615. #define RT5682_PWR_STO1_DAC_L_BIT 5
  616. #define RT5682_PWR_STO1_DAC_R (0x1 << 4)
  617. #define RT5682_PWR_STO1_DAC_R_BIT 4
  618. /* MCLK and System Clock Detection Control (0x006b) */
  619. #define RT5682_SYS_CLK_DET (0x1 << 15)
  620. #define RT5682_SYS_CLK_DET_SFT 15
  621. #define RT5682_PLL1_CLK_DET (0x1 << 14)
  622. #define RT5682_PLL1_CLK_DET_SFT 14
  623. #define RT5682_PLL2_CLK_DET (0x1 << 13)
  624. #define RT5682_PLL2_CLK_DET_SFT 13
  625. #define RT5682_POW_CLK_DET2_SFT 8
  626. #define RT5682_POW_CLK_DET_SFT 0
  627. /* Digital Microphone Control 1 (0x006e) */
  628. #define RT5682_DMIC_1_EN_MASK (0x1 << 15)
  629. #define RT5682_DMIC_1_EN_SFT 15
  630. #define RT5682_DMIC_1_DIS (0x0 << 15)
  631. #define RT5682_DMIC_1_EN (0x1 << 15)
  632. #define RT5682_FIFO_CLK_DIV_MASK (0x7 << 12)
  633. #define RT5682_FIFO_CLK_DIV_2 (0x1 << 12)
  634. #define RT5682_DMIC_1_DP_MASK (0x3 << 4)
  635. #define RT5682_DMIC_1_DP_SFT 4
  636. #define RT5682_DMIC_1_DP_GPIO2 (0x0 << 4)
  637. #define RT5682_DMIC_1_DP_GPIO5 (0x1 << 4)
  638. #define RT5682_DMIC_CLK_MASK (0xf << 0)
  639. #define RT5682_DMIC_CLK_SFT 0
  640. /* I2S1 Audio Serial Data Port Control (0x0070) */
  641. #define RT5682_SEL_ADCDAT_MASK (0x1 << 15)
  642. #define RT5682_SEL_ADCDAT_OUT (0x0 << 15)
  643. #define RT5682_SEL_ADCDAT_IN (0x1 << 15)
  644. #define RT5682_SEL_ADCDAT_SFT 15
  645. #define RT5682_I2S1_TX_CHL_MASK (0x7 << 12)
  646. #define RT5682_I2S1_TX_CHL_SFT 12
  647. #define RT5682_I2S1_TX_CHL_16 (0x0 << 12)
  648. #define RT5682_I2S1_TX_CHL_20 (0x1 << 12)
  649. #define RT5682_I2S1_TX_CHL_24 (0x2 << 12)
  650. #define RT5682_I2S1_TX_CHL_32 (0x3 << 12)
  651. #define RT5682_I2S1_TX_CHL_8 (0x4 << 12)
  652. #define RT5682_I2S1_RX_CHL_MASK (0x7 << 8)
  653. #define RT5682_I2S1_RX_CHL_SFT 8
  654. #define RT5682_I2S1_RX_CHL_16 (0x0 << 8)
  655. #define RT5682_I2S1_RX_CHL_20 (0x1 << 8)
  656. #define RT5682_I2S1_RX_CHL_24 (0x2 << 8)
  657. #define RT5682_I2S1_RX_CHL_32 (0x3 << 8)
  658. #define RT5682_I2S1_RX_CHL_8 (0x4 << 8)
  659. #define RT5682_I2S1_MONO_MASK (0x1 << 7)
  660. #define RT5682_I2S1_MONO_EN (0x1 << 7)
  661. #define RT5682_I2S1_MONO_DIS (0x0 << 7)
  662. #define RT5682_I2S2_MONO_MASK (0x1 << 6)
  663. #define RT5682_I2S2_MONO_EN (0x1 << 6)
  664. #define RT5682_I2S2_MONO_DIS (0x0 << 6)
  665. #define RT5682_I2S1_DL_MASK (0x7 << 4)
  666. #define RT5682_I2S1_DL_SFT 4
  667. #define RT5682_I2S1_DL_16 (0x0 << 4)
  668. #define RT5682_I2S1_DL_20 (0x1 << 4)
  669. #define RT5682_I2S1_DL_24 (0x2 << 4)
  670. #define RT5682_I2S1_DL_32 (0x3 << 4)
  671. #define RT5682_I2S1_DL_8 (0x4 << 4)
  672. /* I2S1/2 Audio Serial Data Port Control (0x0070)(0x0071) */
  673. #define RT5682_I2S2_MS_MASK (0x1 << 15)
  674. #define RT5682_I2S2_MS_SFT 15
  675. #define RT5682_I2S2_MS_M (0x0 << 15)
  676. #define RT5682_I2S2_MS_S (0x1 << 15)
  677. #define RT5682_I2S2_PIN_CFG_MASK (0x1 << 14)
  678. #define RT5682_I2S2_PIN_CFG_SFT 14
  679. #define RT5682_I2S2_CLK_SEL_MASK (0x1 << 11)
  680. #define RT5682_I2S2_CLK_SEL_SFT 11
  681. #define RT5682_I2S2_OUT_MASK (0x1 << 9)
  682. #define RT5682_I2S2_OUT_SFT 9
  683. #define RT5682_I2S2_OUT_UM (0x0 << 9)
  684. #define RT5682_I2S2_OUT_M (0x1 << 9)
  685. #define RT5682_I2S_BP_MASK (0x1 << 8)
  686. #define RT5682_I2S_BP_SFT 8
  687. #define RT5682_I2S_BP_NOR (0x0 << 8)
  688. #define RT5682_I2S_BP_INV (0x1 << 8)
  689. #define RT5682_I2S2_MONO_EN (0x1 << 6)
  690. #define RT5682_I2S2_MONO_DIS (0x0 << 6)
  691. #define RT5682_I2S2_DL_MASK (0x3 << 4)
  692. #define RT5682_I2S2_DL_SFT 4
  693. #define RT5682_I2S2_DL_16 (0x0 << 4)
  694. #define RT5682_I2S2_DL_20 (0x1 << 4)
  695. #define RT5682_I2S2_DL_24 (0x2 << 4)
  696. #define RT5682_I2S2_DL_8 (0x3 << 4)
  697. #define RT5682_I2S_DF_MASK (0x7)
  698. #define RT5682_I2S_DF_SFT 0
  699. #define RT5682_I2S_DF_I2S (0x0)
  700. #define RT5682_I2S_DF_LEFT (0x1)
  701. #define RT5682_I2S_DF_PCM_A (0x2)
  702. #define RT5682_I2S_DF_PCM_B (0x3)
  703. #define RT5682_I2S_DF_PCM_A_N (0x6)
  704. #define RT5682_I2S_DF_PCM_B_N (0x7)
  705. /* ADC/DAC Clock Control 1 (0x0073) */
  706. #define RT5682_ADC_OSR_MASK (0xf << 12)
  707. #define RT5682_ADC_OSR_SFT 12
  708. #define RT5682_ADC_OSR_D_1 (0x0 << 12)
  709. #define RT5682_ADC_OSR_D_2 (0x1 << 12)
  710. #define RT5682_ADC_OSR_D_4 (0x2 << 12)
  711. #define RT5682_ADC_OSR_D_6 (0x3 << 12)
  712. #define RT5682_ADC_OSR_D_8 (0x4 << 12)
  713. #define RT5682_ADC_OSR_D_12 (0x5 << 12)
  714. #define RT5682_ADC_OSR_D_16 (0x6 << 12)
  715. #define RT5682_ADC_OSR_D_24 (0x7 << 12)
  716. #define RT5682_ADC_OSR_D_32 (0x8 << 12)
  717. #define RT5682_ADC_OSR_D_48 (0x9 << 12)
  718. #define RT5682_I2S_M_DIV_MASK (0xf << 8)
  719. #define RT5682_I2S_M_DIV_SFT 8
  720. #define RT5682_I2S_M_D_1 (0x0 << 8)
  721. #define RT5682_I2S_M_D_2 (0x1 << 8)
  722. #define RT5682_I2S_M_D_3 (0x2 << 8)
  723. #define RT5682_I2S_M_D_4 (0x3 << 8)
  724. #define RT5682_I2S_M_D_6 (0x4 << 8)
  725. #define RT5682_I2S_M_D_8 (0x5 << 8)
  726. #define RT5682_I2S_M_D_12 (0x6 << 8)
  727. #define RT5682_I2S_M_D_16 (0x7 << 8)
  728. #define RT5682_I2S_M_D_24 (0x8 << 8)
  729. #define RT5682_I2S_M_D_32 (0x9 << 8)
  730. #define RT5682_I2S_M_D_48 (0x10 << 8)
  731. #define RT5682_I2S_CLK_SRC_MASK (0x7 << 4)
  732. #define RT5682_I2S_CLK_SRC_SFT 4
  733. #define RT5682_I2S_CLK_SRC_MCLK (0x0 << 4)
  734. #define RT5682_I2S_CLK_SRC_PLL1 (0x1 << 4)
  735. #define RT5682_I2S_CLK_SRC_PLL2 (0x2 << 4)
  736. #define RT5682_I2S_CLK_SRC_SDW (0x3 << 4)
  737. #define RT5682_I2S_CLK_SRC_RCCLK (0x4 << 4) /* 25M */
  738. #define RT5682_DAC_OSR_MASK (0xf << 0)
  739. #define RT5682_DAC_OSR_SFT 0
  740. #define RT5682_DAC_OSR_D_1 (0x0 << 0)
  741. #define RT5682_DAC_OSR_D_2 (0x1 << 0)
  742. #define RT5682_DAC_OSR_D_4 (0x2 << 0)
  743. #define RT5682_DAC_OSR_D_6 (0x3 << 0)
  744. #define RT5682_DAC_OSR_D_8 (0x4 << 0)
  745. #define RT5682_DAC_OSR_D_12 (0x5 << 0)
  746. #define RT5682_DAC_OSR_D_16 (0x6 << 0)
  747. #define RT5682_DAC_OSR_D_24 (0x7 << 0)
  748. #define RT5682_DAC_OSR_D_32 (0x8 << 0)
  749. #define RT5682_DAC_OSR_D_48 (0x9 << 0)
  750. /* ADC/DAC Clock Control 2 (0x0074) */
  751. #define RT5682_I2S2_BCLK_MS2_MASK (0x1 << 11)
  752. #define RT5682_I2S2_BCLK_MS2_SFT 11
  753. #define RT5682_I2S2_BCLK_MS2_32 (0x0 << 11)
  754. #define RT5682_I2S2_BCLK_MS2_64 (0x1 << 11)
  755. /* TDM control 1 (0x0079) */
  756. #define RT5682_TDM_TX_CH_MASK (0x3 << 12)
  757. #define RT5682_TDM_TX_CH_2 (0x0 << 12)
  758. #define RT5682_TDM_TX_CH_4 (0x1 << 12)
  759. #define RT5682_TDM_TX_CH_6 (0x2 << 12)
  760. #define RT5682_TDM_TX_CH_8 (0x3 << 12)
  761. #define RT5682_TDM_RX_CH_MASK (0x3 << 8)
  762. #define RT5682_TDM_RX_CH_2 (0x0 << 8)
  763. #define RT5682_TDM_RX_CH_4 (0x1 << 8)
  764. #define RT5682_TDM_RX_CH_6 (0x2 << 8)
  765. #define RT5682_TDM_RX_CH_8 (0x3 << 8)
  766. #define RT5682_TDM_ADC_LCA_MASK (0xf << 4)
  767. #define RT5682_TDM_ADC_LCA_SFT 4
  768. #define RT5682_TDM_ADC_DL_SFT 0
  769. /* TDM control 2 (0x007a) */
  770. #define RT5682_IF1_ADC1_SEL_SFT 14
  771. #define RT5682_IF1_ADC2_SEL_SFT 12
  772. #define RT5682_IF1_ADC3_SEL_SFT 10
  773. #define RT5682_IF1_ADC4_SEL_SFT 8
  774. #define RT5682_TDM_ADC_SEL_SFT 4
  775. /* TDM control 3 (0x007b) */
  776. #define RT5682_TDM_EN (0x1 << 7)
  777. /* TDM/I2S control (0x007e) */
  778. #define RT5682_TDM_S_BP_MASK (0x1 << 15)
  779. #define RT5682_TDM_S_BP_SFT 15
  780. #define RT5682_TDM_S_BP_NOR (0x0 << 15)
  781. #define RT5682_TDM_S_BP_INV (0x1 << 15)
  782. #define RT5682_TDM_S_LP_MASK (0x1 << 14)
  783. #define RT5682_TDM_S_LP_SFT 14
  784. #define RT5682_TDM_S_LP_NOR (0x0 << 14)
  785. #define RT5682_TDM_S_LP_INV (0x1 << 14)
  786. #define RT5682_TDM_DF_MASK (0x7 << 11)
  787. #define RT5682_TDM_DF_SFT 11
  788. #define RT5682_TDM_DF_I2S (0x0 << 11)
  789. #define RT5682_TDM_DF_LEFT (0x1 << 11)
  790. #define RT5682_TDM_DF_PCM_A (0x2 << 11)
  791. #define RT5682_TDM_DF_PCM_B (0x3 << 11)
  792. #define RT5682_TDM_DF_PCM_A_N (0x6 << 11)
  793. #define RT5682_TDM_DF_PCM_B_N (0x7 << 11)
  794. #define RT5682_TDM_BCLK_MS1_MASK (0x3 << 9)
  795. #define RT5682_TDM_BCLK_MS1_SFT 9
  796. #define RT5682_TDM_BCLK_MS1_32 (0x0 << 9)
  797. #define RT5682_TDM_BCLK_MS1_64 (0x1 << 9)
  798. #define RT5682_TDM_BCLK_MS1_128 (0x2 << 9)
  799. #define RT5682_TDM_BCLK_MS1_256 (0x3 << 9)
  800. #define RT5682_TDM_CL_MASK (0x3 << 4)
  801. #define RT5682_TDM_CL_16 (0x0 << 4)
  802. #define RT5682_TDM_CL_20 (0x1 << 4)
  803. #define RT5682_TDM_CL_24 (0x2 << 4)
  804. #define RT5682_TDM_CL_32 (0x3 << 4)
  805. #define RT5682_TDM_M_BP_MASK (0x1 << 2)
  806. #define RT5682_TDM_M_BP_SFT 2
  807. #define RT5682_TDM_M_BP_NOR (0x0 << 2)
  808. #define RT5682_TDM_M_BP_INV (0x1 << 2)
  809. #define RT5682_TDM_M_LP_MASK (0x1 << 1)
  810. #define RT5682_TDM_M_LP_SFT 1
  811. #define RT5682_TDM_M_LP_NOR (0x0 << 1)
  812. #define RT5682_TDM_M_LP_INV (0x1 << 1)
  813. #define RT5682_TDM_MS_MASK (0x1 << 0)
  814. #define RT5682_TDM_MS_SFT 0
  815. #define RT5682_TDM_MS_S (0x0 << 0)
  816. #define RT5682_TDM_MS_M (0x1 << 0)
  817. /* Global Clock Control (0x0080) */
  818. #define RT5682_SCLK_SRC_MASK (0x7 << 13)
  819. #define RT5682_SCLK_SRC_SFT 13
  820. #define RT5682_SCLK_SRC_MCLK (0x0 << 13)
  821. #define RT5682_SCLK_SRC_PLL1 (0x1 << 13)
  822. #define RT5682_SCLK_SRC_PLL2 (0x2 << 13)
  823. #define RT5682_SCLK_SRC_SDW (0x3 << 13)
  824. #define RT5682_SCLK_SRC_RCCLK (0x4 << 13)
  825. #define RT5682_PLL2_SRC_MASK (0x3 << 10)
  826. #define RT5682_PLL2_SRC_SFT 10
  827. #define RT5682_PLL2_SRC_MCLK (0x0 << 10)
  828. #define RT5682_PLL2_SRC_BCLK1 (0x1 << 10)
  829. #define RT5682_PLL2_SRC_SDW (0x2 << 10)
  830. #define RT5682_PLL2_SRC_RC (0x3 << 10)
  831. #define RT5682_PLL1_SRC_MASK (0x3 << 8)
  832. #define RT5682_PLL1_SRC_SFT 8
  833. #define RT5682_PLL1_SRC_MCLK (0x0 << 8)
  834. #define RT5682_PLL1_SRC_BCLK1 (0x1 << 8)
  835. #define RT5682_PLL1_SRC_SDW (0x2 << 8)
  836. #define RT5682_PLL1_SRC_RC (0x3 << 8)
  837. #define RT5682_PLL_INP_MAX 40000000
  838. #define RT5682_PLL_INP_MIN 256000
  839. /* PLL M/N/K Code Control 1 (0x0081) */
  840. #define RT5682_PLL_N_MAX 0x001ff
  841. #define RT5682_PLL_N_MASK (RT5682_PLL_N_MAX << 7)
  842. #define RT5682_PLL_N_SFT 7
  843. #define RT5682_PLL_K_MAX 0x001f
  844. #define RT5682_PLL_K_MASK (RT5682_PLL_K_MAX)
  845. #define RT5682_PLL_K_SFT 0
  846. /* PLL M/N/K Code Control 2 (0x0082) */
  847. #define RT5682_PLL_M_MAX 0x00f
  848. #define RT5682_PLL_M_MASK (RT5682_PLL_M_MAX << 12)
  849. #define RT5682_PLL_M_SFT 12
  850. #define RT5682_PLL_M_BP (0x1 << 11)
  851. #define RT5682_PLL_M_BP_SFT 11
  852. #define RT5682_PLL_K_BP (0x1 << 10)
  853. #define RT5682_PLL_K_BP_SFT 10
  854. #define RT5682_PLL_RST (0x1 << 1)
  855. /* PLL tracking mode 1 (0x0083) */
  856. #define RT5682_DA_ASRC_MASK (0x1 << 13)
  857. #define RT5682_DA_ASRC_SFT 13
  858. #define RT5682_DAC_STO1_ASRC_MASK (0x1 << 12)
  859. #define RT5682_DAC_STO1_ASRC_SFT 12
  860. #define RT5682_AD_ASRC_MASK (0x1 << 8)
  861. #define RT5682_AD_ASRC_SFT 8
  862. #define RT5682_AD_ASRC_SEL_MASK (0x1 << 4)
  863. #define RT5682_AD_ASRC_SEL_SFT 4
  864. #define RT5682_DMIC_ASRC_MASK (0x1 << 3)
  865. #define RT5682_DMIC_ASRC_SFT 3
  866. #define RT5682_ADC_STO1_ASRC_MASK (0x1 << 2)
  867. #define RT5682_ADC_STO1_ASRC_SFT 2
  868. #define RT5682_DA_ASRC_SEL_MASK (0x1 << 0)
  869. #define RT5682_DA_ASRC_SEL_SFT 0
  870. /* PLL tracking mode 2 3 (0x0084)(0x0085)*/
  871. #define RT5682_FILTER_CLK_SEL_MASK (0x7 << 12)
  872. #define RT5682_FILTER_CLK_SEL_SFT 12
  873. #define RT5682_FILTER_CLK_DIV_MASK (0xf << 8)
  874. #define RT5682_FILTER_CLK_DIV_SFT 8
  875. /* ASRC Control 4 (0x0086) */
  876. #define RT5682_ASRCIN_FTK_N1_MASK (0x3 << 14)
  877. #define RT5682_ASRCIN_FTK_N1_SFT 14
  878. #define RT5682_ASRCIN_FTK_N2_MASK (0x3 << 12)
  879. #define RT5682_ASRCIN_FTK_N2_SFT 12
  880. #define RT5682_ASRCIN_FTK_M1_MASK (0x7 << 8)
  881. #define RT5682_ASRCIN_FTK_M1_SFT 8
  882. #define RT5682_ASRCIN_FTK_M2_MASK (0x7 << 4)
  883. #define RT5682_ASRCIN_FTK_M2_SFT 4
  884. /* SoundWire reference clk (0x008d) */
  885. #define RT5682_PLL2_OUT_MASK (0x1 << 8)
  886. #define RT5682_PLL2_OUT_98M (0x0 << 8)
  887. #define RT5682_PLL2_OUT_49M (0x1 << 8)
  888. #define RT5682_SDW_REF_2_MASK (0xf << 4)
  889. #define RT5682_SDW_REF_2_SFT 4
  890. #define RT5682_SDW_REF_2_48K (0x0 << 4)
  891. #define RT5682_SDW_REF_2_96K (0x1 << 4)
  892. #define RT5682_SDW_REF_2_192K (0x2 << 4)
  893. #define RT5682_SDW_REF_2_32K (0x3 << 4)
  894. #define RT5682_SDW_REF_2_24K (0x4 << 4)
  895. #define RT5682_SDW_REF_2_16K (0x5 << 4)
  896. #define RT5682_SDW_REF_2_12K (0x6 << 4)
  897. #define RT5682_SDW_REF_2_8K (0x7 << 4)
  898. #define RT5682_SDW_REF_2_44K (0x8 << 4)
  899. #define RT5682_SDW_REF_2_88K (0x9 << 4)
  900. #define RT5682_SDW_REF_2_176K (0xa << 4)
  901. #define RT5682_SDW_REF_2_353K (0xb << 4)
  902. #define RT5682_SDW_REF_2_22K (0xc << 4)
  903. #define RT5682_SDW_REF_2_384K (0xd << 4)
  904. #define RT5682_SDW_REF_2_11K (0xe << 4)
  905. #define RT5682_SDW_REF_1_MASK (0xf << 0)
  906. #define RT5682_SDW_REF_1_SFT 0
  907. #define RT5682_SDW_REF_1_48K (0x0 << 0)
  908. #define RT5682_SDW_REF_1_96K (0x1 << 0)
  909. #define RT5682_SDW_REF_1_192K (0x2 << 0)
  910. #define RT5682_SDW_REF_1_32K (0x3 << 0)
  911. #define RT5682_SDW_REF_1_24K (0x4 << 0)
  912. #define RT5682_SDW_REF_1_16K (0x5 << 0)
  913. #define RT5682_SDW_REF_1_12K (0x6 << 0)
  914. #define RT5682_SDW_REF_1_8K (0x7 << 0)
  915. #define RT5682_SDW_REF_1_44K (0x8 << 0)
  916. #define RT5682_SDW_REF_1_88K (0x9 << 0)
  917. #define RT5682_SDW_REF_1_176K (0xa << 0)
  918. #define RT5682_SDW_REF_1_353K (0xb << 0)
  919. #define RT5682_SDW_REF_1_22K (0xc << 0)
  920. #define RT5682_SDW_REF_1_384K (0xd << 0)
  921. #define RT5682_SDW_REF_1_11K (0xe << 0)
  922. /* Depop Mode Control 1 (0x008e) */
  923. #define RT5682_PUMP_EN (0x1 << 3)
  924. #define RT5682_PUMP_EN_SFT 3
  925. #define RT5682_CAPLESS_EN (0x1 << 0)
  926. #define RT5682_CAPLESS_EN_SFT 0
  927. /* Depop Mode Control 2 (0x8f) */
  928. #define RT5682_RAMP_MASK (0x1 << 12)
  929. #define RT5682_RAMP_SFT 12
  930. #define RT5682_RAMP_DIS (0x0 << 12)
  931. #define RT5682_RAMP_EN (0x1 << 12)
  932. #define RT5682_BPS_MASK (0x1 << 11)
  933. #define RT5682_BPS_SFT 11
  934. #define RT5682_BPS_DIS (0x0 << 11)
  935. #define RT5682_BPS_EN (0x1 << 11)
  936. #define RT5682_FAST_UPDN_MASK (0x1 << 10)
  937. #define RT5682_FAST_UPDN_SFT 10
  938. #define RT5682_FAST_UPDN_DIS (0x0 << 10)
  939. #define RT5682_FAST_UPDN_EN (0x1 << 10)
  940. #define RT5682_VLO_MASK (0x1 << 7)
  941. #define RT5682_VLO_SFT 7
  942. #define RT5682_VLO_3V (0x0 << 7)
  943. #define RT5682_VLO_33V (0x1 << 7)
  944. /* HPOUT charge pump 1 (0x0091) */
  945. #define RT5682_OSW_L_MASK (0x1 << 11)
  946. #define RT5682_OSW_L_SFT 11
  947. #define RT5682_OSW_L_DIS (0x0 << 11)
  948. #define RT5682_OSW_L_EN (0x1 << 11)
  949. #define RT5682_OSW_R_MASK (0x1 << 10)
  950. #define RT5682_OSW_R_SFT 10
  951. #define RT5682_OSW_R_DIS (0x0 << 10)
  952. #define RT5682_OSW_R_EN (0x1 << 10)
  953. #define RT5682_PM_HP_MASK (0x3 << 8)
  954. #define RT5682_PM_HP_SFT 8
  955. #define RT5682_PM_HP_LV (0x0 << 8)
  956. #define RT5682_PM_HP_MV (0x1 << 8)
  957. #define RT5682_PM_HP_HV (0x2 << 8)
  958. #define RT5682_IB_HP_MASK (0x3 << 6)
  959. #define RT5682_IB_HP_SFT 6
  960. #define RT5682_IB_HP_125IL (0x0 << 6)
  961. #define RT5682_IB_HP_25IL (0x1 << 6)
  962. #define RT5682_IB_HP_5IL (0x2 << 6)
  963. #define RT5682_IB_HP_1IL (0x3 << 6)
  964. /* Micbias Control1 (0x93) */
  965. #define RT5682_MIC1_OV_MASK (0x3 << 14)
  966. #define RT5682_MIC1_OV_SFT 14
  967. #define RT5682_MIC1_OV_2V7 (0x0 << 14)
  968. #define RT5682_MIC1_OV_2V4 (0x1 << 14)
  969. #define RT5682_MIC1_OV_2V25 (0x3 << 14)
  970. #define RT5682_MIC1_OV_1V8 (0x4 << 14)
  971. #define RT5682_MIC1_CLK_MASK (0x1 << 13)
  972. #define RT5682_MIC1_CLK_SFT 13
  973. #define RT5682_MIC1_CLK_DIS (0x0 << 13)
  974. #define RT5682_MIC1_CLK_EN (0x1 << 13)
  975. #define RT5682_MIC1_OVCD_MASK (0x1 << 12)
  976. #define RT5682_MIC1_OVCD_SFT 12
  977. #define RT5682_MIC1_OVCD_DIS (0x0 << 12)
  978. #define RT5682_MIC1_OVCD_EN (0x1 << 12)
  979. #define RT5682_MIC1_OVTH_MASK (0x3 << 10)
  980. #define RT5682_MIC1_OVTH_SFT 10
  981. #define RT5682_MIC1_OVTH_768UA (0x0 << 10)
  982. #define RT5682_MIC1_OVTH_960UA (0x1 << 10)
  983. #define RT5682_MIC1_OVTH_1152UA (0x2 << 10)
  984. #define RT5682_MIC1_OVTH_1960UA (0x3 << 10)
  985. #define RT5682_MIC2_OV_MASK (0x3 << 8)
  986. #define RT5682_MIC2_OV_SFT 8
  987. #define RT5682_MIC2_OV_2V7 (0x0 << 8)
  988. #define RT5682_MIC2_OV_2V4 (0x1 << 8)
  989. #define RT5682_MIC2_OV_2V25 (0x3 << 8)
  990. #define RT5682_MIC2_OV_1V8 (0x4 << 8)
  991. #define RT5682_MIC2_CLK_MASK (0x1 << 7)
  992. #define RT5682_MIC2_CLK_SFT 7
  993. #define RT5682_MIC2_CLK_DIS (0x0 << 7)
  994. #define RT5682_MIC2_CLK_EN (0x1 << 7)
  995. #define RT5682_MIC2_OVTH_MASK (0x3 << 4)
  996. #define RT5682_MIC2_OVTH_SFT 4
  997. #define RT5682_MIC2_OVTH_768UA (0x0 << 4)
  998. #define RT5682_MIC2_OVTH_960UA (0x1 << 4)
  999. #define RT5682_MIC2_OVTH_1152UA (0x2 << 4)
  1000. #define RT5682_MIC2_OVTH_1960UA (0x3 << 4)
  1001. #define RT5682_PWR_MB_MASK (0x1 << 3)
  1002. #define RT5682_PWR_MB_SFT 3
  1003. #define RT5682_PWR_MB_PD (0x0 << 3)
  1004. #define RT5682_PWR_MB_PU (0x1 << 3)
  1005. /* Micbias Control2 (0x0094) */
  1006. #define RT5682_PWR_CLK25M_MASK (0x1 << 9)
  1007. #define RT5682_PWR_CLK25M_SFT 9
  1008. #define RT5682_PWR_CLK25M_PD (0x0 << 9)
  1009. #define RT5682_PWR_CLK25M_PU (0x1 << 9)
  1010. #define RT5682_PWR_CLK1M_MASK (0x1 << 8)
  1011. #define RT5682_PWR_CLK1M_SFT 8
  1012. #define RT5682_PWR_CLK1M_PD (0x0 << 8)
  1013. #define RT5682_PWR_CLK1M_PU (0x1 << 8)
  1014. /* PLL2 M/N/K Code Control 1 (0x009b) */
  1015. #define RT5682_PLL2F_K_MASK (0x1f << 8)
  1016. #define RT5682_PLL2F_K_SFT 8
  1017. #define RT5682_PLL2B_K_MASK (0xf << 4)
  1018. #define RT5682_PLL2B_K_SFT 4
  1019. #define RT5682_PLL2B_M_MASK (0xf << 0)
  1020. /* PLL2 M/N/K Code Control 2 (0x009c) */
  1021. #define RT5682_PLL2F_M_MASK (0x3f << 8)
  1022. #define RT5682_PLL2F_M_SFT 8
  1023. #define RT5682_PLL2B_N_MASK (0x3f << 0)
  1024. /* PLL2 M/N/K Code Control 2 (0x009d) */
  1025. #define RT5682_PLL2F_N_MASK (0x7f << 8)
  1026. #define RT5682_PLL2F_N_SFT 8
  1027. /* PLL2 M/N/K Code Control 2 (0x009e) */
  1028. #define RT5682_PLL2B_SEL_PS_MASK (0x1 << 13)
  1029. #define RT5682_PLL2B_SEL_PS_SFT 13
  1030. #define RT5682_PLL2B_PS_BYP_MASK (0x1 << 12)
  1031. #define RT5682_PLL2B_PS_BYP_SFT 12
  1032. #define RT5682_PLL2B_M_BP_MASK (0x1 << 11)
  1033. #define RT5682_PLL2B_M_BP_SFT 11
  1034. #define RT5682_PLL2F_M_BP_MASK (0x1 << 7)
  1035. #define RT5682_PLL2F_M_BP_SFT 7
  1036. /* RC Clock Control (0x009f) */
  1037. #define RT5682_POW_IRQ (0x1 << 15)
  1038. #define RT5682_POW_JDH (0x1 << 14)
  1039. #define RT5682_POW_JDL (0x1 << 13)
  1040. #define RT5682_POW_ANA (0x1 << 12)
  1041. /* I2S Master Mode Clock Control 1 (0x00a0) */
  1042. #define RT5682_CLK_SRC_MCLK (0x0)
  1043. #define RT5682_CLK_SRC_PLL1 (0x1)
  1044. #define RT5682_CLK_SRC_PLL2 (0x2)
  1045. #define RT5682_CLK_SRC_SDW (0x3)
  1046. #define RT5682_CLK_SRC_RCCLK (0x4)
  1047. #define RT5682_I2S_PD_1 (0x0)
  1048. #define RT5682_I2S_PD_2 (0x1)
  1049. #define RT5682_I2S_PD_3 (0x2)
  1050. #define RT5682_I2S_PD_4 (0x3)
  1051. #define RT5682_I2S_PD_6 (0x4)
  1052. #define RT5682_I2S_PD_8 (0x5)
  1053. #define RT5682_I2S_PD_12 (0x6)
  1054. #define RT5682_I2S_PD_16 (0x7)
  1055. #define RT5682_I2S_PD_24 (0x8)
  1056. #define RT5682_I2S_PD_32 (0x9)
  1057. #define RT5682_I2S_PD_48 (0xa)
  1058. #define RT5682_I2S2_SRC_MASK (0x3 << 4)
  1059. #define RT5682_I2S2_SRC_SFT 4
  1060. #define RT5682_I2S2_M_PD_MASK (0xf << 0)
  1061. #define RT5682_I2S2_M_PD_SFT 0
  1062. /* IRQ Control 1 (0x00b6) */
  1063. #define RT5682_JD1_PULSE_EN_MASK (0x1 << 10)
  1064. #define RT5682_JD1_PULSE_EN_SFT 10
  1065. #define RT5682_JD1_PULSE_DIS (0x0 << 10)
  1066. #define RT5682_JD1_PULSE_EN (0x1 << 10)
  1067. /* IRQ Control 2 (0x00b7) */
  1068. #define RT5682_JD1_EN_MASK (0x1 << 15)
  1069. #define RT5682_JD1_EN_SFT 15
  1070. #define RT5682_JD1_DIS (0x0 << 15)
  1071. #define RT5682_JD1_EN (0x1 << 15)
  1072. #define RT5682_JD1_POL_MASK (0x1 << 13)
  1073. #define RT5682_JD1_POL_NOR (0x0 << 13)
  1074. #define RT5682_JD1_POL_INV (0x1 << 13)
  1075. #define RT5682_JD1_IRQ_MASK (0x1 << 10)
  1076. #define RT5682_JD1_IRQ_LEV (0x0 << 10)
  1077. #define RT5682_JD1_IRQ_PUL (0x1 << 10)
  1078. /* IRQ Control 3 (0x00b8) */
  1079. #define RT5682_IL_IRQ_MASK (0x1 << 7)
  1080. #define RT5682_IL_IRQ_DIS (0x0 << 7)
  1081. #define RT5682_IL_IRQ_EN (0x1 << 7)
  1082. #define RT5682_IL_IRQ_TYPE_MASK (0x1 << 4)
  1083. #define RT5682_IL_IRQ_LEV (0x0 << 4)
  1084. #define RT5682_IL_IRQ_PUL (0x1 << 4)
  1085. /* GPIO Control 1 (0x00c0) */
  1086. #define RT5682_GP1_PIN_MASK (0x3 << 14)
  1087. #define RT5682_GP1_PIN_SFT 14
  1088. #define RT5682_GP1_PIN_GPIO1 (0x0 << 14)
  1089. #define RT5682_GP1_PIN_IRQ (0x1 << 14)
  1090. #define RT5682_GP1_PIN_DMIC_CLK (0x2 << 14)
  1091. #define RT5682_GP2_PIN_MASK (0x3 << 12)
  1092. #define RT5682_GP2_PIN_SFT 12
  1093. #define RT5682_GP2_PIN_GPIO2 (0x0 << 12)
  1094. #define RT5682_GP2_PIN_LRCK2 (0x1 << 12)
  1095. #define RT5682_GP2_PIN_DMIC_SDA (0x2 << 12)
  1096. #define RT5682_GP3_PIN_MASK (0x3 << 10)
  1097. #define RT5682_GP3_PIN_SFT 10
  1098. #define RT5682_GP3_PIN_GPIO3 (0x0 << 10)
  1099. #define RT5682_GP3_PIN_BCLK2 (0x1 << 10)
  1100. #define RT5682_GP3_PIN_DMIC_CLK (0x2 << 10)
  1101. #define RT5682_GP4_PIN_MASK (0x3 << 8)
  1102. #define RT5682_GP4_PIN_SFT 8
  1103. #define RT5682_GP4_PIN_GPIO4 (0x0 << 8)
  1104. #define RT5682_GP4_PIN_ADCDAT1 (0x1 << 8)
  1105. #define RT5682_GP4_PIN_DMIC_CLK (0x2 << 8)
  1106. #define RT5682_GP4_PIN_ADCDAT2 (0x3 << 8)
  1107. #define RT5682_GP5_PIN_MASK (0x3 << 6)
  1108. #define RT5682_GP5_PIN_SFT 6
  1109. #define RT5682_GP5_PIN_GPIO5 (0x0 << 6)
  1110. #define RT5682_GP5_PIN_DACDAT1 (0x1 << 6)
  1111. #define RT5682_GP5_PIN_DMIC_SDA (0x2 << 6)
  1112. #define RT5682_GP6_PIN_MASK (0x1 << 5)
  1113. #define RT5682_GP6_PIN_SFT 5
  1114. #define RT5682_GP6_PIN_GPIO6 (0x0 << 5)
  1115. #define RT5682_GP6_PIN_LRCK1 (0x1 << 5)
  1116. /* GPIO Control 2 (0x00c1)*/
  1117. #define RT5682_GP1_PF_MASK (0x1 << 15)
  1118. #define RT5682_GP1_PF_IN (0x0 << 15)
  1119. #define RT5682_GP1_PF_OUT (0x1 << 15)
  1120. #define RT5682_GP1_OUT_MASK (0x1 << 14)
  1121. #define RT5682_GP1_OUT_L (0x0 << 14)
  1122. #define RT5682_GP1_OUT_H (0x1 << 14)
  1123. #define RT5682_GP2_PF_MASK (0x1 << 13)
  1124. #define RT5682_GP2_PF_IN (0x0 << 13)
  1125. #define RT5682_GP2_PF_OUT (0x1 << 13)
  1126. #define RT5682_GP2_OUT_MASK (0x1 << 12)
  1127. #define RT5682_GP2_OUT_L (0x0 << 12)
  1128. #define RT5682_GP2_OUT_H (0x1 << 12)
  1129. #define RT5682_GP3_PF_MASK (0x1 << 11)
  1130. #define RT5682_GP3_PF_IN (0x0 << 11)
  1131. #define RT5682_GP3_PF_OUT (0x1 << 11)
  1132. #define RT5682_GP3_OUT_MASK (0x1 << 10)
  1133. #define RT5682_GP3_OUT_L (0x0 << 10)
  1134. #define RT5682_GP3_OUT_H (0x1 << 10)
  1135. #define RT5682_GP4_PF_MASK (0x1 << 9)
  1136. #define RT5682_GP4_PF_IN (0x0 << 9)
  1137. #define RT5682_GP4_PF_OUT (0x1 << 9)
  1138. #define RT5682_GP4_OUT_MASK (0x1 << 8)
  1139. #define RT5682_GP4_OUT_L (0x0 << 8)
  1140. #define RT5682_GP4_OUT_H (0x1 << 8)
  1141. #define RT5682_GP5_PF_MASK (0x1 << 7)
  1142. #define RT5682_GP5_PF_IN (0x0 << 7)
  1143. #define RT5682_GP5_PF_OUT (0x1 << 7)
  1144. #define RT5682_GP5_OUT_MASK (0x1 << 6)
  1145. #define RT5682_GP5_OUT_L (0x0 << 6)
  1146. #define RT5682_GP5_OUT_H (0x1 << 6)
  1147. #define RT5682_GP6_PF_MASK (0x1 << 5)
  1148. #define RT5682_GP6_PF_IN (0x0 << 5)
  1149. #define RT5682_GP6_PF_OUT (0x1 << 5)
  1150. #define RT5682_GP6_OUT_MASK (0x1 << 4)
  1151. #define RT5682_GP6_OUT_L (0x0 << 4)
  1152. #define RT5682_GP6_OUT_H (0x1 << 4)
  1153. /* GPIO Status (0x00c2) */
  1154. #define RT5682_GP6_STA (0x1 << 6)
  1155. #define RT5682_GP5_STA (0x1 << 5)
  1156. #define RT5682_GP4_STA (0x1 << 4)
  1157. #define RT5682_GP3_STA (0x1 << 3)
  1158. #define RT5682_GP2_STA (0x1 << 2)
  1159. #define RT5682_GP1_STA (0x1 << 1)
  1160. /* Soft volume and zero cross control 1 (0x00d9) */
  1161. #define RT5682_SV_MASK (0x1 << 15)
  1162. #define RT5682_SV_SFT 15
  1163. #define RT5682_SV_DIS (0x0 << 15)
  1164. #define RT5682_SV_EN (0x1 << 15)
  1165. #define RT5682_ZCD_MASK (0x1 << 10)
  1166. #define RT5682_ZCD_SFT 10
  1167. #define RT5682_ZCD_PD (0x0 << 10)
  1168. #define RT5682_ZCD_PU (0x1 << 10)
  1169. #define RT5682_SV_DLY_MASK (0xf)
  1170. #define RT5682_SV_DLY_SFT 0
  1171. /* Soft volume and zero cross control 2 (0x00da) */
  1172. #define RT5682_ZCD_BST1_CBJ_MASK (0x1 << 7)
  1173. #define RT5682_ZCD_BST1_CBJ_SFT 7
  1174. #define RT5682_ZCD_BST1_CBJ_DIS (0x0 << 7)
  1175. #define RT5682_ZCD_BST1_CBJ_EN (0x1 << 7)
  1176. #define RT5682_ZCD_RECMIX_MASK (0x1)
  1177. #define RT5682_ZCD_RECMIX_SFT 0
  1178. #define RT5682_ZCD_RECMIX_DIS (0x0)
  1179. #define RT5682_ZCD_RECMIX_EN (0x1)
  1180. /* 4 Button Inline Command Control 2 (0x00e3) */
  1181. #define RT5682_4BTN_IL_MASK (0x1 << 15)
  1182. #define RT5682_4BTN_IL_EN (0x1 << 15)
  1183. #define RT5682_4BTN_IL_DIS (0x0 << 15)
  1184. #define RT5682_4BTN_IL_RST_MASK (0x1 << 14)
  1185. #define RT5682_4BTN_IL_NOR (0x1 << 14)
  1186. #define RT5682_4BTN_IL_RST (0x0 << 14)
  1187. /* Analog JD Control (0x00f0) */
  1188. #define RT5682_JDH_RS_MASK (0x1 << 4)
  1189. #define RT5682_JDH_NO_PLUG (0x1 << 4)
  1190. #define RT5682_JDH_PLUG (0x0 << 4)
  1191. /* Bias current control 8 (0x0111) */
  1192. #define RT5682_HPA_CP_BIAS_CTRL_MASK (0x3 << 2)
  1193. #define RT5682_HPA_CP_BIAS_2UA (0x0 << 2)
  1194. #define RT5682_HPA_CP_BIAS_3UA (0x1 << 2)
  1195. #define RT5682_HPA_CP_BIAS_4UA (0x2 << 2)
  1196. #define RT5682_HPA_CP_BIAS_6UA (0x3 << 2)
  1197. /* Charge Pump Internal Register1 (0x0125) */
  1198. #define RT5682_CP_SW_SIZE_MASK (0x7 << 8)
  1199. #define RT5682_CP_SW_SIZE_L (0x4 << 8)
  1200. #define RT5682_CP_SW_SIZE_M (0x2 << 8)
  1201. #define RT5682_CP_SW_SIZE_S (0x1 << 8)
  1202. #define RT5682_CP_CLK_HP_MASK (0x3 << 4)
  1203. #define RT5682_CP_CLK_HP_100KHZ (0x0 << 4)
  1204. #define RT5682_CP_CLK_HP_200KHZ (0x1 << 4)
  1205. #define RT5682_CP_CLK_HP_300KHZ (0x2 << 4)
  1206. #define RT5682_CP_CLK_HP_600KHZ (0x3 << 4)
  1207. /* Pad Driving Control (0x0136) */
  1208. #define RT5682_PAD_DRV_GP1_MASK (0x3 << 14)
  1209. #define RT5682_PAD_DRV_GP1_SFT 14
  1210. #define RT5682_PAD_DRV_GP2_MASK (0x3 << 12)
  1211. #define RT5682_PAD_DRV_GP2_SFT 12
  1212. #define RT5682_PAD_DRV_GP3_MASK (0x3 << 10)
  1213. #define RT5682_PAD_DRV_GP3_SFT 10
  1214. #define RT5682_PAD_DRV_GP4_MASK (0x3 << 8)
  1215. #define RT5682_PAD_DRV_GP4_SFT 8
  1216. #define RT5682_PAD_DRV_GP5_MASK (0x3 << 6)
  1217. #define RT5682_PAD_DRV_GP5_SFT 6
  1218. #define RT5682_PAD_DRV_GP6_MASK (0x3 << 4)
  1219. #define RT5682_PAD_DRV_GP6_SFT 4
  1220. /* Chopper and Clock control for DAC (0x013a)*/
  1221. #define RT5682_CKXEN_DAC1_MASK (0x1 << 13)
  1222. #define RT5682_CKXEN_DAC1_SFT 13
  1223. #define RT5682_CKGEN_DAC1_MASK (0x1 << 12)
  1224. #define RT5682_CKGEN_DAC1_SFT 12
  1225. /* Chopper and Clock control for ADC (0x013b)*/
  1226. #define RT5682_CKXEN_ADC1_MASK (0x1 << 13)
  1227. #define RT5682_CKXEN_ADC1_SFT 13
  1228. #define RT5682_CKGEN_ADC1_MASK (0x1 << 12)
  1229. #define RT5682_CKGEN_ADC1_SFT 12
  1230. /* Volume test (0x013f)*/
  1231. #define RT5682_SEL_CLK_VOL_MASK (0x1 << 15)
  1232. #define RT5682_SEL_CLK_VOL_EN (0x1 << 15)
  1233. #define RT5682_SEL_CLK_VOL_DIS (0x0 << 15)
  1234. /* Test Mode Control 1 (0x0145) */
  1235. #define RT5682_AD2DA_LB_MASK (0x1 << 10)
  1236. #define RT5682_AD2DA_LB_SFT 10
  1237. /* Stereo Noise Gate Control 1 (0x0160) */
  1238. #define RT5682_NG2_EN_MASK (0x1 << 15)
  1239. #define RT5682_NG2_EN (0x1 << 15)
  1240. #define RT5682_NG2_DIS (0x0 << 15)
  1241. /* Stereo1 DAC Silence Detection Control (0x0190) */
  1242. #define RT5682_DEB_STO_DAC_MASK (0x7 << 4)
  1243. #define RT5682_DEB_80_MS (0x0 << 4)
  1244. /* HP Behavior Logic Control 2 (0x01db) */
  1245. #define RT5682_HP_LC2_SIG_SOUR2_MASK (0x1 << 4)
  1246. #define RT5682_HP_LC2_SIG_SOUR2_REG (0x1 << 4)
  1247. #define RT5682_HP_LC2_SIG_SOUR2_DC_CAL (0x0 << 4)
  1248. #define RT5682_HP_LC2_SIG_SOUR1_MASK (0x7)
  1249. #define RT5682_HP_LC2_SIG_SOUR1_1BIT (0x7)
  1250. #define RT5682_HP_LC2_SIG_SOUR1_LEGA (0x2)
  1251. /* SAR ADC Inline Command Control 1 (0x0210) */
  1252. #define RT5682_SAR_BUTT_DET_MASK (0x1 << 15)
  1253. #define RT5682_SAR_BUTT_DET_EN (0x1 << 15)
  1254. #define RT5682_SAR_BUTT_DET_DIS (0x0 << 15)
  1255. #define RT5682_SAR_BUTDET_MODE_MASK (0x1 << 14)
  1256. #define RT5682_SAR_BUTDET_POW_SAV (0x1 << 14)
  1257. #define RT5682_SAR_BUTDET_POW_NORM (0x0 << 14)
  1258. #define RT5682_SAR_BUTDET_RST_MASK (0x1 << 13)
  1259. #define RT5682_SAR_BUTDET_RST_NORMAL (0x1 << 13)
  1260. #define RT5682_SAR_BUTDET_RST (0x0 << 13)
  1261. #define RT5682_SAR_POW_MASK (0x1 << 12)
  1262. #define RT5682_SAR_POW_EN (0x1 << 12)
  1263. #define RT5682_SAR_POW_DIS (0x0 << 12)
  1264. #define RT5682_SAR_RST_MASK (0x1 << 11)
  1265. #define RT5682_SAR_RST_NORMAL (0x1 << 11)
  1266. #define RT5682_SAR_RST (0x0 << 11)
  1267. #define RT5682_SAR_BYPASS_MASK (0x1 << 10)
  1268. #define RT5682_SAR_BYPASS_EN (0x1 << 10)
  1269. #define RT5682_SAR_BYPASS_DIS (0x0 << 10)
  1270. #define RT5682_SAR_SEL_MB1_MASK (0x1 << 9)
  1271. #define RT5682_SAR_SEL_MB1_SEL (0x1 << 9)
  1272. #define RT5682_SAR_SEL_MB1_NOSEL (0x0 << 9)
  1273. #define RT5682_SAR_SEL_MB2_MASK (0x1 << 8)
  1274. #define RT5682_SAR_SEL_MB2_SEL (0x1 << 8)
  1275. #define RT5682_SAR_SEL_MB2_NOSEL (0x0 << 8)
  1276. #define RT5682_SAR_SEL_MODE_MASK (0x1 << 7)
  1277. #define RT5682_SAR_SEL_MODE_CMP (0x1 << 7)
  1278. #define RT5682_SAR_SEL_MODE_ADC (0x0 << 7)
  1279. #define RT5682_SAR_SEL_MB1_MB2_MASK (0x1 << 5)
  1280. #define RT5682_SAR_SEL_MB1_MB2_AUTO (0x1 << 5)
  1281. #define RT5682_SAR_SEL_MB1_MB2_MANU (0x0 << 5)
  1282. #define RT5682_SAR_SEL_SIGNAL_MASK (0x1 << 4)
  1283. #define RT5682_SAR_SEL_SIGNAL_AUTO (0x1 << 4)
  1284. #define RT5682_SAR_SEL_SIGNAL_MANU (0x0 << 4)
  1285. /* SAR ADC Inline Command Control 13 (0x021c) */
  1286. #define RT5682_SAR_SOUR_MASK (0x3f)
  1287. #define RT5682_SAR_SOUR_BTN (0x3f)
  1288. #define RT5682_SAR_SOUR_TYPE (0x0)
  1289. /* soundwire timeout */
  1290. #define RT5682_PROBE_TIMEOUT 5000
  1291. #define RT5682_STEREO_RATES SNDRV_PCM_RATE_8000_192000
  1292. #define RT5682_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  1293. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
  1294. /* System Clock Source */
  1295. enum {
  1296. RT5682_SCLK_S_MCLK,
  1297. RT5682_SCLK_S_PLL1,
  1298. RT5682_SCLK_S_PLL2,
  1299. RT5682_SCLK_S_RCCLK,
  1300. };
  1301. /* PLL Source */
  1302. enum {
  1303. RT5682_PLL1_S_MCLK,
  1304. RT5682_PLL1_S_BCLK1,
  1305. RT5682_PLL1_S_RCCLK,
  1306. RT5682_PLL2_S_MCLK,
  1307. };
  1308. enum {
  1309. RT5682_PLL1,
  1310. RT5682_PLL2,
  1311. RT5682_PLLS,
  1312. };
  1313. enum {
  1314. RT5682_AIF1,
  1315. RT5682_AIF2,
  1316. RT5682_SDW,
  1317. RT5682_AIFS
  1318. };
  1319. /* filter mask */
  1320. enum {
  1321. RT5682_DA_STEREO1_FILTER = 0x1,
  1322. RT5682_AD_STEREO1_FILTER = (0x1 << 1),
  1323. };
  1324. enum {
  1325. RT5682_CLK_SEL_SYS,
  1326. RT5682_CLK_SEL_I2S1_ASRC,
  1327. RT5682_CLK_SEL_I2S2_ASRC,
  1328. };
  1329. #define RT5682_NUM_SUPPLIES 3
  1330. struct rt5682_priv {
  1331. struct snd_soc_component *component;
  1332. struct device *i2c_dev;
  1333. struct rt5682_platform_data pdata;
  1334. struct regmap *regmap;
  1335. struct regmap *sdw_regmap;
  1336. struct snd_soc_jack *hs_jack;
  1337. struct regulator_bulk_data supplies[RT5682_NUM_SUPPLIES];
  1338. struct delayed_work jack_detect_work;
  1339. struct delayed_work jd_check_work;
  1340. struct mutex disable_irq_lock; /* imp-def irq lock protection */
  1341. bool disable_irq;
  1342. struct mutex calibrate_mutex;
  1343. struct sdw_slave *slave;
  1344. enum sdw_slave_status status;
  1345. struct sdw_bus_params params;
  1346. bool hw_init;
  1347. bool first_hw_init;
  1348. bool is_sdw;
  1349. #ifdef CONFIG_COMMON_CLK
  1350. struct clk_hw dai_clks_hw[RT5682_DAI_NUM_CLKS];
  1351. struct clk *mclk;
  1352. #endif
  1353. int sysclk;
  1354. int sysclk_src;
  1355. int lrck[RT5682_AIFS];
  1356. int bclk[RT5682_AIFS];
  1357. int master[RT5682_AIFS];
  1358. int pll_src[RT5682_PLLS];
  1359. int pll_in[RT5682_PLLS];
  1360. int pll_out[RT5682_PLLS];
  1361. int jack_type;
  1362. int irq;
  1363. int irq_work_delay_time;
  1364. };
  1365. extern const char *rt5682_supply_names[RT5682_NUM_SUPPLIES];
  1366. int rt5682_sel_asrc_clk_src(struct snd_soc_component *component,
  1367. unsigned int filter_mask, unsigned int clk_src);
  1368. void rt5682_apply_patch_list(struct rt5682_priv *rt5682, struct device *dev);
  1369. void rt5682_jack_detect_handler(struct work_struct *work);
  1370. bool rt5682_volatile_register(struct device *dev, unsigned int reg);
  1371. bool rt5682_readable_register(struct device *dev, unsigned int reg);
  1372. int rt5682_register_component(struct device *dev);
  1373. void rt5682_calibrate(struct rt5682_priv *rt5682);
  1374. void rt5682_reset(struct rt5682_priv *rt5682);
  1375. int rt5682_parse_dt(struct rt5682_priv *rt5682, struct device *dev);
  1376. int rt5682_register_dai_clks(struct rt5682_priv *rt5682);
  1377. #define RT5682_REG_NUM 318
  1378. extern const struct reg_default rt5682_reg[RT5682_REG_NUM];
  1379. extern const struct snd_soc_dai_ops rt5682_aif1_dai_ops;
  1380. extern const struct snd_soc_dai_ops rt5682_aif2_dai_ops;
  1381. extern const struct snd_soc_component_driver rt5682_soc_component_dev;
  1382. #endif /* __RT5682_H__ */