acp5x.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * AMD ALSA SoC PCM Driver
  4. *
  5. * Copyright (C) 2021 Advanced Micro Devices, Inc. All rights reserved.
  6. */
  7. #include "vg_chip_offset_byte.h"
  8. #include <sound/pcm.h>
  9. #define ACP5x_PHY_BASE_ADDRESS 0x1240000
  10. #define ACP_DEVICE_ID 0x15E2
  11. #define ACP_SOFT_RESET_SOFTRESET_AUDDONE_MASK 0x00010001
  12. #define ACP_PGFSM_CNTL_POWER_ON_MASK 0x01
  13. #define ACP_PGFSM_CNTL_POWER_OFF_MASK 0x00
  14. #define ACP_PGFSM_STATUS_MASK 0x03
  15. #define ACP_POWERED_ON 0x00
  16. #define ACP_POWER_ON_IN_PROGRESS 0x01
  17. #define ACP_POWERED_OFF 0x02
  18. #define ACP_POWER_OFF_IN_PROGRESS 0x03
  19. #define ACP_ERR_INTR_MASK 0x20000000
  20. #define ACP_EXT_INTR_STAT_CLEAR_MASK 0xFFFFFFFF
  21. #define ACP5x_DEVS 4
  22. #define ACP5x_REG_START 0x1240000
  23. #define ACP5x_REG_END 0x1250200
  24. #define ACP5x_I2STDM_REG_START 0x1242400
  25. #define ACP5x_I2STDM_REG_END 0x1242410
  26. #define ACP5x_HS_TDM_REG_START 0x1242814
  27. #define ACP5x_HS_TDM_REG_END 0x1242824
  28. #define I2S_MODE 0
  29. #define ACP5x_I2S_MODE 1
  30. #define ACP5x_RES 4
  31. #define I2S_RX_THRESHOLD 27
  32. #define I2S_TX_THRESHOLD 28
  33. #define HS_TX_THRESHOLD 24
  34. #define HS_RX_THRESHOLD 23
  35. #define I2S_SP_INSTANCE 1
  36. #define I2S_HS_INSTANCE 2
  37. #define ACP_SRAM_PTE_OFFSET 0x02050000
  38. #define ACP_SRAM_SP_PB_PTE_OFFSET 0x0
  39. #define ACP_SRAM_SP_CP_PTE_OFFSET 0x100
  40. #define ACP_SRAM_HS_PB_PTE_OFFSET 0x200
  41. #define ACP_SRAM_HS_CP_PTE_OFFSET 0x300
  42. #define PAGE_SIZE_4K_ENABLE 0x2
  43. #define I2S_SP_TX_MEM_WINDOW_START 0x4000000
  44. #define I2S_SP_RX_MEM_WINDOW_START 0x4020000
  45. #define I2S_HS_TX_MEM_WINDOW_START 0x4040000
  46. #define I2S_HS_RX_MEM_WINDOW_START 0x4060000
  47. #define SP_PB_FIFO_ADDR_OFFSET 0x500
  48. #define SP_CAPT_FIFO_ADDR_OFFSET 0x700
  49. #define HS_PB_FIFO_ADDR_OFFSET 0x900
  50. #define HS_CAPT_FIFO_ADDR_OFFSET 0xB00
  51. #define PLAYBACK_MIN_NUM_PERIODS 2
  52. #define PLAYBACK_MAX_NUM_PERIODS 8
  53. #define PLAYBACK_MAX_PERIOD_SIZE 8192
  54. #define PLAYBACK_MIN_PERIOD_SIZE 1024
  55. #define CAPTURE_MIN_NUM_PERIODS 2
  56. #define CAPTURE_MAX_NUM_PERIODS 8
  57. #define CAPTURE_MAX_PERIOD_SIZE 8192
  58. #define CAPTURE_MIN_PERIOD_SIZE 1024
  59. #define MAX_BUFFER (PLAYBACK_MAX_PERIOD_SIZE * PLAYBACK_MAX_NUM_PERIODS)
  60. #define MIN_BUFFER MAX_BUFFER
  61. #define FIFO_SIZE 0x100
  62. #define DMA_SIZE 0x40
  63. #define FRM_LEN 0x100
  64. #define I2S_MASTER_MODE_ENABLE 1
  65. #define I2S_MASTER_MODE_DISABLE 0
  66. #define SLOT_WIDTH_8 8
  67. #define SLOT_WIDTH_16 16
  68. #define SLOT_WIDTH_24 24
  69. #define SLOT_WIDTH_32 32
  70. #define TDM_ENABLE 1
  71. #define TDM_DISABLE 0
  72. #define ACP5x_ITER_IRER_SAMP_LEN_MASK 0x38
  73. struct i2s_dev_data {
  74. bool tdm_mode;
  75. bool master_mode;
  76. int i2s_irq;
  77. u16 i2s_instance;
  78. u32 tdm_fmt;
  79. void __iomem *acp5x_base;
  80. struct snd_pcm_substream *play_stream;
  81. struct snd_pcm_substream *capture_stream;
  82. struct snd_pcm_substream *i2ssp_play_stream;
  83. struct snd_pcm_substream *i2ssp_capture_stream;
  84. };
  85. struct i2s_stream_instance {
  86. u16 num_pages;
  87. u16 i2s_instance;
  88. u16 direction;
  89. u16 channels;
  90. u32 xfer_resolution;
  91. u32 val;
  92. dma_addr_t dma_addr;
  93. u64 bytescount;
  94. void __iomem *acp5x_base;
  95. u32 lrclk_div;
  96. u32 bclk_div;
  97. };
  98. union acp_dma_count {
  99. struct {
  100. u32 low;
  101. u32 high;
  102. } bcount;
  103. u64 bytescount;
  104. };
  105. struct acp5x_platform_info {
  106. u16 play_i2s_instance;
  107. u16 cap_i2s_instance;
  108. };
  109. union acp_i2stdm_mstrclkgen {
  110. struct {
  111. u32 i2stdm_master_mode : 1;
  112. u32 i2stdm_format_mode : 1;
  113. u32 i2stdm_lrclk_div_val : 9;
  114. u32 i2stdm_bclk_div_val : 11;
  115. u32:10;
  116. } bitfields, bits;
  117. u32 u32_all;
  118. };
  119. /* common header file uses exact offset rather than relative
  120. * offset which requires subtraction logic from base_addr
  121. * for accessing ACP5x MMIO space registers
  122. */
  123. static inline u32 acp_readl(void __iomem *base_addr)
  124. {
  125. return readl(base_addr - ACP5x_PHY_BASE_ADDRESS);
  126. }
  127. static inline void acp_writel(u32 val, void __iomem *base_addr)
  128. {
  129. writel(val, base_addr - ACP5x_PHY_BASE_ADDRESS);
  130. }
  131. int snd_amd_acp_find_config(struct pci_dev *pci);
  132. static inline u64 acp_get_byte_count(struct i2s_stream_instance *rtd,
  133. int direction)
  134. {
  135. union acp_dma_count byte_count;
  136. if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
  137. switch (rtd->i2s_instance) {
  138. case I2S_HS_INSTANCE:
  139. byte_count.bcount.high =
  140. acp_readl(rtd->acp5x_base +
  141. ACP_HS_TX_LINEARPOSCNTR_HIGH);
  142. byte_count.bcount.low =
  143. acp_readl(rtd->acp5x_base +
  144. ACP_HS_TX_LINEARPOSCNTR_LOW);
  145. break;
  146. case I2S_SP_INSTANCE:
  147. default:
  148. byte_count.bcount.high =
  149. acp_readl(rtd->acp5x_base +
  150. ACP_I2S_TX_LINEARPOSCNTR_HIGH);
  151. byte_count.bcount.low =
  152. acp_readl(rtd->acp5x_base +
  153. ACP_I2S_TX_LINEARPOSCNTR_LOW);
  154. }
  155. } else {
  156. switch (rtd->i2s_instance) {
  157. case I2S_HS_INSTANCE:
  158. byte_count.bcount.high =
  159. acp_readl(rtd->acp5x_base +
  160. ACP_HS_RX_LINEARPOSCNTR_HIGH);
  161. byte_count.bcount.low =
  162. acp_readl(rtd->acp5x_base +
  163. ACP_HS_RX_LINEARPOSCNTR_LOW);
  164. break;
  165. case I2S_SP_INSTANCE:
  166. default:
  167. byte_count.bcount.high =
  168. acp_readl(rtd->acp5x_base +
  169. ACP_I2S_RX_LINEARPOSCNTR_HIGH);
  170. byte_count.bcount.low =
  171. acp_readl(rtd->acp5x_base +
  172. ACP_I2S_RX_LINEARPOSCNTR_LOW);
  173. }
  174. }
  175. return byte_count.bytescount;
  176. }
  177. static inline void acp5x_set_i2s_clk(struct i2s_dev_data *adata,
  178. struct i2s_stream_instance *rtd)
  179. {
  180. union acp_i2stdm_mstrclkgen mclkgen;
  181. u32 master_reg;
  182. switch (rtd->i2s_instance) {
  183. case I2S_HS_INSTANCE:
  184. master_reg = ACP_I2STDM2_MSTRCLKGEN;
  185. break;
  186. case I2S_SP_INSTANCE:
  187. default:
  188. master_reg = ACP_I2STDM0_MSTRCLKGEN;
  189. break;
  190. }
  191. mclkgen.bits.i2stdm_master_mode = 0x1;
  192. if (adata->tdm_mode)
  193. mclkgen.bits.i2stdm_format_mode = 0x01;
  194. else
  195. mclkgen.bits.i2stdm_format_mode = 0x00;
  196. mclkgen.bits.i2stdm_bclk_div_val = rtd->bclk_div;
  197. mclkgen.bits.i2stdm_lrclk_div_val = rtd->lrclk_div;
  198. acp_writel(mclkgen.u32_all, rtd->acp5x_base + master_reg);
  199. }