acp3x.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * AMD ALSA SoC PCM Driver
  4. *
  5. * Copyright 2016 Advanced Micro Devices, Inc.
  6. */
  7. #include "chip_offset_byte.h"
  8. #include <sound/pcm.h>
  9. #define I2S_SP_INSTANCE 0x01
  10. #define I2S_BT_INSTANCE 0x02
  11. #define TDM_ENABLE 1
  12. #define TDM_DISABLE 0
  13. #define ACP3x_DEVS 4
  14. #define ACP3x_PHY_BASE_ADDRESS 0x1240000
  15. #define ACP3x_I2S_MODE 0
  16. #define ACP3x_REG_START 0x1240000
  17. #define ACP3x_REG_END 0x1250200
  18. #define ACP3x_I2STDM_REG_START 0x1242400
  19. #define ACP3x_I2STDM_REG_END 0x1242410
  20. #define ACP3x_BT_TDM_REG_START 0x1242800
  21. #define ACP3x_BT_TDM_REG_END 0x1242810
  22. #define I2S_MODE 0x04
  23. #define I2S_RX_THRESHOLD 27
  24. #define I2S_TX_THRESHOLD 28
  25. #define BT_TX_THRESHOLD 26
  26. #define BT_RX_THRESHOLD 25
  27. #define ACP_ERR_INTR_MASK 29
  28. #define ACP3x_POWER_ON 0x00
  29. #define ACP3x_POWER_ON_IN_PROGRESS 0x01
  30. #define ACP3x_POWER_OFF 0x02
  31. #define ACP3x_POWER_OFF_IN_PROGRESS 0x03
  32. #define ACP3x_SOFT_RESET__SoftResetAudDone_MASK 0x00010001
  33. #define ACP_SRAM_PTE_OFFSET 0x02050000
  34. #define ACP_SRAM_SP_PB_PTE_OFFSET 0x0
  35. #define ACP_SRAM_SP_CP_PTE_OFFSET 0x100
  36. #define ACP_SRAM_BT_PB_PTE_OFFSET 0x200
  37. #define ACP_SRAM_BT_CP_PTE_OFFSET 0x300
  38. #define PAGE_SIZE_4K_ENABLE 0x2
  39. #define I2S_SP_TX_MEM_WINDOW_START 0x4000000
  40. #define I2S_SP_RX_MEM_WINDOW_START 0x4020000
  41. #define I2S_BT_TX_MEM_WINDOW_START 0x4040000
  42. #define I2S_BT_RX_MEM_WINDOW_START 0x4060000
  43. #define SP_PB_FIFO_ADDR_OFFSET 0x500
  44. #define SP_CAPT_FIFO_ADDR_OFFSET 0x700
  45. #define BT_PB_FIFO_ADDR_OFFSET 0x900
  46. #define BT_CAPT_FIFO_ADDR_OFFSET 0xB00
  47. #define PLAYBACK_MIN_NUM_PERIODS 2
  48. #define PLAYBACK_MAX_NUM_PERIODS 8
  49. #define PLAYBACK_MAX_PERIOD_SIZE 8192
  50. #define PLAYBACK_MIN_PERIOD_SIZE 1024
  51. #define CAPTURE_MIN_NUM_PERIODS 2
  52. #define CAPTURE_MAX_NUM_PERIODS 8
  53. #define CAPTURE_MAX_PERIOD_SIZE 8192
  54. #define CAPTURE_MIN_PERIOD_SIZE 1024
  55. #define MAX_BUFFER (PLAYBACK_MAX_PERIOD_SIZE * PLAYBACK_MAX_NUM_PERIODS)
  56. #define MIN_BUFFER MAX_BUFFER
  57. #define FIFO_SIZE 0x100
  58. #define DMA_SIZE 0x40
  59. #define FRM_LEN 0x100
  60. #define SLOT_WIDTH_8 0x08
  61. #define SLOT_WIDTH_16 0x10
  62. #define SLOT_WIDTH_24 0x18
  63. #define SLOT_WIDTH_32 0x20
  64. #define ACP_PGFSM_CNTL_POWER_ON_MASK 0x01
  65. #define ACP_PGFSM_CNTL_POWER_OFF_MASK 0x00
  66. #define ACP_PGFSM_STATUS_MASK 0x03
  67. #define ACP_POWERED_ON 0x00
  68. #define ACP_POWER_ON_IN_PROGRESS 0x01
  69. #define ACP_POWERED_OFF 0x02
  70. #define ACP_POWER_OFF_IN_PROGRESS 0x03
  71. #define ACP3x_ITER_IRER_SAMP_LEN_MASK 0x38
  72. #define ACP_EXT_INTR_STAT_CLEAR_MASK 0xFFFFFFFF
  73. struct acp3x_platform_info {
  74. u16 play_i2s_instance;
  75. u16 cap_i2s_instance;
  76. u16 capture_channel;
  77. };
  78. struct i2s_dev_data {
  79. bool tdm_mode;
  80. int i2s_irq;
  81. u16 i2s_instance;
  82. u32 tdm_fmt;
  83. u32 substream_type;
  84. void __iomem *acp3x_base;
  85. struct snd_pcm_substream *play_stream;
  86. struct snd_pcm_substream *capture_stream;
  87. struct snd_pcm_substream *i2ssp_play_stream;
  88. struct snd_pcm_substream *i2ssp_capture_stream;
  89. };
  90. struct i2s_stream_instance {
  91. u16 num_pages;
  92. u16 i2s_instance;
  93. u16 capture_channel;
  94. u16 direction;
  95. u16 channels;
  96. u32 xfer_resolution;
  97. u32 val;
  98. dma_addr_t dma_addr;
  99. u64 bytescount;
  100. void __iomem *acp3x_base;
  101. };
  102. static inline u32 rv_readl(void __iomem *base_addr)
  103. {
  104. return readl(base_addr - ACP3x_PHY_BASE_ADDRESS);
  105. }
  106. static inline void rv_writel(u32 val, void __iomem *base_addr)
  107. {
  108. writel(val, base_addr - ACP3x_PHY_BASE_ADDRESS);
  109. }
  110. static inline u64 acp_get_byte_count(struct i2s_stream_instance *rtd,
  111. int direction)
  112. {
  113. u64 byte_count;
  114. if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
  115. switch (rtd->i2s_instance) {
  116. case I2S_BT_INSTANCE:
  117. byte_count = rv_readl(rtd->acp3x_base +
  118. mmACP_BT_TX_LINEARPOSITIONCNTR_HIGH);
  119. byte_count |= rv_readl(rtd->acp3x_base +
  120. mmACP_BT_TX_LINEARPOSITIONCNTR_LOW);
  121. break;
  122. case I2S_SP_INSTANCE:
  123. default:
  124. byte_count = rv_readl(rtd->acp3x_base +
  125. mmACP_I2S_TX_LINEARPOSITIONCNTR_HIGH);
  126. byte_count |= rv_readl(rtd->acp3x_base +
  127. mmACP_I2S_TX_LINEARPOSITIONCNTR_LOW);
  128. }
  129. } else {
  130. switch (rtd->i2s_instance) {
  131. case I2S_BT_INSTANCE:
  132. byte_count = rv_readl(rtd->acp3x_base +
  133. mmACP_BT_RX_LINEARPOSITIONCNTR_HIGH);
  134. byte_count |= rv_readl(rtd->acp3x_base +
  135. mmACP_BT_RX_LINEARPOSITIONCNTR_LOW);
  136. break;
  137. case I2S_SP_INSTANCE:
  138. default:
  139. byte_count = rv_readl(rtd->acp3x_base +
  140. mmACP_I2S_RX_LINEARPOSITIONCNTR_HIGH);
  141. byte_count |= rv_readl(rtd->acp3x_base +
  142. mmACP_I2S_RX_LINEARPOSITIONCNTR_LOW);
  143. }
  144. }
  145. return byte_count;
  146. }