acp3x-pcm-dma.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526
  1. // SPDX-License-Identifier: GPL-2.0+
  2. //
  3. // AMD ALSA SoC PCM Driver
  4. //
  5. //Copyright 2016 Advanced Micro Devices, Inc.
  6. #include <linux/platform_device.h>
  7. #include <linux/module.h>
  8. #include <linux/err.h>
  9. #include <linux/io.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/pcm_params.h>
  12. #include <sound/soc.h>
  13. #include <sound/soc-dai.h>
  14. #include "acp3x.h"
  15. #define DRV_NAME "acp3x_rv_i2s_dma"
  16. static const struct snd_pcm_hardware acp3x_pcm_hardware_playback = {
  17. .info = SNDRV_PCM_INFO_INTERLEAVED |
  18. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  19. SNDRV_PCM_INFO_BATCH |
  20. SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_MMAP_VALID |
  21. SNDRV_PCM_INFO_PAUSE | SNDRV_PCM_INFO_RESUME,
  22. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S8 |
  23. SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S32_LE,
  24. .channels_min = 2,
  25. .channels_max = 8,
  26. .rates = SNDRV_PCM_RATE_8000_96000,
  27. .rate_min = 8000,
  28. .rate_max = 96000,
  29. .buffer_bytes_max = PLAYBACK_MAX_NUM_PERIODS * PLAYBACK_MAX_PERIOD_SIZE,
  30. .period_bytes_min = PLAYBACK_MIN_PERIOD_SIZE,
  31. .period_bytes_max = PLAYBACK_MAX_PERIOD_SIZE,
  32. .periods_min = PLAYBACK_MIN_NUM_PERIODS,
  33. .periods_max = PLAYBACK_MAX_NUM_PERIODS,
  34. };
  35. static const struct snd_pcm_hardware acp3x_pcm_hardware_capture = {
  36. .info = SNDRV_PCM_INFO_INTERLEAVED |
  37. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  38. SNDRV_PCM_INFO_BATCH |
  39. SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_MMAP_VALID |
  40. SNDRV_PCM_INFO_PAUSE | SNDRV_PCM_INFO_RESUME,
  41. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S8 |
  42. SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S32_LE,
  43. .channels_min = 2,
  44. .channels_max = 2,
  45. .rates = SNDRV_PCM_RATE_8000_48000,
  46. .rate_min = 8000,
  47. .rate_max = 48000,
  48. .buffer_bytes_max = CAPTURE_MAX_NUM_PERIODS * CAPTURE_MAX_PERIOD_SIZE,
  49. .period_bytes_min = CAPTURE_MIN_PERIOD_SIZE,
  50. .period_bytes_max = CAPTURE_MAX_PERIOD_SIZE,
  51. .periods_min = CAPTURE_MIN_NUM_PERIODS,
  52. .periods_max = CAPTURE_MAX_NUM_PERIODS,
  53. };
  54. static irqreturn_t i2s_irq_handler(int irq, void *dev_id)
  55. {
  56. struct i2s_dev_data *rv_i2s_data;
  57. u16 play_flag, cap_flag;
  58. u32 val;
  59. rv_i2s_data = dev_id;
  60. if (!rv_i2s_data)
  61. return IRQ_NONE;
  62. play_flag = 0;
  63. cap_flag = 0;
  64. val = rv_readl(rv_i2s_data->acp3x_base + mmACP_EXTERNAL_INTR_STAT);
  65. if ((val & BIT(BT_TX_THRESHOLD)) && rv_i2s_data->play_stream) {
  66. rv_writel(BIT(BT_TX_THRESHOLD), rv_i2s_data->acp3x_base +
  67. mmACP_EXTERNAL_INTR_STAT);
  68. snd_pcm_period_elapsed(rv_i2s_data->play_stream);
  69. play_flag = 1;
  70. }
  71. if ((val & BIT(I2S_TX_THRESHOLD)) &&
  72. rv_i2s_data->i2ssp_play_stream) {
  73. rv_writel(BIT(I2S_TX_THRESHOLD),
  74. rv_i2s_data->acp3x_base + mmACP_EXTERNAL_INTR_STAT);
  75. snd_pcm_period_elapsed(rv_i2s_data->i2ssp_play_stream);
  76. play_flag = 1;
  77. }
  78. if ((val & BIT(BT_RX_THRESHOLD)) && rv_i2s_data->capture_stream) {
  79. rv_writel(BIT(BT_RX_THRESHOLD), rv_i2s_data->acp3x_base +
  80. mmACP_EXTERNAL_INTR_STAT);
  81. snd_pcm_period_elapsed(rv_i2s_data->capture_stream);
  82. cap_flag = 1;
  83. }
  84. if ((val & BIT(I2S_RX_THRESHOLD)) &&
  85. rv_i2s_data->i2ssp_capture_stream) {
  86. rv_writel(BIT(I2S_RX_THRESHOLD),
  87. rv_i2s_data->acp3x_base + mmACP_EXTERNAL_INTR_STAT);
  88. snd_pcm_period_elapsed(rv_i2s_data->i2ssp_capture_stream);
  89. cap_flag = 1;
  90. }
  91. if (play_flag | cap_flag)
  92. return IRQ_HANDLED;
  93. else
  94. return IRQ_NONE;
  95. }
  96. static void config_acp3x_dma(struct i2s_stream_instance *rtd, int direction)
  97. {
  98. u16 page_idx;
  99. u32 low, high, val, acp_fifo_addr, reg_fifo_addr;
  100. u32 reg_dma_size, reg_fifo_size;
  101. dma_addr_t addr;
  102. addr = rtd->dma_addr;
  103. if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
  104. switch (rtd->i2s_instance) {
  105. case I2S_BT_INSTANCE:
  106. val = ACP_SRAM_BT_PB_PTE_OFFSET;
  107. break;
  108. case I2S_SP_INSTANCE:
  109. default:
  110. val = ACP_SRAM_SP_PB_PTE_OFFSET;
  111. }
  112. } else {
  113. switch (rtd->i2s_instance) {
  114. case I2S_BT_INSTANCE:
  115. val = ACP_SRAM_BT_CP_PTE_OFFSET;
  116. break;
  117. case I2S_SP_INSTANCE:
  118. default:
  119. val = ACP_SRAM_SP_CP_PTE_OFFSET;
  120. }
  121. }
  122. /* Group Enable */
  123. rv_writel(ACP_SRAM_PTE_OFFSET | BIT(31), rtd->acp3x_base +
  124. mmACPAXI2AXI_ATU_BASE_ADDR_GRP_1);
  125. rv_writel(PAGE_SIZE_4K_ENABLE, rtd->acp3x_base +
  126. mmACPAXI2AXI_ATU_PAGE_SIZE_GRP_1);
  127. for (page_idx = 0; page_idx < rtd->num_pages; page_idx++) {
  128. /* Load the low address of page int ACP SRAM through SRBM */
  129. low = lower_32_bits(addr);
  130. high = upper_32_bits(addr);
  131. rv_writel(low, rtd->acp3x_base + mmACP_SCRATCH_REG_0 + val);
  132. high |= BIT(31);
  133. rv_writel(high, rtd->acp3x_base + mmACP_SCRATCH_REG_0 + val
  134. + 4);
  135. /* Move to next physically contiguous page */
  136. val += 8;
  137. addr += PAGE_SIZE;
  138. }
  139. if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
  140. switch (rtd->i2s_instance) {
  141. case I2S_BT_INSTANCE:
  142. reg_dma_size = mmACP_BT_TX_DMA_SIZE;
  143. acp_fifo_addr = ACP_SRAM_PTE_OFFSET +
  144. BT_PB_FIFO_ADDR_OFFSET;
  145. reg_fifo_addr = mmACP_BT_TX_FIFOADDR;
  146. reg_fifo_size = mmACP_BT_TX_FIFOSIZE;
  147. rv_writel(I2S_BT_TX_MEM_WINDOW_START,
  148. rtd->acp3x_base + mmACP_BT_TX_RINGBUFADDR);
  149. break;
  150. case I2S_SP_INSTANCE:
  151. default:
  152. reg_dma_size = mmACP_I2S_TX_DMA_SIZE;
  153. acp_fifo_addr = ACP_SRAM_PTE_OFFSET +
  154. SP_PB_FIFO_ADDR_OFFSET;
  155. reg_fifo_addr = mmACP_I2S_TX_FIFOADDR;
  156. reg_fifo_size = mmACP_I2S_TX_FIFOSIZE;
  157. rv_writel(I2S_SP_TX_MEM_WINDOW_START,
  158. rtd->acp3x_base + mmACP_I2S_TX_RINGBUFADDR);
  159. }
  160. } else {
  161. switch (rtd->i2s_instance) {
  162. case I2S_BT_INSTANCE:
  163. reg_dma_size = mmACP_BT_RX_DMA_SIZE;
  164. acp_fifo_addr = ACP_SRAM_PTE_OFFSET +
  165. BT_CAPT_FIFO_ADDR_OFFSET;
  166. reg_fifo_addr = mmACP_BT_RX_FIFOADDR;
  167. reg_fifo_size = mmACP_BT_RX_FIFOSIZE;
  168. rv_writel(I2S_BT_RX_MEM_WINDOW_START,
  169. rtd->acp3x_base + mmACP_BT_RX_RINGBUFADDR);
  170. break;
  171. case I2S_SP_INSTANCE:
  172. default:
  173. reg_dma_size = mmACP_I2S_RX_DMA_SIZE;
  174. acp_fifo_addr = ACP_SRAM_PTE_OFFSET +
  175. SP_CAPT_FIFO_ADDR_OFFSET;
  176. reg_fifo_addr = mmACP_I2S_RX_FIFOADDR;
  177. reg_fifo_size = mmACP_I2S_RX_FIFOSIZE;
  178. rv_writel(I2S_SP_RX_MEM_WINDOW_START,
  179. rtd->acp3x_base + mmACP_I2S_RX_RINGBUFADDR);
  180. }
  181. }
  182. rv_writel(DMA_SIZE, rtd->acp3x_base + reg_dma_size);
  183. rv_writel(acp_fifo_addr, rtd->acp3x_base + reg_fifo_addr);
  184. rv_writel(FIFO_SIZE, rtd->acp3x_base + reg_fifo_size);
  185. rv_writel(BIT(I2S_RX_THRESHOLD) | BIT(BT_RX_THRESHOLD)
  186. | BIT(I2S_TX_THRESHOLD) | BIT(BT_TX_THRESHOLD),
  187. rtd->acp3x_base + mmACP_EXTERNAL_INTR_CNTL);
  188. }
  189. static int acp3x_dma_open(struct snd_soc_component *component,
  190. struct snd_pcm_substream *substream)
  191. {
  192. struct snd_pcm_runtime *runtime;
  193. struct snd_soc_pcm_runtime *prtd;
  194. struct i2s_dev_data *adata;
  195. struct i2s_stream_instance *i2s_data;
  196. int ret;
  197. runtime = substream->runtime;
  198. prtd = asoc_substream_to_rtd(substream);
  199. component = snd_soc_rtdcom_lookup(prtd, DRV_NAME);
  200. adata = dev_get_drvdata(component->dev);
  201. i2s_data = kzalloc(sizeof(*i2s_data), GFP_KERNEL);
  202. if (!i2s_data)
  203. return -EINVAL;
  204. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  205. runtime->hw = acp3x_pcm_hardware_playback;
  206. else
  207. runtime->hw = acp3x_pcm_hardware_capture;
  208. ret = snd_pcm_hw_constraint_integer(runtime,
  209. SNDRV_PCM_HW_PARAM_PERIODS);
  210. if (ret < 0) {
  211. dev_err(component->dev, "set integer constraint failed\n");
  212. kfree(i2s_data);
  213. return ret;
  214. }
  215. i2s_data->acp3x_base = adata->acp3x_base;
  216. runtime->private_data = i2s_data;
  217. return ret;
  218. }
  219. static int acp3x_dma_hw_params(struct snd_soc_component *component,
  220. struct snd_pcm_substream *substream,
  221. struct snd_pcm_hw_params *params)
  222. {
  223. struct i2s_stream_instance *rtd;
  224. struct snd_soc_pcm_runtime *prtd;
  225. struct snd_soc_card *card;
  226. struct acp3x_platform_info *pinfo;
  227. struct i2s_dev_data *adata;
  228. u64 size;
  229. prtd = asoc_substream_to_rtd(substream);
  230. card = prtd->card;
  231. pinfo = snd_soc_card_get_drvdata(card);
  232. adata = dev_get_drvdata(component->dev);
  233. rtd = substream->runtime->private_data;
  234. if (!rtd)
  235. return -EINVAL;
  236. if (pinfo) {
  237. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  238. rtd->i2s_instance = pinfo->play_i2s_instance;
  239. switch (rtd->i2s_instance) {
  240. case I2S_BT_INSTANCE:
  241. adata->play_stream = substream;
  242. break;
  243. case I2S_SP_INSTANCE:
  244. default:
  245. adata->i2ssp_play_stream = substream;
  246. }
  247. } else {
  248. rtd->i2s_instance = pinfo->cap_i2s_instance;
  249. switch (rtd->i2s_instance) {
  250. case I2S_BT_INSTANCE:
  251. adata->capture_stream = substream;
  252. break;
  253. case I2S_SP_INSTANCE:
  254. default:
  255. adata->i2ssp_capture_stream = substream;
  256. }
  257. }
  258. } else {
  259. pr_err("pinfo failed\n");
  260. }
  261. size = params_buffer_bytes(params);
  262. rtd->dma_addr = substream->runtime->dma_addr;
  263. rtd->num_pages = (PAGE_ALIGN(size) >> PAGE_SHIFT);
  264. config_acp3x_dma(rtd, substream->stream);
  265. return 0;
  266. }
  267. static snd_pcm_uframes_t acp3x_dma_pointer(struct snd_soc_component *component,
  268. struct snd_pcm_substream *substream)
  269. {
  270. struct i2s_stream_instance *rtd;
  271. u32 pos;
  272. u32 buffersize;
  273. u64 bytescount;
  274. rtd = substream->runtime->private_data;
  275. buffersize = frames_to_bytes(substream->runtime,
  276. substream->runtime->buffer_size);
  277. bytescount = acp_get_byte_count(rtd, substream->stream);
  278. if (bytescount > rtd->bytescount)
  279. bytescount -= rtd->bytescount;
  280. pos = do_div(bytescount, buffersize);
  281. return bytes_to_frames(substream->runtime, pos);
  282. }
  283. static int acp3x_dma_new(struct snd_soc_component *component,
  284. struct snd_soc_pcm_runtime *rtd)
  285. {
  286. struct device *parent = component->dev->parent;
  287. snd_pcm_set_managed_buffer_all(rtd->pcm, SNDRV_DMA_TYPE_DEV,
  288. parent, MIN_BUFFER, MAX_BUFFER);
  289. return 0;
  290. }
  291. static int acp3x_dma_close(struct snd_soc_component *component,
  292. struct snd_pcm_substream *substream)
  293. {
  294. struct snd_soc_pcm_runtime *prtd;
  295. struct i2s_dev_data *adata;
  296. struct i2s_stream_instance *ins;
  297. prtd = asoc_substream_to_rtd(substream);
  298. component = snd_soc_rtdcom_lookup(prtd, DRV_NAME);
  299. adata = dev_get_drvdata(component->dev);
  300. ins = substream->runtime->private_data;
  301. if (!ins)
  302. return -EINVAL;
  303. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  304. switch (ins->i2s_instance) {
  305. case I2S_BT_INSTANCE:
  306. adata->play_stream = NULL;
  307. break;
  308. case I2S_SP_INSTANCE:
  309. default:
  310. adata->i2ssp_play_stream = NULL;
  311. }
  312. } else {
  313. switch (ins->i2s_instance) {
  314. case I2S_BT_INSTANCE:
  315. adata->capture_stream = NULL;
  316. break;
  317. case I2S_SP_INSTANCE:
  318. default:
  319. adata->i2ssp_capture_stream = NULL;
  320. }
  321. }
  322. return 0;
  323. }
  324. static const struct snd_soc_component_driver acp3x_i2s_component = {
  325. .name = DRV_NAME,
  326. .open = acp3x_dma_open,
  327. .close = acp3x_dma_close,
  328. .hw_params = acp3x_dma_hw_params,
  329. .pointer = acp3x_dma_pointer,
  330. .pcm_construct = acp3x_dma_new,
  331. };
  332. static int acp3x_audio_probe(struct platform_device *pdev)
  333. {
  334. struct resource *res;
  335. struct i2s_dev_data *adata;
  336. unsigned int irqflags;
  337. int status;
  338. if (!pdev->dev.platform_data) {
  339. dev_err(&pdev->dev, "platform_data not retrieved\n");
  340. return -ENODEV;
  341. }
  342. irqflags = *((unsigned int *)(pdev->dev.platform_data));
  343. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  344. if (!res) {
  345. dev_err(&pdev->dev, "IORESOURCE_MEM FAILED\n");
  346. return -ENODEV;
  347. }
  348. adata = devm_kzalloc(&pdev->dev, sizeof(*adata), GFP_KERNEL);
  349. if (!adata)
  350. return -ENOMEM;
  351. adata->acp3x_base = devm_ioremap(&pdev->dev, res->start,
  352. resource_size(res));
  353. if (!adata->acp3x_base)
  354. return -ENOMEM;
  355. status = platform_get_irq(pdev, 0);
  356. if (status < 0)
  357. return status;
  358. adata->i2s_irq = status;
  359. dev_set_drvdata(&pdev->dev, adata);
  360. status = devm_snd_soc_register_component(&pdev->dev,
  361. &acp3x_i2s_component,
  362. NULL, 0);
  363. if (status) {
  364. dev_err(&pdev->dev, "Fail to register acp i2s component\n");
  365. return -ENODEV;
  366. }
  367. status = devm_request_irq(&pdev->dev, adata->i2s_irq, i2s_irq_handler,
  368. irqflags, "ACP3x_I2S_IRQ", adata);
  369. if (status) {
  370. dev_err(&pdev->dev, "ACP3x I2S IRQ request failed\n");
  371. return -ENODEV;
  372. }
  373. pm_runtime_set_autosuspend_delay(&pdev->dev, 2000);
  374. pm_runtime_use_autosuspend(&pdev->dev);
  375. pm_runtime_enable(&pdev->dev);
  376. pm_runtime_allow(&pdev->dev);
  377. return 0;
  378. }
  379. static int acp3x_audio_remove(struct platform_device *pdev)
  380. {
  381. pm_runtime_disable(&pdev->dev);
  382. return 0;
  383. }
  384. static int acp3x_resume(struct device *dev)
  385. {
  386. struct i2s_dev_data *adata;
  387. u32 val, reg_val, frmt_val;
  388. reg_val = 0;
  389. frmt_val = 0;
  390. adata = dev_get_drvdata(dev);
  391. if (adata->play_stream && adata->play_stream->runtime) {
  392. struct i2s_stream_instance *rtd =
  393. adata->play_stream->runtime->private_data;
  394. config_acp3x_dma(rtd, SNDRV_PCM_STREAM_PLAYBACK);
  395. switch (rtd->i2s_instance) {
  396. case I2S_BT_INSTANCE:
  397. reg_val = mmACP_BTTDM_ITER;
  398. frmt_val = mmACP_BTTDM_TXFRMT;
  399. break;
  400. case I2S_SP_INSTANCE:
  401. default:
  402. reg_val = mmACP_I2STDM_ITER;
  403. frmt_val = mmACP_I2STDM_TXFRMT;
  404. }
  405. rv_writel((rtd->xfer_resolution << 3),
  406. rtd->acp3x_base + reg_val);
  407. }
  408. if (adata->capture_stream && adata->capture_stream->runtime) {
  409. struct i2s_stream_instance *rtd =
  410. adata->capture_stream->runtime->private_data;
  411. config_acp3x_dma(rtd, SNDRV_PCM_STREAM_CAPTURE);
  412. switch (rtd->i2s_instance) {
  413. case I2S_BT_INSTANCE:
  414. reg_val = mmACP_BTTDM_IRER;
  415. frmt_val = mmACP_BTTDM_RXFRMT;
  416. break;
  417. case I2S_SP_INSTANCE:
  418. default:
  419. reg_val = mmACP_I2STDM_IRER;
  420. frmt_val = mmACP_I2STDM_RXFRMT;
  421. }
  422. rv_writel((rtd->xfer_resolution << 3),
  423. rtd->acp3x_base + reg_val);
  424. }
  425. if (adata->tdm_mode == TDM_ENABLE) {
  426. rv_writel(adata->tdm_fmt, adata->acp3x_base + frmt_val);
  427. val = rv_readl(adata->acp3x_base + reg_val);
  428. rv_writel(val | 0x2, adata->acp3x_base + reg_val);
  429. }
  430. rv_writel(1, adata->acp3x_base + mmACP_EXTERNAL_INTR_ENB);
  431. return 0;
  432. }
  433. static int acp3x_pcm_runtime_suspend(struct device *dev)
  434. {
  435. struct i2s_dev_data *adata;
  436. adata = dev_get_drvdata(dev);
  437. rv_writel(0, adata->acp3x_base + mmACP_EXTERNAL_INTR_ENB);
  438. return 0;
  439. }
  440. static int acp3x_pcm_runtime_resume(struct device *dev)
  441. {
  442. struct i2s_dev_data *adata;
  443. adata = dev_get_drvdata(dev);
  444. rv_writel(1, adata->acp3x_base + mmACP_EXTERNAL_INTR_ENB);
  445. return 0;
  446. }
  447. static const struct dev_pm_ops acp3x_pm_ops = {
  448. .runtime_suspend = acp3x_pcm_runtime_suspend,
  449. .runtime_resume = acp3x_pcm_runtime_resume,
  450. .resume = acp3x_resume,
  451. };
  452. static struct platform_driver acp3x_dma_driver = {
  453. .probe = acp3x_audio_probe,
  454. .remove = acp3x_audio_remove,
  455. .driver = {
  456. .name = "acp3x_rv_i2s_dma",
  457. .pm = &acp3x_pm_ops,
  458. },
  459. };
  460. module_platform_driver(acp3x_dma_driver);
  461. MODULE_AUTHOR("[email protected]");
  462. MODULE_AUTHOR("[email protected]");
  463. MODULE_AUTHOR("[email protected]");
  464. MODULE_DESCRIPTION("AMD ACP 3.x PCM Driver");
  465. MODULE_LICENSE("GPL v2");
  466. MODULE_ALIAS("platform:"DRV_NAME);