acp-pcm-dma.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * AMD ALSA SoC PCM Driver for ACP 2.x
  4. *
  5. * Copyright 2014-2015 Advanced Micro Devices, Inc.
  6. */
  7. #include <linux/module.h>
  8. #include <linux/delay.h>
  9. #include <linux/io.h>
  10. #include <linux/iopoll.h>
  11. #include <linux/sizes.h>
  12. #include <linux/pm_runtime.h>
  13. #include <sound/soc.h>
  14. #include <drm/amd_asic_type.h>
  15. #include "acp.h"
  16. #define DRV_NAME "acp_audio_dma"
  17. #define PLAYBACK_MIN_NUM_PERIODS 2
  18. #define PLAYBACK_MAX_NUM_PERIODS 2
  19. #define PLAYBACK_MAX_PERIOD_SIZE 16384
  20. #define PLAYBACK_MIN_PERIOD_SIZE 1024
  21. #define CAPTURE_MIN_NUM_PERIODS 2
  22. #define CAPTURE_MAX_NUM_PERIODS 2
  23. #define CAPTURE_MAX_PERIOD_SIZE 16384
  24. #define CAPTURE_MIN_PERIOD_SIZE 1024
  25. #define MAX_BUFFER (PLAYBACK_MAX_PERIOD_SIZE * PLAYBACK_MAX_NUM_PERIODS)
  26. #define MIN_BUFFER MAX_BUFFER
  27. #define ST_PLAYBACK_MAX_PERIOD_SIZE 4096
  28. #define ST_CAPTURE_MAX_PERIOD_SIZE ST_PLAYBACK_MAX_PERIOD_SIZE
  29. #define ST_MAX_BUFFER (ST_PLAYBACK_MAX_PERIOD_SIZE * PLAYBACK_MAX_NUM_PERIODS)
  30. #define ST_MIN_BUFFER ST_MAX_BUFFER
  31. #define DRV_NAME "acp_audio_dma"
  32. bool acp_bt_uart_enable = true;
  33. EXPORT_SYMBOL(acp_bt_uart_enable);
  34. static const struct snd_pcm_hardware acp_pcm_hardware_playback = {
  35. .info = SNDRV_PCM_INFO_INTERLEAVED |
  36. SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_MMAP |
  37. SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_BATCH |
  38. SNDRV_PCM_INFO_PAUSE | SNDRV_PCM_INFO_RESUME,
  39. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  40. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
  41. .channels_min = 1,
  42. .channels_max = 8,
  43. .rates = SNDRV_PCM_RATE_8000_96000,
  44. .rate_min = 8000,
  45. .rate_max = 96000,
  46. .buffer_bytes_max = PLAYBACK_MAX_NUM_PERIODS * PLAYBACK_MAX_PERIOD_SIZE,
  47. .period_bytes_min = PLAYBACK_MIN_PERIOD_SIZE,
  48. .period_bytes_max = PLAYBACK_MAX_PERIOD_SIZE,
  49. .periods_min = PLAYBACK_MIN_NUM_PERIODS,
  50. .periods_max = PLAYBACK_MAX_NUM_PERIODS,
  51. };
  52. static const struct snd_pcm_hardware acp_pcm_hardware_capture = {
  53. .info = SNDRV_PCM_INFO_INTERLEAVED |
  54. SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_MMAP |
  55. SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_BATCH |
  56. SNDRV_PCM_INFO_PAUSE | SNDRV_PCM_INFO_RESUME,
  57. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  58. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
  59. .channels_min = 1,
  60. .channels_max = 2,
  61. .rates = SNDRV_PCM_RATE_8000_48000,
  62. .rate_min = 8000,
  63. .rate_max = 48000,
  64. .buffer_bytes_max = CAPTURE_MAX_NUM_PERIODS * CAPTURE_MAX_PERIOD_SIZE,
  65. .period_bytes_min = CAPTURE_MIN_PERIOD_SIZE,
  66. .period_bytes_max = CAPTURE_MAX_PERIOD_SIZE,
  67. .periods_min = CAPTURE_MIN_NUM_PERIODS,
  68. .periods_max = CAPTURE_MAX_NUM_PERIODS,
  69. };
  70. static const struct snd_pcm_hardware acp_st_pcm_hardware_playback = {
  71. .info = SNDRV_PCM_INFO_INTERLEAVED |
  72. SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_MMAP |
  73. SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_BATCH |
  74. SNDRV_PCM_INFO_PAUSE | SNDRV_PCM_INFO_RESUME,
  75. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  76. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
  77. .channels_min = 1,
  78. .channels_max = 8,
  79. .rates = SNDRV_PCM_RATE_8000_96000,
  80. .rate_min = 8000,
  81. .rate_max = 96000,
  82. .buffer_bytes_max = ST_MAX_BUFFER,
  83. .period_bytes_min = PLAYBACK_MIN_PERIOD_SIZE,
  84. .period_bytes_max = ST_PLAYBACK_MAX_PERIOD_SIZE,
  85. .periods_min = PLAYBACK_MIN_NUM_PERIODS,
  86. .periods_max = PLAYBACK_MAX_NUM_PERIODS,
  87. };
  88. static const struct snd_pcm_hardware acp_st_pcm_hardware_capture = {
  89. .info = SNDRV_PCM_INFO_INTERLEAVED |
  90. SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_MMAP |
  91. SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_BATCH |
  92. SNDRV_PCM_INFO_PAUSE | SNDRV_PCM_INFO_RESUME,
  93. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  94. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
  95. .channels_min = 1,
  96. .channels_max = 2,
  97. .rates = SNDRV_PCM_RATE_8000_48000,
  98. .rate_min = 8000,
  99. .rate_max = 48000,
  100. .buffer_bytes_max = ST_MAX_BUFFER,
  101. .period_bytes_min = CAPTURE_MIN_PERIOD_SIZE,
  102. .period_bytes_max = ST_CAPTURE_MAX_PERIOD_SIZE,
  103. .periods_min = CAPTURE_MIN_NUM_PERIODS,
  104. .periods_max = CAPTURE_MAX_NUM_PERIODS,
  105. };
  106. static u32 acp_reg_read(void __iomem *acp_mmio, u32 reg)
  107. {
  108. return readl(acp_mmio + (reg * 4));
  109. }
  110. static void acp_reg_write(u32 val, void __iomem *acp_mmio, u32 reg)
  111. {
  112. writel(val, acp_mmio + (reg * 4));
  113. }
  114. /*
  115. * Configure a given dma channel parameters - enable/disable,
  116. * number of descriptors, priority
  117. */
  118. static void config_acp_dma_channel(void __iomem *acp_mmio, u8 ch_num,
  119. u16 dscr_strt_idx, u16 num_dscrs,
  120. enum acp_dma_priority_level priority_level)
  121. {
  122. u32 dma_ctrl;
  123. /* disable the channel run field */
  124. dma_ctrl = acp_reg_read(acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
  125. dma_ctrl &= ~ACP_DMA_CNTL_0__DMAChRun_MASK;
  126. acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
  127. /* program a DMA channel with first descriptor to be processed. */
  128. acp_reg_write((ACP_DMA_DSCR_STRT_IDX_0__DMAChDscrStrtIdx_MASK
  129. & dscr_strt_idx),
  130. acp_mmio, mmACP_DMA_DSCR_STRT_IDX_0 + ch_num);
  131. /*
  132. * program a DMA channel with the number of descriptors to be
  133. * processed in the transfer
  134. */
  135. acp_reg_write(ACP_DMA_DSCR_CNT_0__DMAChDscrCnt_MASK & num_dscrs,
  136. acp_mmio, mmACP_DMA_DSCR_CNT_0 + ch_num);
  137. /* set DMA channel priority */
  138. acp_reg_write(priority_level, acp_mmio, mmACP_DMA_PRIO_0 + ch_num);
  139. }
  140. /* Initialize a dma descriptor in SRAM based on descriptor information passed */
  141. static void config_dma_descriptor_in_sram(void __iomem *acp_mmio,
  142. u16 descr_idx,
  143. acp_dma_dscr_transfer_t *descr_info)
  144. {
  145. u32 sram_offset;
  146. sram_offset = (descr_idx * sizeof(acp_dma_dscr_transfer_t));
  147. /* program the source base address. */
  148. acp_reg_write(sram_offset, acp_mmio, mmACP_SRBM_Targ_Idx_Addr);
  149. acp_reg_write(descr_info->src, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
  150. /* program the destination base address. */
  151. acp_reg_write(sram_offset + 4, acp_mmio, mmACP_SRBM_Targ_Idx_Addr);
  152. acp_reg_write(descr_info->dest, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
  153. /* program the number of bytes to be transferred for this descriptor. */
  154. acp_reg_write(sram_offset + 8, acp_mmio, mmACP_SRBM_Targ_Idx_Addr);
  155. acp_reg_write(descr_info->xfer_val, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
  156. }
  157. static void pre_config_reset(void __iomem *acp_mmio, u16 ch_num)
  158. {
  159. u32 dma_ctrl;
  160. int ret;
  161. /* clear the reset bit */
  162. dma_ctrl = acp_reg_read(acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
  163. dma_ctrl &= ~ACP_DMA_CNTL_0__DMAChRst_MASK;
  164. acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
  165. /* check the reset bit before programming configuration registers */
  166. ret = readl_poll_timeout(acp_mmio + ((mmACP_DMA_CNTL_0 + ch_num) * 4),
  167. dma_ctrl,
  168. !(dma_ctrl & ACP_DMA_CNTL_0__DMAChRst_MASK),
  169. 100, ACP_DMA_RESET_TIME);
  170. if (ret < 0)
  171. pr_err("Failed to clear reset of channel : %d\n", ch_num);
  172. }
  173. /*
  174. * Initialize the DMA descriptor information for transfer between
  175. * system memory <-> ACP SRAM
  176. */
  177. static void set_acp_sysmem_dma_descriptors(void __iomem *acp_mmio,
  178. u32 size, int direction,
  179. u32 pte_offset, u16 ch,
  180. u32 sram_bank, u16 dma_dscr_idx,
  181. u32 asic_type)
  182. {
  183. u16 i;
  184. acp_dma_dscr_transfer_t dmadscr[NUM_DSCRS_PER_CHANNEL];
  185. for (i = 0; i < NUM_DSCRS_PER_CHANNEL; i++) {
  186. dmadscr[i].xfer_val = 0;
  187. if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
  188. dma_dscr_idx = dma_dscr_idx + i;
  189. dmadscr[i].dest = sram_bank + (i * (size / 2));
  190. dmadscr[i].src = ACP_INTERNAL_APERTURE_WINDOW_0_ADDRESS
  191. + (pte_offset * SZ_4K) + (i * (size / 2));
  192. switch (asic_type) {
  193. case CHIP_STONEY:
  194. dmadscr[i].xfer_val |=
  195. (ACP_DMA_ATTR_DAGB_GARLIC_TO_SHAREDMEM << 16) |
  196. (size / 2);
  197. break;
  198. default:
  199. dmadscr[i].xfer_val |=
  200. (ACP_DMA_ATTR_DAGB_ONION_TO_SHAREDMEM << 16) |
  201. (size / 2);
  202. }
  203. } else {
  204. dma_dscr_idx = dma_dscr_idx + i;
  205. dmadscr[i].src = sram_bank + (i * (size / 2));
  206. dmadscr[i].dest =
  207. ACP_INTERNAL_APERTURE_WINDOW_0_ADDRESS +
  208. (pte_offset * SZ_4K) + (i * (size / 2));
  209. switch (asic_type) {
  210. case CHIP_STONEY:
  211. dmadscr[i].xfer_val |=
  212. (ACP_DMA_ATTR_SHARED_MEM_TO_DAGB_GARLIC << 16) |
  213. (size / 2);
  214. break;
  215. default:
  216. dmadscr[i].xfer_val |=
  217. (ACP_DMA_ATTR_SHAREDMEM_TO_DAGB_ONION << 16) |
  218. (size / 2);
  219. }
  220. }
  221. config_dma_descriptor_in_sram(acp_mmio, dma_dscr_idx,
  222. &dmadscr[i]);
  223. }
  224. pre_config_reset(acp_mmio, ch);
  225. config_acp_dma_channel(acp_mmio, ch,
  226. dma_dscr_idx - 1,
  227. NUM_DSCRS_PER_CHANNEL,
  228. ACP_DMA_PRIORITY_LEVEL_NORMAL);
  229. }
  230. /*
  231. * Initialize the DMA descriptor information for transfer between
  232. * ACP SRAM <-> I2S
  233. */
  234. static void set_acp_to_i2s_dma_descriptors(void __iomem *acp_mmio, u32 size,
  235. int direction, u32 sram_bank,
  236. u16 destination, u16 ch,
  237. u16 dma_dscr_idx, u32 asic_type)
  238. {
  239. u16 i;
  240. acp_dma_dscr_transfer_t dmadscr[NUM_DSCRS_PER_CHANNEL];
  241. for (i = 0; i < NUM_DSCRS_PER_CHANNEL; i++) {
  242. dmadscr[i].xfer_val = 0;
  243. if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
  244. dma_dscr_idx = dma_dscr_idx + i;
  245. dmadscr[i].src = sram_bank + (i * (size / 2));
  246. /* dmadscr[i].dest is unused by hardware. */
  247. dmadscr[i].dest = 0;
  248. dmadscr[i].xfer_val |= BIT(22) | (destination << 16) |
  249. (size / 2);
  250. } else {
  251. dma_dscr_idx = dma_dscr_idx + i;
  252. /* dmadscr[i].src is unused by hardware. */
  253. dmadscr[i].src = 0;
  254. dmadscr[i].dest =
  255. sram_bank + (i * (size / 2));
  256. dmadscr[i].xfer_val |= BIT(22) |
  257. (destination << 16) | (size / 2);
  258. }
  259. config_dma_descriptor_in_sram(acp_mmio, dma_dscr_idx,
  260. &dmadscr[i]);
  261. }
  262. pre_config_reset(acp_mmio, ch);
  263. /* Configure the DMA channel with the above descriptor */
  264. config_acp_dma_channel(acp_mmio, ch, dma_dscr_idx - 1,
  265. NUM_DSCRS_PER_CHANNEL,
  266. ACP_DMA_PRIORITY_LEVEL_NORMAL);
  267. }
  268. /* Create page table entries in ACP SRAM for the allocated memory */
  269. static void acp_pte_config(void __iomem *acp_mmio, dma_addr_t addr,
  270. u16 num_of_pages, u32 pte_offset)
  271. {
  272. u16 page_idx;
  273. u32 low;
  274. u32 high;
  275. u32 offset;
  276. offset = ACP_DAGB_GRP_SRBM_SRAM_BASE_OFFSET + (pte_offset * 8);
  277. for (page_idx = 0; page_idx < (num_of_pages); page_idx++) {
  278. /* Load the low address of page int ACP SRAM through SRBM */
  279. acp_reg_write((offset + (page_idx * 8)),
  280. acp_mmio, mmACP_SRBM_Targ_Idx_Addr);
  281. low = lower_32_bits(addr);
  282. high = upper_32_bits(addr);
  283. acp_reg_write(low, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
  284. /* Load the High address of page int ACP SRAM through SRBM */
  285. acp_reg_write((offset + (page_idx * 8) + 4),
  286. acp_mmio, mmACP_SRBM_Targ_Idx_Addr);
  287. /* page enable in ACP */
  288. high |= BIT(31);
  289. acp_reg_write(high, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
  290. /* Move to next physically contiguous page */
  291. addr += PAGE_SIZE;
  292. }
  293. }
  294. static void config_acp_dma(void __iomem *acp_mmio,
  295. struct audio_substream_data *rtd,
  296. u32 asic_type)
  297. {
  298. u16 ch_acp_sysmem, ch_acp_i2s;
  299. acp_pte_config(acp_mmio, rtd->dma_addr, rtd->num_of_pages,
  300. rtd->pte_offset);
  301. if (rtd->direction == SNDRV_PCM_STREAM_PLAYBACK) {
  302. ch_acp_sysmem = rtd->ch1;
  303. ch_acp_i2s = rtd->ch2;
  304. } else {
  305. ch_acp_i2s = rtd->ch1;
  306. ch_acp_sysmem = rtd->ch2;
  307. }
  308. /* Configure System memory <-> ACP SRAM DMA descriptors */
  309. set_acp_sysmem_dma_descriptors(acp_mmio, rtd->size,
  310. rtd->direction, rtd->pte_offset,
  311. ch_acp_sysmem, rtd->sram_bank,
  312. rtd->dma_dscr_idx_1, asic_type);
  313. /* Configure ACP SRAM <-> I2S DMA descriptors */
  314. set_acp_to_i2s_dma_descriptors(acp_mmio, rtd->size,
  315. rtd->direction, rtd->sram_bank,
  316. rtd->destination, ch_acp_i2s,
  317. rtd->dma_dscr_idx_2, asic_type);
  318. }
  319. static void acp_dma_cap_channel_enable(void __iomem *acp_mmio,
  320. u16 cap_channel)
  321. {
  322. u32 val, ch_reg, imr_reg, res_reg;
  323. switch (cap_channel) {
  324. case CAP_CHANNEL1:
  325. ch_reg = mmACP_I2SMICSP_RER1;
  326. res_reg = mmACP_I2SMICSP_RCR1;
  327. imr_reg = mmACP_I2SMICSP_IMR1;
  328. break;
  329. case CAP_CHANNEL0:
  330. default:
  331. ch_reg = mmACP_I2SMICSP_RER0;
  332. res_reg = mmACP_I2SMICSP_RCR0;
  333. imr_reg = mmACP_I2SMICSP_IMR0;
  334. break;
  335. }
  336. val = acp_reg_read(acp_mmio,
  337. mmACP_I2S_16BIT_RESOLUTION_EN);
  338. if (val & ACP_I2S_MIC_16BIT_RESOLUTION_EN) {
  339. acp_reg_write(0x0, acp_mmio, ch_reg);
  340. /* Set 16bit resolution on capture */
  341. acp_reg_write(0x2, acp_mmio, res_reg);
  342. }
  343. val = acp_reg_read(acp_mmio, imr_reg);
  344. val &= ~ACP_I2SMICSP_IMR1__I2SMICSP_RXDAM_MASK;
  345. val &= ~ACP_I2SMICSP_IMR1__I2SMICSP_RXFOM_MASK;
  346. acp_reg_write(val, acp_mmio, imr_reg);
  347. acp_reg_write(0x1, acp_mmio, ch_reg);
  348. }
  349. static void acp_dma_cap_channel_disable(void __iomem *acp_mmio,
  350. u16 cap_channel)
  351. {
  352. u32 val, ch_reg, imr_reg;
  353. switch (cap_channel) {
  354. case CAP_CHANNEL1:
  355. imr_reg = mmACP_I2SMICSP_IMR1;
  356. ch_reg = mmACP_I2SMICSP_RER1;
  357. break;
  358. case CAP_CHANNEL0:
  359. default:
  360. imr_reg = mmACP_I2SMICSP_IMR0;
  361. ch_reg = mmACP_I2SMICSP_RER0;
  362. break;
  363. }
  364. val = acp_reg_read(acp_mmio, imr_reg);
  365. val |= ACP_I2SMICSP_IMR1__I2SMICSP_RXDAM_MASK;
  366. val |= ACP_I2SMICSP_IMR1__I2SMICSP_RXFOM_MASK;
  367. acp_reg_write(val, acp_mmio, imr_reg);
  368. acp_reg_write(0x0, acp_mmio, ch_reg);
  369. }
  370. /* Start a given DMA channel transfer */
  371. static void acp_dma_start(void __iomem *acp_mmio, u16 ch_num, bool is_circular)
  372. {
  373. u32 dma_ctrl;
  374. /* read the dma control register and disable the channel run field */
  375. dma_ctrl = acp_reg_read(acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
  376. /* Invalidating the DAGB cache */
  377. acp_reg_write(1, acp_mmio, mmACP_DAGB_ATU_CTRL);
  378. /*
  379. * configure the DMA channel and start the DMA transfer
  380. * set dmachrun bit to start the transfer and enable the
  381. * interrupt on completion of the dma transfer
  382. */
  383. dma_ctrl |= ACP_DMA_CNTL_0__DMAChRun_MASK;
  384. switch (ch_num) {
  385. case ACP_TO_I2S_DMA_CH_NUM:
  386. case I2S_TO_ACP_DMA_CH_NUM:
  387. case ACP_TO_I2S_DMA_BT_INSTANCE_CH_NUM:
  388. case I2S_TO_ACP_DMA_BT_INSTANCE_CH_NUM:
  389. case ACP_TO_I2S_DMA_MICSP_INSTANCE_CH_NUM:
  390. dma_ctrl |= ACP_DMA_CNTL_0__DMAChIOCEn_MASK;
  391. break;
  392. default:
  393. dma_ctrl &= ~ACP_DMA_CNTL_0__DMAChIOCEn_MASK;
  394. break;
  395. }
  396. /* enable for ACP to SRAM DMA channel */
  397. if (is_circular == true)
  398. dma_ctrl |= ACP_DMA_CNTL_0__Circular_DMA_En_MASK;
  399. else
  400. dma_ctrl &= ~ACP_DMA_CNTL_0__Circular_DMA_En_MASK;
  401. acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
  402. }
  403. /* Stop a given DMA channel transfer */
  404. static int acp_dma_stop(void __iomem *acp_mmio, u8 ch_num)
  405. {
  406. u32 dma_ctrl;
  407. u32 dma_ch_sts;
  408. u32 count = ACP_DMA_RESET_TIME;
  409. dma_ctrl = acp_reg_read(acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
  410. /*
  411. * clear the dma control register fields before writing zero
  412. * in reset bit
  413. */
  414. dma_ctrl &= ~ACP_DMA_CNTL_0__DMAChRun_MASK;
  415. dma_ctrl &= ~ACP_DMA_CNTL_0__DMAChIOCEn_MASK;
  416. acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
  417. dma_ch_sts = acp_reg_read(acp_mmio, mmACP_DMA_CH_STS);
  418. if (dma_ch_sts & BIT(ch_num)) {
  419. /*
  420. * set the reset bit for this channel to stop the dma
  421. * transfer
  422. */
  423. dma_ctrl |= ACP_DMA_CNTL_0__DMAChRst_MASK;
  424. acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
  425. }
  426. /* check the channel status bit for some time and return the status */
  427. while (true) {
  428. dma_ch_sts = acp_reg_read(acp_mmio, mmACP_DMA_CH_STS);
  429. if (!(dma_ch_sts & BIT(ch_num))) {
  430. /*
  431. * clear the reset flag after successfully stopping
  432. * the dma transfer and break from the loop
  433. */
  434. dma_ctrl &= ~ACP_DMA_CNTL_0__DMAChRst_MASK;
  435. acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0
  436. + ch_num);
  437. break;
  438. }
  439. if (--count == 0) {
  440. pr_err("Failed to stop ACP DMA channel : %d\n", ch_num);
  441. return -ETIMEDOUT;
  442. }
  443. udelay(100);
  444. }
  445. return 0;
  446. }
  447. static void acp_set_sram_bank_state(void __iomem *acp_mmio, u16 bank,
  448. bool power_on)
  449. {
  450. u32 val, req_reg, sts_reg, sts_reg_mask;
  451. u32 loops = 1000;
  452. if (bank < 32) {
  453. req_reg = mmACP_MEM_SHUT_DOWN_REQ_LO;
  454. sts_reg = mmACP_MEM_SHUT_DOWN_STS_LO;
  455. sts_reg_mask = 0xFFFFFFFF;
  456. } else {
  457. bank -= 32;
  458. req_reg = mmACP_MEM_SHUT_DOWN_REQ_HI;
  459. sts_reg = mmACP_MEM_SHUT_DOWN_STS_HI;
  460. sts_reg_mask = 0x0000FFFF;
  461. }
  462. val = acp_reg_read(acp_mmio, req_reg);
  463. if (val & (1 << bank)) {
  464. /* bank is in off state */
  465. if (power_on == true)
  466. /* request to on */
  467. val &= ~(1 << bank);
  468. else
  469. /* request to off */
  470. return;
  471. } else {
  472. /* bank is in on state */
  473. if (power_on == false)
  474. /* request to off */
  475. val |= 1 << bank;
  476. else
  477. /* request to on */
  478. return;
  479. }
  480. acp_reg_write(val, acp_mmio, req_reg);
  481. while (acp_reg_read(acp_mmio, sts_reg) != sts_reg_mask) {
  482. if (!loops--) {
  483. pr_err("ACP SRAM bank %d state change failed\n", bank);
  484. break;
  485. }
  486. cpu_relax();
  487. }
  488. }
  489. /* Initialize and bring ACP hardware to default state. */
  490. static int acp_init(void __iomem *acp_mmio, u32 asic_type)
  491. {
  492. u16 bank;
  493. u32 val, count, sram_pte_offset;
  494. /* Assert Soft reset of ACP */
  495. val = acp_reg_read(acp_mmio, mmACP_SOFT_RESET);
  496. val |= ACP_SOFT_RESET__SoftResetAud_MASK;
  497. acp_reg_write(val, acp_mmio, mmACP_SOFT_RESET);
  498. count = ACP_SOFT_RESET_DONE_TIME_OUT_VALUE;
  499. while (true) {
  500. val = acp_reg_read(acp_mmio, mmACP_SOFT_RESET);
  501. if (ACP_SOFT_RESET__SoftResetAudDone_MASK ==
  502. (val & ACP_SOFT_RESET__SoftResetAudDone_MASK))
  503. break;
  504. if (--count == 0) {
  505. pr_err("Failed to reset ACP\n");
  506. return -ETIMEDOUT;
  507. }
  508. udelay(100);
  509. }
  510. /* Enable clock to ACP and wait until the clock is enabled */
  511. val = acp_reg_read(acp_mmio, mmACP_CONTROL);
  512. val = val | ACP_CONTROL__ClkEn_MASK;
  513. acp_reg_write(val, acp_mmio, mmACP_CONTROL);
  514. count = ACP_CLOCK_EN_TIME_OUT_VALUE;
  515. while (true) {
  516. val = acp_reg_read(acp_mmio, mmACP_STATUS);
  517. if (val & (u32)0x1)
  518. break;
  519. if (--count == 0) {
  520. pr_err("Failed to reset ACP\n");
  521. return -ETIMEDOUT;
  522. }
  523. udelay(100);
  524. }
  525. /* Deassert the SOFT RESET flags */
  526. val = acp_reg_read(acp_mmio, mmACP_SOFT_RESET);
  527. val &= ~ACP_SOFT_RESET__SoftResetAud_MASK;
  528. acp_reg_write(val, acp_mmio, mmACP_SOFT_RESET);
  529. /* For BT instance change pins from UART to BT */
  530. if (!acp_bt_uart_enable) {
  531. val = acp_reg_read(acp_mmio, mmACP_BT_UART_PAD_SEL);
  532. val |= ACP_BT_UART_PAD_SELECT_MASK;
  533. acp_reg_write(val, acp_mmio, mmACP_BT_UART_PAD_SEL);
  534. }
  535. /* initialize Onion control DAGB register */
  536. acp_reg_write(ACP_ONION_CNTL_DEFAULT, acp_mmio,
  537. mmACP_AXI2DAGB_ONION_CNTL);
  538. /* initialize Garlic control DAGB registers */
  539. acp_reg_write(ACP_GARLIC_CNTL_DEFAULT, acp_mmio,
  540. mmACP_AXI2DAGB_GARLIC_CNTL);
  541. sram_pte_offset = ACP_DAGB_GRP_SRAM_BASE_ADDRESS |
  542. ACP_DAGB_BASE_ADDR_GRP_1__AXI2DAGBSnoopSel_MASK |
  543. ACP_DAGB_BASE_ADDR_GRP_1__AXI2DAGBTargetMemSel_MASK |
  544. ACP_DAGB_BASE_ADDR_GRP_1__AXI2DAGBGrpEnable_MASK;
  545. acp_reg_write(sram_pte_offset, acp_mmio, mmACP_DAGB_BASE_ADDR_GRP_1);
  546. acp_reg_write(ACP_PAGE_SIZE_4K_ENABLE, acp_mmio,
  547. mmACP_DAGB_PAGE_SIZE_GRP_1);
  548. acp_reg_write(ACP_SRAM_BASE_ADDRESS, acp_mmio,
  549. mmACP_DMA_DESC_BASE_ADDR);
  550. /* Num of descriptors in SRAM 0x4, means 256 descriptors;(64 * 4) */
  551. acp_reg_write(0x4, acp_mmio, mmACP_DMA_DESC_MAX_NUM_DSCR);
  552. acp_reg_write(ACP_EXTERNAL_INTR_CNTL__DMAIOCMask_MASK,
  553. acp_mmio, mmACP_EXTERNAL_INTR_CNTL);
  554. /*
  555. * When ACP_TILE_P1 is turned on, all SRAM banks get turned on.
  556. * Now, turn off all of them. This can't be done in 'poweron' of
  557. * ACP pm domain, as this requires ACP to be initialized.
  558. * For Stoney, Memory gating is disabled,i.e SRAM Banks
  559. * won't be turned off. The default state for SRAM banks is ON.
  560. * Setting SRAM bank state code skipped for STONEY platform.
  561. */
  562. if (asic_type != CHIP_STONEY) {
  563. for (bank = 1; bank < 48; bank++)
  564. acp_set_sram_bank_state(acp_mmio, bank, false);
  565. }
  566. return 0;
  567. }
  568. /* Deinitialize ACP */
  569. static int acp_deinit(void __iomem *acp_mmio)
  570. {
  571. u32 val;
  572. u32 count;
  573. /* Assert Soft reset of ACP */
  574. val = acp_reg_read(acp_mmio, mmACP_SOFT_RESET);
  575. val |= ACP_SOFT_RESET__SoftResetAud_MASK;
  576. acp_reg_write(val, acp_mmio, mmACP_SOFT_RESET);
  577. count = ACP_SOFT_RESET_DONE_TIME_OUT_VALUE;
  578. while (true) {
  579. val = acp_reg_read(acp_mmio, mmACP_SOFT_RESET);
  580. if (ACP_SOFT_RESET__SoftResetAudDone_MASK ==
  581. (val & ACP_SOFT_RESET__SoftResetAudDone_MASK))
  582. break;
  583. if (--count == 0) {
  584. pr_err("Failed to reset ACP\n");
  585. return -ETIMEDOUT;
  586. }
  587. udelay(100);
  588. }
  589. /* Disable ACP clock */
  590. val = acp_reg_read(acp_mmio, mmACP_CONTROL);
  591. val &= ~ACP_CONTROL__ClkEn_MASK;
  592. acp_reg_write(val, acp_mmio, mmACP_CONTROL);
  593. count = ACP_CLOCK_EN_TIME_OUT_VALUE;
  594. while (true) {
  595. val = acp_reg_read(acp_mmio, mmACP_STATUS);
  596. if (!(val & (u32)0x1))
  597. break;
  598. if (--count == 0) {
  599. pr_err("Failed to reset ACP\n");
  600. return -ETIMEDOUT;
  601. }
  602. udelay(100);
  603. }
  604. return 0;
  605. }
  606. /* ACP DMA irq handler routine for playback, capture usecases */
  607. static irqreturn_t dma_irq_handler(int irq, void *arg)
  608. {
  609. u16 dscr_idx;
  610. u32 intr_flag, ext_intr_status;
  611. struct audio_drv_data *irq_data;
  612. void __iomem *acp_mmio;
  613. struct device *dev = arg;
  614. bool valid_irq = false;
  615. irq_data = dev_get_drvdata(dev);
  616. acp_mmio = irq_data->acp_mmio;
  617. ext_intr_status = acp_reg_read(acp_mmio, mmACP_EXTERNAL_INTR_STAT);
  618. intr_flag = (((ext_intr_status &
  619. ACP_EXTERNAL_INTR_STAT__DMAIOCStat_MASK) >>
  620. ACP_EXTERNAL_INTR_STAT__DMAIOCStat__SHIFT));
  621. if ((intr_flag & BIT(ACP_TO_I2S_DMA_CH_NUM)) != 0) {
  622. valid_irq = true;
  623. snd_pcm_period_elapsed(irq_data->play_i2ssp_stream);
  624. acp_reg_write((intr_flag & BIT(ACP_TO_I2S_DMA_CH_NUM)) << 16,
  625. acp_mmio, mmACP_EXTERNAL_INTR_STAT);
  626. }
  627. if ((intr_flag & BIT(ACP_TO_I2S_DMA_MICSP_INSTANCE_CH_NUM)) != 0) {
  628. valid_irq = true;
  629. snd_pcm_period_elapsed(irq_data->play_i2s_micsp_stream);
  630. acp_reg_write((intr_flag & BIT(ACP_TO_I2S_DMA_MICSP_INSTANCE_CH_NUM)) << 16,
  631. acp_mmio, mmACP_EXTERNAL_INTR_STAT);
  632. }
  633. if ((intr_flag & BIT(ACP_TO_I2S_DMA_BT_INSTANCE_CH_NUM)) != 0) {
  634. valid_irq = true;
  635. snd_pcm_period_elapsed(irq_data->play_i2sbt_stream);
  636. acp_reg_write((intr_flag &
  637. BIT(ACP_TO_I2S_DMA_BT_INSTANCE_CH_NUM)) << 16,
  638. acp_mmio, mmACP_EXTERNAL_INTR_STAT);
  639. }
  640. if ((intr_flag & BIT(I2S_TO_ACP_DMA_CH_NUM)) != 0) {
  641. valid_irq = true;
  642. if (acp_reg_read(acp_mmio, mmACP_DMA_CUR_DSCR_14) ==
  643. CAPTURE_START_DMA_DESCR_CH15)
  644. dscr_idx = CAPTURE_END_DMA_DESCR_CH14;
  645. else
  646. dscr_idx = CAPTURE_START_DMA_DESCR_CH14;
  647. config_acp_dma_channel(acp_mmio, ACP_TO_SYSRAM_CH_NUM, dscr_idx,
  648. 1, 0);
  649. acp_dma_start(acp_mmio, ACP_TO_SYSRAM_CH_NUM, false);
  650. snd_pcm_period_elapsed(irq_data->capture_i2ssp_stream);
  651. acp_reg_write((intr_flag & BIT(I2S_TO_ACP_DMA_CH_NUM)) << 16,
  652. acp_mmio, mmACP_EXTERNAL_INTR_STAT);
  653. }
  654. if ((intr_flag & BIT(I2S_TO_ACP_DMA_BT_INSTANCE_CH_NUM)) != 0) {
  655. valid_irq = true;
  656. if (acp_reg_read(acp_mmio, mmACP_DMA_CUR_DSCR_10) ==
  657. CAPTURE_START_DMA_DESCR_CH11)
  658. dscr_idx = CAPTURE_END_DMA_DESCR_CH10;
  659. else
  660. dscr_idx = CAPTURE_START_DMA_DESCR_CH10;
  661. config_acp_dma_channel(acp_mmio,
  662. ACP_TO_SYSRAM_BT_INSTANCE_CH_NUM,
  663. dscr_idx, 1, 0);
  664. acp_dma_start(acp_mmio, ACP_TO_SYSRAM_BT_INSTANCE_CH_NUM,
  665. false);
  666. snd_pcm_period_elapsed(irq_data->capture_i2sbt_stream);
  667. acp_reg_write((intr_flag &
  668. BIT(I2S_TO_ACP_DMA_BT_INSTANCE_CH_NUM)) << 16,
  669. acp_mmio, mmACP_EXTERNAL_INTR_STAT);
  670. }
  671. if (valid_irq)
  672. return IRQ_HANDLED;
  673. else
  674. return IRQ_NONE;
  675. }
  676. static int acp_dma_open(struct snd_soc_component *component,
  677. struct snd_pcm_substream *substream)
  678. {
  679. u16 bank;
  680. int ret = 0;
  681. struct snd_pcm_runtime *runtime = substream->runtime;
  682. struct audio_drv_data *intr_data = dev_get_drvdata(component->dev);
  683. struct audio_substream_data *adata =
  684. kzalloc(sizeof(struct audio_substream_data), GFP_KERNEL);
  685. if (!adata)
  686. return -ENOMEM;
  687. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  688. switch (intr_data->asic_type) {
  689. case CHIP_STONEY:
  690. runtime->hw = acp_st_pcm_hardware_playback;
  691. break;
  692. default:
  693. runtime->hw = acp_pcm_hardware_playback;
  694. }
  695. } else {
  696. switch (intr_data->asic_type) {
  697. case CHIP_STONEY:
  698. runtime->hw = acp_st_pcm_hardware_capture;
  699. break;
  700. default:
  701. runtime->hw = acp_pcm_hardware_capture;
  702. }
  703. }
  704. ret = snd_pcm_hw_constraint_integer(runtime,
  705. SNDRV_PCM_HW_PARAM_PERIODS);
  706. if (ret < 0) {
  707. dev_err(component->dev, "set integer constraint failed\n");
  708. kfree(adata);
  709. return ret;
  710. }
  711. adata->acp_mmio = intr_data->acp_mmio;
  712. runtime->private_data = adata;
  713. /*
  714. * Enable ACP irq, when neither playback or capture streams are
  715. * active by the time when a new stream is being opened.
  716. * This enablement is not required for another stream, if current
  717. * stream is not closed
  718. */
  719. if (!intr_data->play_i2ssp_stream && !intr_data->capture_i2ssp_stream &&
  720. !intr_data->play_i2sbt_stream && !intr_data->capture_i2sbt_stream &&
  721. !intr_data->play_i2s_micsp_stream)
  722. acp_reg_write(1, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
  723. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  724. /*
  725. * For Stoney, Memory gating is disabled,i.e SRAM Banks
  726. * won't be turned off. The default state for SRAM banks is ON.
  727. * Setting SRAM bank state code skipped for STONEY platform.
  728. */
  729. if (intr_data->asic_type != CHIP_STONEY) {
  730. for (bank = 1; bank <= 4; bank++)
  731. acp_set_sram_bank_state(intr_data->acp_mmio,
  732. bank, true);
  733. }
  734. } else {
  735. if (intr_data->asic_type != CHIP_STONEY) {
  736. for (bank = 5; bank <= 8; bank++)
  737. acp_set_sram_bank_state(intr_data->acp_mmio,
  738. bank, true);
  739. }
  740. }
  741. return 0;
  742. }
  743. static int acp_dma_hw_params(struct snd_soc_component *component,
  744. struct snd_pcm_substream *substream,
  745. struct snd_pcm_hw_params *params)
  746. {
  747. uint64_t size;
  748. u32 val = 0;
  749. struct snd_pcm_runtime *runtime;
  750. struct audio_substream_data *rtd;
  751. struct snd_soc_pcm_runtime *prtd = asoc_substream_to_rtd(substream);
  752. struct audio_drv_data *adata = dev_get_drvdata(component->dev);
  753. struct snd_soc_card *card = prtd->card;
  754. struct acp_platform_info *pinfo = snd_soc_card_get_drvdata(card);
  755. runtime = substream->runtime;
  756. rtd = runtime->private_data;
  757. if (WARN_ON(!rtd))
  758. return -EINVAL;
  759. if (pinfo) {
  760. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  761. rtd->i2s_instance = pinfo->play_i2s_instance;
  762. } else {
  763. rtd->i2s_instance = pinfo->cap_i2s_instance;
  764. rtd->capture_channel = pinfo->capture_channel;
  765. }
  766. }
  767. if (adata->asic_type == CHIP_STONEY) {
  768. val = acp_reg_read(adata->acp_mmio,
  769. mmACP_I2S_16BIT_RESOLUTION_EN);
  770. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  771. switch (rtd->i2s_instance) {
  772. case I2S_BT_INSTANCE:
  773. val |= ACP_I2S_BT_16BIT_RESOLUTION_EN;
  774. break;
  775. case I2S_MICSP_INSTANCE:
  776. val |= ACP_I2S_MICSP_16BIT_RESOLUTION_EN;
  777. break;
  778. case I2S_SP_INSTANCE:
  779. default:
  780. val |= ACP_I2S_SP_16BIT_RESOLUTION_EN;
  781. }
  782. } else {
  783. switch (rtd->i2s_instance) {
  784. case I2S_BT_INSTANCE:
  785. val |= ACP_I2S_BT_16BIT_RESOLUTION_EN;
  786. break;
  787. case I2S_MICSP_INSTANCE:
  788. case I2S_SP_INSTANCE:
  789. default:
  790. val |= ACP_I2S_MIC_16BIT_RESOLUTION_EN;
  791. }
  792. }
  793. acp_reg_write(val, adata->acp_mmio,
  794. mmACP_I2S_16BIT_RESOLUTION_EN);
  795. }
  796. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  797. switch (rtd->i2s_instance) {
  798. case I2S_BT_INSTANCE:
  799. rtd->pte_offset = ACP_ST_BT_PLAYBACK_PTE_OFFSET;
  800. rtd->ch1 = SYSRAM_TO_ACP_BT_INSTANCE_CH_NUM;
  801. rtd->ch2 = ACP_TO_I2S_DMA_BT_INSTANCE_CH_NUM;
  802. rtd->sram_bank = ACP_SRAM_BANK_3_ADDRESS;
  803. rtd->destination = TO_BLUETOOTH;
  804. rtd->dma_dscr_idx_1 = PLAYBACK_START_DMA_DESCR_CH8;
  805. rtd->dma_dscr_idx_2 = PLAYBACK_START_DMA_DESCR_CH9;
  806. rtd->byte_cnt_high_reg_offset =
  807. mmACP_I2S_BT_TRANSMIT_BYTE_CNT_HIGH;
  808. rtd->byte_cnt_low_reg_offset =
  809. mmACP_I2S_BT_TRANSMIT_BYTE_CNT_LOW;
  810. adata->play_i2sbt_stream = substream;
  811. break;
  812. case I2S_MICSP_INSTANCE:
  813. switch (adata->asic_type) {
  814. case CHIP_STONEY:
  815. rtd->pte_offset = ACP_ST_PLAYBACK_PTE_OFFSET;
  816. break;
  817. default:
  818. rtd->pte_offset = ACP_PLAYBACK_PTE_OFFSET;
  819. }
  820. rtd->ch1 = SYSRAM_TO_ACP_MICSP_INSTANCE_CH_NUM;
  821. rtd->ch2 = ACP_TO_I2S_DMA_MICSP_INSTANCE_CH_NUM;
  822. rtd->sram_bank = ACP_SRAM_BANK_1_ADDRESS;
  823. rtd->destination = TO_ACP_I2S_2;
  824. rtd->dma_dscr_idx_1 = PLAYBACK_START_DMA_DESCR_CH4;
  825. rtd->dma_dscr_idx_2 = PLAYBACK_START_DMA_DESCR_CH5;
  826. rtd->byte_cnt_high_reg_offset =
  827. mmACP_I2S_MICSP_TRANSMIT_BYTE_CNT_HIGH;
  828. rtd->byte_cnt_low_reg_offset =
  829. mmACP_I2S_MICSP_TRANSMIT_BYTE_CNT_LOW;
  830. adata->play_i2s_micsp_stream = substream;
  831. break;
  832. case I2S_SP_INSTANCE:
  833. default:
  834. switch (adata->asic_type) {
  835. case CHIP_STONEY:
  836. rtd->pte_offset = ACP_ST_PLAYBACK_PTE_OFFSET;
  837. break;
  838. default:
  839. rtd->pte_offset = ACP_PLAYBACK_PTE_OFFSET;
  840. }
  841. rtd->ch1 = SYSRAM_TO_ACP_CH_NUM;
  842. rtd->ch2 = ACP_TO_I2S_DMA_CH_NUM;
  843. rtd->sram_bank = ACP_SRAM_BANK_1_ADDRESS;
  844. rtd->destination = TO_ACP_I2S_1;
  845. rtd->dma_dscr_idx_1 = PLAYBACK_START_DMA_DESCR_CH12;
  846. rtd->dma_dscr_idx_2 = PLAYBACK_START_DMA_DESCR_CH13;
  847. rtd->byte_cnt_high_reg_offset =
  848. mmACP_I2S_TRANSMIT_BYTE_CNT_HIGH;
  849. rtd->byte_cnt_low_reg_offset =
  850. mmACP_I2S_TRANSMIT_BYTE_CNT_LOW;
  851. adata->play_i2ssp_stream = substream;
  852. }
  853. } else {
  854. switch (rtd->i2s_instance) {
  855. case I2S_BT_INSTANCE:
  856. rtd->pte_offset = ACP_ST_BT_CAPTURE_PTE_OFFSET;
  857. rtd->ch1 = I2S_TO_ACP_DMA_BT_INSTANCE_CH_NUM;
  858. rtd->ch2 = ACP_TO_SYSRAM_BT_INSTANCE_CH_NUM;
  859. rtd->sram_bank = ACP_SRAM_BANK_4_ADDRESS;
  860. rtd->destination = FROM_BLUETOOTH;
  861. rtd->dma_dscr_idx_1 = CAPTURE_START_DMA_DESCR_CH10;
  862. rtd->dma_dscr_idx_2 = CAPTURE_START_DMA_DESCR_CH11;
  863. rtd->byte_cnt_high_reg_offset =
  864. mmACP_I2S_BT_RECEIVE_BYTE_CNT_HIGH;
  865. rtd->byte_cnt_low_reg_offset =
  866. mmACP_I2S_BT_RECEIVE_BYTE_CNT_LOW;
  867. rtd->dma_curr_dscr = mmACP_DMA_CUR_DSCR_11;
  868. adata->capture_i2sbt_stream = substream;
  869. break;
  870. case I2S_MICSP_INSTANCE:
  871. case I2S_SP_INSTANCE:
  872. default:
  873. rtd->pte_offset = ACP_CAPTURE_PTE_OFFSET;
  874. rtd->ch1 = I2S_TO_ACP_DMA_CH_NUM;
  875. rtd->ch2 = ACP_TO_SYSRAM_CH_NUM;
  876. switch (adata->asic_type) {
  877. case CHIP_STONEY:
  878. rtd->pte_offset = ACP_ST_CAPTURE_PTE_OFFSET;
  879. rtd->sram_bank = ACP_SRAM_BANK_2_ADDRESS;
  880. break;
  881. default:
  882. rtd->pte_offset = ACP_CAPTURE_PTE_OFFSET;
  883. rtd->sram_bank = ACP_SRAM_BANK_5_ADDRESS;
  884. }
  885. rtd->destination = FROM_ACP_I2S_1;
  886. rtd->dma_dscr_idx_1 = CAPTURE_START_DMA_DESCR_CH14;
  887. rtd->dma_dscr_idx_2 = CAPTURE_START_DMA_DESCR_CH15;
  888. rtd->byte_cnt_high_reg_offset =
  889. mmACP_I2S_RECEIVED_BYTE_CNT_HIGH;
  890. rtd->byte_cnt_low_reg_offset =
  891. mmACP_I2S_RECEIVED_BYTE_CNT_LOW;
  892. rtd->dma_curr_dscr = mmACP_DMA_CUR_DSCR_15;
  893. adata->capture_i2ssp_stream = substream;
  894. }
  895. }
  896. size = params_buffer_bytes(params);
  897. acp_set_sram_bank_state(rtd->acp_mmio, 0, true);
  898. /* Save for runtime private data */
  899. rtd->dma_addr = runtime->dma_addr;
  900. rtd->order = get_order(size);
  901. /* Fill the page table entries in ACP SRAM */
  902. rtd->size = size;
  903. rtd->num_of_pages = PAGE_ALIGN(size) >> PAGE_SHIFT;
  904. rtd->direction = substream->stream;
  905. config_acp_dma(rtd->acp_mmio, rtd, adata->asic_type);
  906. return 0;
  907. }
  908. static u64 acp_get_byte_count(struct audio_substream_data *rtd)
  909. {
  910. union acp_dma_count byte_count;
  911. byte_count.bcount.high = acp_reg_read(rtd->acp_mmio,
  912. rtd->byte_cnt_high_reg_offset);
  913. byte_count.bcount.low = acp_reg_read(rtd->acp_mmio,
  914. rtd->byte_cnt_low_reg_offset);
  915. return byte_count.bytescount;
  916. }
  917. static snd_pcm_uframes_t acp_dma_pointer(struct snd_soc_component *component,
  918. struct snd_pcm_substream *substream)
  919. {
  920. u32 buffersize;
  921. u32 pos = 0;
  922. u64 bytescount = 0;
  923. u16 dscr;
  924. u32 period_bytes, delay;
  925. struct snd_pcm_runtime *runtime = substream->runtime;
  926. struct audio_substream_data *rtd = runtime->private_data;
  927. struct audio_drv_data *adata = dev_get_drvdata(component->dev);
  928. if (!rtd)
  929. return -EINVAL;
  930. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  931. period_bytes = frames_to_bytes(runtime, runtime->period_size);
  932. bytescount = acp_get_byte_count(rtd);
  933. if (bytescount >= rtd->bytescount)
  934. bytescount -= rtd->bytescount;
  935. if (bytescount < period_bytes) {
  936. pos = 0;
  937. } else {
  938. dscr = acp_reg_read(rtd->acp_mmio, rtd->dma_curr_dscr);
  939. if (dscr == rtd->dma_dscr_idx_1)
  940. pos = period_bytes;
  941. else
  942. pos = 0;
  943. }
  944. if (bytescount > 0) {
  945. delay = do_div(bytescount, period_bytes);
  946. adata->delay += bytes_to_frames(runtime, delay);
  947. }
  948. } else {
  949. buffersize = frames_to_bytes(runtime, runtime->buffer_size);
  950. bytescount = acp_get_byte_count(rtd);
  951. if (bytescount > rtd->bytescount)
  952. bytescount -= rtd->bytescount;
  953. pos = do_div(bytescount, buffersize);
  954. }
  955. return bytes_to_frames(runtime, pos);
  956. }
  957. static snd_pcm_sframes_t acp_dma_delay(struct snd_soc_component *component,
  958. struct snd_pcm_substream *substream)
  959. {
  960. struct audio_drv_data *adata = dev_get_drvdata(component->dev);
  961. snd_pcm_sframes_t delay = adata->delay;
  962. adata->delay = 0;
  963. return delay;
  964. }
  965. static int acp_dma_prepare(struct snd_soc_component *component,
  966. struct snd_pcm_substream *substream)
  967. {
  968. struct snd_pcm_runtime *runtime = substream->runtime;
  969. struct audio_substream_data *rtd = runtime->private_data;
  970. u16 ch_acp_sysmem, ch_acp_i2s;
  971. if (!rtd)
  972. return -EINVAL;
  973. if (rtd->direction == SNDRV_PCM_STREAM_PLAYBACK) {
  974. ch_acp_sysmem = rtd->ch1;
  975. ch_acp_i2s = rtd->ch2;
  976. } else {
  977. ch_acp_i2s = rtd->ch1;
  978. ch_acp_sysmem = rtd->ch2;
  979. }
  980. config_acp_dma_channel(rtd->acp_mmio,
  981. ch_acp_sysmem,
  982. rtd->dma_dscr_idx_1,
  983. NUM_DSCRS_PER_CHANNEL, 0);
  984. config_acp_dma_channel(rtd->acp_mmio,
  985. ch_acp_i2s,
  986. rtd->dma_dscr_idx_2,
  987. NUM_DSCRS_PER_CHANNEL, 0);
  988. return 0;
  989. }
  990. static int acp_dma_trigger(struct snd_soc_component *component,
  991. struct snd_pcm_substream *substream, int cmd)
  992. {
  993. int ret;
  994. struct snd_pcm_runtime *runtime = substream->runtime;
  995. struct audio_substream_data *rtd = runtime->private_data;
  996. if (!rtd)
  997. return -EINVAL;
  998. switch (cmd) {
  999. case SNDRV_PCM_TRIGGER_START:
  1000. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1001. case SNDRV_PCM_TRIGGER_RESUME:
  1002. rtd->bytescount = acp_get_byte_count(rtd);
  1003. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  1004. if (rtd->capture_channel == CAP_CHANNEL0) {
  1005. acp_dma_cap_channel_disable(rtd->acp_mmio,
  1006. CAP_CHANNEL1);
  1007. acp_dma_cap_channel_enable(rtd->acp_mmio,
  1008. CAP_CHANNEL0);
  1009. }
  1010. if (rtd->capture_channel == CAP_CHANNEL1) {
  1011. acp_dma_cap_channel_disable(rtd->acp_mmio,
  1012. CAP_CHANNEL0);
  1013. acp_dma_cap_channel_enable(rtd->acp_mmio,
  1014. CAP_CHANNEL1);
  1015. }
  1016. acp_dma_start(rtd->acp_mmio, rtd->ch1, true);
  1017. } else {
  1018. acp_dma_start(rtd->acp_mmio, rtd->ch1, true);
  1019. acp_dma_start(rtd->acp_mmio, rtd->ch2, true);
  1020. }
  1021. ret = 0;
  1022. break;
  1023. case SNDRV_PCM_TRIGGER_STOP:
  1024. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1025. case SNDRV_PCM_TRIGGER_SUSPEND:
  1026. acp_dma_stop(rtd->acp_mmio, rtd->ch2);
  1027. ret = acp_dma_stop(rtd->acp_mmio, rtd->ch1);
  1028. break;
  1029. default:
  1030. ret = -EINVAL;
  1031. }
  1032. return ret;
  1033. }
  1034. static int acp_dma_new(struct snd_soc_component *component,
  1035. struct snd_soc_pcm_runtime *rtd)
  1036. {
  1037. struct audio_drv_data *adata = dev_get_drvdata(component->dev);
  1038. struct device *parent = component->dev->parent;
  1039. switch (adata->asic_type) {
  1040. case CHIP_STONEY:
  1041. snd_pcm_set_managed_buffer_all(rtd->pcm,
  1042. SNDRV_DMA_TYPE_DEV,
  1043. parent,
  1044. ST_MIN_BUFFER,
  1045. ST_MAX_BUFFER);
  1046. break;
  1047. default:
  1048. snd_pcm_set_managed_buffer_all(rtd->pcm,
  1049. SNDRV_DMA_TYPE_DEV,
  1050. parent,
  1051. MIN_BUFFER,
  1052. MAX_BUFFER);
  1053. break;
  1054. }
  1055. return 0;
  1056. }
  1057. static int acp_dma_close(struct snd_soc_component *component,
  1058. struct snd_pcm_substream *substream)
  1059. {
  1060. u16 bank;
  1061. struct snd_pcm_runtime *runtime = substream->runtime;
  1062. struct audio_substream_data *rtd = runtime->private_data;
  1063. struct audio_drv_data *adata = dev_get_drvdata(component->dev);
  1064. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1065. switch (rtd->i2s_instance) {
  1066. case I2S_BT_INSTANCE:
  1067. adata->play_i2sbt_stream = NULL;
  1068. break;
  1069. case I2S_MICSP_INSTANCE:
  1070. adata->play_i2s_micsp_stream = NULL;
  1071. break;
  1072. case I2S_SP_INSTANCE:
  1073. default:
  1074. adata->play_i2ssp_stream = NULL;
  1075. /*
  1076. * For Stoney, Memory gating is disabled,i.e SRAM Banks
  1077. * won't be turned off. The default state for SRAM banks
  1078. * is ON.Setting SRAM bank state code skipped for STONEY
  1079. * platform. Added condition checks for Carrizo platform
  1080. * only.
  1081. */
  1082. if (adata->asic_type != CHIP_STONEY) {
  1083. for (bank = 1; bank <= 4; bank++)
  1084. acp_set_sram_bank_state(adata->acp_mmio,
  1085. bank, false);
  1086. }
  1087. }
  1088. } else {
  1089. switch (rtd->i2s_instance) {
  1090. case I2S_BT_INSTANCE:
  1091. adata->capture_i2sbt_stream = NULL;
  1092. break;
  1093. case I2S_MICSP_INSTANCE:
  1094. case I2S_SP_INSTANCE:
  1095. default:
  1096. adata->capture_i2ssp_stream = NULL;
  1097. if (adata->asic_type != CHIP_STONEY) {
  1098. for (bank = 5; bank <= 8; bank++)
  1099. acp_set_sram_bank_state(adata->acp_mmio,
  1100. bank, false);
  1101. }
  1102. }
  1103. }
  1104. /*
  1105. * Disable ACP irq, when the current stream is being closed and
  1106. * another stream is also not active.
  1107. */
  1108. if (!adata->play_i2ssp_stream && !adata->capture_i2ssp_stream &&
  1109. !adata->play_i2sbt_stream && !adata->capture_i2sbt_stream &&
  1110. !adata->play_i2s_micsp_stream)
  1111. acp_reg_write(0, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
  1112. kfree(rtd);
  1113. return 0;
  1114. }
  1115. static const struct snd_soc_component_driver acp_asoc_platform = {
  1116. .name = DRV_NAME,
  1117. .open = acp_dma_open,
  1118. .close = acp_dma_close,
  1119. .hw_params = acp_dma_hw_params,
  1120. .trigger = acp_dma_trigger,
  1121. .pointer = acp_dma_pointer,
  1122. .delay = acp_dma_delay,
  1123. .prepare = acp_dma_prepare,
  1124. .pcm_construct = acp_dma_new,
  1125. };
  1126. static int acp_audio_probe(struct platform_device *pdev)
  1127. {
  1128. int status, irq;
  1129. struct audio_drv_data *audio_drv_data;
  1130. const u32 *pdata = pdev->dev.platform_data;
  1131. if (!pdata) {
  1132. dev_err(&pdev->dev, "Missing platform data\n");
  1133. return -ENODEV;
  1134. }
  1135. audio_drv_data = devm_kzalloc(&pdev->dev, sizeof(struct audio_drv_data),
  1136. GFP_KERNEL);
  1137. if (!audio_drv_data)
  1138. return -ENOMEM;
  1139. audio_drv_data->acp_mmio = devm_platform_ioremap_resource(pdev, 0);
  1140. if (IS_ERR(audio_drv_data->acp_mmio))
  1141. return PTR_ERR(audio_drv_data->acp_mmio);
  1142. /*
  1143. * The following members gets populated in device 'open'
  1144. * function. Till then interrupts are disabled in 'acp_init'
  1145. * and device doesn't generate any interrupts.
  1146. */
  1147. audio_drv_data->play_i2ssp_stream = NULL;
  1148. audio_drv_data->capture_i2ssp_stream = NULL;
  1149. audio_drv_data->play_i2sbt_stream = NULL;
  1150. audio_drv_data->capture_i2sbt_stream = NULL;
  1151. audio_drv_data->play_i2s_micsp_stream = NULL;
  1152. audio_drv_data->asic_type = *pdata;
  1153. irq = platform_get_irq(pdev, 0);
  1154. if (irq < 0)
  1155. return -ENODEV;
  1156. status = devm_request_irq(&pdev->dev, irq, dma_irq_handler,
  1157. 0, "ACP_IRQ", &pdev->dev);
  1158. if (status) {
  1159. dev_err(&pdev->dev, "ACP IRQ request failed\n");
  1160. return status;
  1161. }
  1162. dev_set_drvdata(&pdev->dev, audio_drv_data);
  1163. /* Initialize the ACP */
  1164. status = acp_init(audio_drv_data->acp_mmio, audio_drv_data->asic_type);
  1165. if (status) {
  1166. dev_err(&pdev->dev, "ACP Init failed status:%d\n", status);
  1167. return status;
  1168. }
  1169. status = devm_snd_soc_register_component(&pdev->dev,
  1170. &acp_asoc_platform, NULL, 0);
  1171. if (status != 0) {
  1172. dev_err(&pdev->dev, "Fail to register ALSA platform device\n");
  1173. return status;
  1174. }
  1175. pm_runtime_set_autosuspend_delay(&pdev->dev, 10000);
  1176. pm_runtime_use_autosuspend(&pdev->dev);
  1177. pm_runtime_enable(&pdev->dev);
  1178. return status;
  1179. }
  1180. static int acp_audio_remove(struct platform_device *pdev)
  1181. {
  1182. int status;
  1183. struct audio_drv_data *adata = dev_get_drvdata(&pdev->dev);
  1184. status = acp_deinit(adata->acp_mmio);
  1185. if (status)
  1186. dev_err(&pdev->dev, "ACP Deinit failed status:%d\n", status);
  1187. pm_runtime_disable(&pdev->dev);
  1188. return 0;
  1189. }
  1190. static int acp_pcm_resume(struct device *dev)
  1191. {
  1192. u16 bank;
  1193. int status;
  1194. struct audio_substream_data *rtd;
  1195. struct audio_drv_data *adata = dev_get_drvdata(dev);
  1196. status = acp_init(adata->acp_mmio, adata->asic_type);
  1197. if (status) {
  1198. dev_err(dev, "ACP Init failed status:%d\n", status);
  1199. return status;
  1200. }
  1201. if (adata->play_i2ssp_stream && adata->play_i2ssp_stream->runtime) {
  1202. /*
  1203. * For Stoney, Memory gating is disabled,i.e SRAM Banks
  1204. * won't be turned off. The default state for SRAM banks is ON.
  1205. * Setting SRAM bank state code skipped for STONEY platform.
  1206. */
  1207. if (adata->asic_type != CHIP_STONEY) {
  1208. for (bank = 1; bank <= 4; bank++)
  1209. acp_set_sram_bank_state(adata->acp_mmio, bank,
  1210. true);
  1211. }
  1212. rtd = adata->play_i2ssp_stream->runtime->private_data;
  1213. config_acp_dma(adata->acp_mmio, rtd, adata->asic_type);
  1214. }
  1215. if (adata->capture_i2ssp_stream &&
  1216. adata->capture_i2ssp_stream->runtime) {
  1217. if (adata->asic_type != CHIP_STONEY) {
  1218. for (bank = 5; bank <= 8; bank++)
  1219. acp_set_sram_bank_state(adata->acp_mmio, bank,
  1220. true);
  1221. }
  1222. rtd = adata->capture_i2ssp_stream->runtime->private_data;
  1223. config_acp_dma(adata->acp_mmio, rtd, adata->asic_type);
  1224. }
  1225. if (adata->asic_type != CHIP_CARRIZO) {
  1226. if (adata->play_i2s_micsp_stream &&
  1227. adata->play_i2s_micsp_stream->runtime) {
  1228. rtd = adata->play_i2s_micsp_stream->runtime->private_data;
  1229. config_acp_dma(adata->acp_mmio, rtd, adata->asic_type);
  1230. }
  1231. if (adata->play_i2sbt_stream &&
  1232. adata->play_i2sbt_stream->runtime) {
  1233. rtd = adata->play_i2sbt_stream->runtime->private_data;
  1234. config_acp_dma(adata->acp_mmio, rtd, adata->asic_type);
  1235. }
  1236. if (adata->capture_i2sbt_stream &&
  1237. adata->capture_i2sbt_stream->runtime) {
  1238. rtd = adata->capture_i2sbt_stream->runtime->private_data;
  1239. config_acp_dma(adata->acp_mmio, rtd, adata->asic_type);
  1240. }
  1241. }
  1242. acp_reg_write(1, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
  1243. return 0;
  1244. }
  1245. static int acp_pcm_runtime_suspend(struct device *dev)
  1246. {
  1247. int status;
  1248. struct audio_drv_data *adata = dev_get_drvdata(dev);
  1249. status = acp_deinit(adata->acp_mmio);
  1250. if (status)
  1251. dev_err(dev, "ACP Deinit failed status:%d\n", status);
  1252. acp_reg_write(0, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
  1253. return 0;
  1254. }
  1255. static int acp_pcm_runtime_resume(struct device *dev)
  1256. {
  1257. int status;
  1258. struct audio_drv_data *adata = dev_get_drvdata(dev);
  1259. status = acp_init(adata->acp_mmio, adata->asic_type);
  1260. if (status) {
  1261. dev_err(dev, "ACP Init failed status:%d\n", status);
  1262. return status;
  1263. }
  1264. acp_reg_write(1, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
  1265. return 0;
  1266. }
  1267. static const struct dev_pm_ops acp_pm_ops = {
  1268. .resume = acp_pcm_resume,
  1269. .runtime_suspend = acp_pcm_runtime_suspend,
  1270. .runtime_resume = acp_pcm_runtime_resume,
  1271. };
  1272. static struct platform_driver acp_dma_driver = {
  1273. .probe = acp_audio_probe,
  1274. .remove = acp_audio_remove,
  1275. .driver = {
  1276. .name = DRV_NAME,
  1277. .pm = &acp_pm_ops,
  1278. },
  1279. };
  1280. module_platform_driver(acp_dma_driver);
  1281. MODULE_AUTHOR("[email protected]");
  1282. MODULE_AUTHOR("[email protected]");
  1283. MODULE_DESCRIPTION("AMD ACP PCM Driver");
  1284. MODULE_LICENSE("GPL v2");
  1285. MODULE_ALIAS("platform:"DRV_NAME);