rme96.c 69 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * ALSA driver for RME Digi96, Digi96/8 and Digi96/8 PRO/PAD/PST audio
  4. * interfaces
  5. *
  6. * Copyright (c) 2000, 2001 Anders Torger <[email protected]>
  7. *
  8. * Thanks to Henk Hesselink <[email protected]> for the analog volume control
  9. * code.
  10. */
  11. #include <linux/delay.h>
  12. #include <linux/init.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/pci.h>
  15. #include <linux/module.h>
  16. #include <linux/vmalloc.h>
  17. #include <linux/io.h>
  18. #include <sound/core.h>
  19. #include <sound/info.h>
  20. #include <sound/control.h>
  21. #include <sound/pcm.h>
  22. #include <sound/pcm_params.h>
  23. #include <sound/asoundef.h>
  24. #include <sound/initval.h>
  25. /* note, two last pcis should be equal, it is not a bug */
  26. MODULE_AUTHOR("Anders Torger <[email protected]>");
  27. MODULE_DESCRIPTION("RME Digi96, Digi96/8, Digi96/8 PRO, Digi96/8 PST, "
  28. "Digi96/8 PAD");
  29. MODULE_LICENSE("GPL");
  30. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  31. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  32. static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable this card */
  33. module_param_array(index, int, NULL, 0444);
  34. MODULE_PARM_DESC(index, "Index value for RME Digi96 soundcard.");
  35. module_param_array(id, charp, NULL, 0444);
  36. MODULE_PARM_DESC(id, "ID string for RME Digi96 soundcard.");
  37. module_param_array(enable, bool, NULL, 0444);
  38. MODULE_PARM_DESC(enable, "Enable RME Digi96 soundcard.");
  39. /*
  40. * Defines for RME Digi96 series, from internal RME reference documents
  41. * dated 12.01.00
  42. */
  43. #define RME96_SPDIF_NCHANNELS 2
  44. /* Playback and capture buffer size */
  45. #define RME96_BUFFER_SIZE 0x10000
  46. /* IO area size */
  47. #define RME96_IO_SIZE 0x60000
  48. /* IO area offsets */
  49. #define RME96_IO_PLAY_BUFFER 0x0
  50. #define RME96_IO_REC_BUFFER 0x10000
  51. #define RME96_IO_CONTROL_REGISTER 0x20000
  52. #define RME96_IO_ADDITIONAL_REG 0x20004
  53. #define RME96_IO_CONFIRM_PLAY_IRQ 0x20008
  54. #define RME96_IO_CONFIRM_REC_IRQ 0x2000C
  55. #define RME96_IO_SET_PLAY_POS 0x40000
  56. #define RME96_IO_RESET_PLAY_POS 0x4FFFC
  57. #define RME96_IO_SET_REC_POS 0x50000
  58. #define RME96_IO_RESET_REC_POS 0x5FFFC
  59. #define RME96_IO_GET_PLAY_POS 0x20000
  60. #define RME96_IO_GET_REC_POS 0x30000
  61. /* Write control register bits */
  62. #define RME96_WCR_START (1 << 0)
  63. #define RME96_WCR_START_2 (1 << 1)
  64. #define RME96_WCR_GAIN_0 (1 << 2)
  65. #define RME96_WCR_GAIN_1 (1 << 3)
  66. #define RME96_WCR_MODE24 (1 << 4)
  67. #define RME96_WCR_MODE24_2 (1 << 5)
  68. #define RME96_WCR_BM (1 << 6)
  69. #define RME96_WCR_BM_2 (1 << 7)
  70. #define RME96_WCR_ADAT (1 << 8)
  71. #define RME96_WCR_FREQ_0 (1 << 9)
  72. #define RME96_WCR_FREQ_1 (1 << 10)
  73. #define RME96_WCR_DS (1 << 11)
  74. #define RME96_WCR_PRO (1 << 12)
  75. #define RME96_WCR_EMP (1 << 13)
  76. #define RME96_WCR_SEL (1 << 14)
  77. #define RME96_WCR_MASTER (1 << 15)
  78. #define RME96_WCR_PD (1 << 16)
  79. #define RME96_WCR_INP_0 (1 << 17)
  80. #define RME96_WCR_INP_1 (1 << 18)
  81. #define RME96_WCR_THRU_0 (1 << 19)
  82. #define RME96_WCR_THRU_1 (1 << 20)
  83. #define RME96_WCR_THRU_2 (1 << 21)
  84. #define RME96_WCR_THRU_3 (1 << 22)
  85. #define RME96_WCR_THRU_4 (1 << 23)
  86. #define RME96_WCR_THRU_5 (1 << 24)
  87. #define RME96_WCR_THRU_6 (1 << 25)
  88. #define RME96_WCR_THRU_7 (1 << 26)
  89. #define RME96_WCR_DOLBY (1 << 27)
  90. #define RME96_WCR_MONITOR_0 (1 << 28)
  91. #define RME96_WCR_MONITOR_1 (1 << 29)
  92. #define RME96_WCR_ISEL (1 << 30)
  93. #define RME96_WCR_IDIS (1 << 31)
  94. #define RME96_WCR_BITPOS_GAIN_0 2
  95. #define RME96_WCR_BITPOS_GAIN_1 3
  96. #define RME96_WCR_BITPOS_FREQ_0 9
  97. #define RME96_WCR_BITPOS_FREQ_1 10
  98. #define RME96_WCR_BITPOS_INP_0 17
  99. #define RME96_WCR_BITPOS_INP_1 18
  100. #define RME96_WCR_BITPOS_MONITOR_0 28
  101. #define RME96_WCR_BITPOS_MONITOR_1 29
  102. /* Read control register bits */
  103. #define RME96_RCR_AUDIO_ADDR_MASK 0xFFFF
  104. #define RME96_RCR_IRQ_2 (1 << 16)
  105. #define RME96_RCR_T_OUT (1 << 17)
  106. #define RME96_RCR_DEV_ID_0 (1 << 21)
  107. #define RME96_RCR_DEV_ID_1 (1 << 22)
  108. #define RME96_RCR_LOCK (1 << 23)
  109. #define RME96_RCR_VERF (1 << 26)
  110. #define RME96_RCR_F0 (1 << 27)
  111. #define RME96_RCR_F1 (1 << 28)
  112. #define RME96_RCR_F2 (1 << 29)
  113. #define RME96_RCR_AUTOSYNC (1 << 30)
  114. #define RME96_RCR_IRQ (1 << 31)
  115. #define RME96_RCR_BITPOS_F0 27
  116. #define RME96_RCR_BITPOS_F1 28
  117. #define RME96_RCR_BITPOS_F2 29
  118. /* Additional register bits */
  119. #define RME96_AR_WSEL (1 << 0)
  120. #define RME96_AR_ANALOG (1 << 1)
  121. #define RME96_AR_FREQPAD_0 (1 << 2)
  122. #define RME96_AR_FREQPAD_1 (1 << 3)
  123. #define RME96_AR_FREQPAD_2 (1 << 4)
  124. #define RME96_AR_PD2 (1 << 5)
  125. #define RME96_AR_DAC_EN (1 << 6)
  126. #define RME96_AR_CLATCH (1 << 7)
  127. #define RME96_AR_CCLK (1 << 8)
  128. #define RME96_AR_CDATA (1 << 9)
  129. #define RME96_AR_BITPOS_F0 2
  130. #define RME96_AR_BITPOS_F1 3
  131. #define RME96_AR_BITPOS_F2 4
  132. /* Monitor tracks */
  133. #define RME96_MONITOR_TRACKS_1_2 0
  134. #define RME96_MONITOR_TRACKS_3_4 1
  135. #define RME96_MONITOR_TRACKS_5_6 2
  136. #define RME96_MONITOR_TRACKS_7_8 3
  137. /* Attenuation */
  138. #define RME96_ATTENUATION_0 0
  139. #define RME96_ATTENUATION_6 1
  140. #define RME96_ATTENUATION_12 2
  141. #define RME96_ATTENUATION_18 3
  142. /* Input types */
  143. #define RME96_INPUT_OPTICAL 0
  144. #define RME96_INPUT_COAXIAL 1
  145. #define RME96_INPUT_INTERNAL 2
  146. #define RME96_INPUT_XLR 3
  147. #define RME96_INPUT_ANALOG 4
  148. /* Clock modes */
  149. #define RME96_CLOCKMODE_SLAVE 0
  150. #define RME96_CLOCKMODE_MASTER 1
  151. #define RME96_CLOCKMODE_WORDCLOCK 2
  152. /* Block sizes in bytes */
  153. #define RME96_SMALL_BLOCK_SIZE 2048
  154. #define RME96_LARGE_BLOCK_SIZE 8192
  155. /* Volume control */
  156. #define RME96_AD1852_VOL_BITS 14
  157. #define RME96_AD1855_VOL_BITS 10
  158. /* Defines for snd_rme96_trigger */
  159. #define RME96_TB_START_PLAYBACK 1
  160. #define RME96_TB_START_CAPTURE 2
  161. #define RME96_TB_STOP_PLAYBACK 4
  162. #define RME96_TB_STOP_CAPTURE 8
  163. #define RME96_TB_RESET_PLAYPOS 16
  164. #define RME96_TB_RESET_CAPTUREPOS 32
  165. #define RME96_TB_CLEAR_PLAYBACK_IRQ 64
  166. #define RME96_TB_CLEAR_CAPTURE_IRQ 128
  167. #define RME96_RESUME_PLAYBACK (RME96_TB_START_PLAYBACK)
  168. #define RME96_RESUME_CAPTURE (RME96_TB_START_CAPTURE)
  169. #define RME96_RESUME_BOTH (RME96_RESUME_PLAYBACK \
  170. | RME96_RESUME_CAPTURE)
  171. #define RME96_START_PLAYBACK (RME96_TB_START_PLAYBACK \
  172. | RME96_TB_RESET_PLAYPOS)
  173. #define RME96_START_CAPTURE (RME96_TB_START_CAPTURE \
  174. | RME96_TB_RESET_CAPTUREPOS)
  175. #define RME96_START_BOTH (RME96_START_PLAYBACK \
  176. | RME96_START_CAPTURE)
  177. #define RME96_STOP_PLAYBACK (RME96_TB_STOP_PLAYBACK \
  178. | RME96_TB_CLEAR_PLAYBACK_IRQ)
  179. #define RME96_STOP_CAPTURE (RME96_TB_STOP_CAPTURE \
  180. | RME96_TB_CLEAR_CAPTURE_IRQ)
  181. #define RME96_STOP_BOTH (RME96_STOP_PLAYBACK \
  182. | RME96_STOP_CAPTURE)
  183. struct rme96 {
  184. spinlock_t lock;
  185. int irq;
  186. unsigned long port;
  187. void __iomem *iobase;
  188. u32 wcreg; /* cached write control register value */
  189. u32 wcreg_spdif; /* S/PDIF setup */
  190. u32 wcreg_spdif_stream; /* S/PDIF setup (temporary) */
  191. u32 rcreg; /* cached read control register value */
  192. u32 areg; /* cached additional register value */
  193. u16 vol[2]; /* cached volume of analog output */
  194. u8 rev; /* card revision number */
  195. #ifdef CONFIG_PM_SLEEP
  196. u32 playback_pointer;
  197. u32 capture_pointer;
  198. void *playback_suspend_buffer;
  199. void *capture_suspend_buffer;
  200. #endif
  201. struct snd_pcm_substream *playback_substream;
  202. struct snd_pcm_substream *capture_substream;
  203. int playback_frlog; /* log2 of framesize */
  204. int capture_frlog;
  205. size_t playback_periodsize; /* in bytes, zero if not used */
  206. size_t capture_periodsize; /* in bytes, zero if not used */
  207. struct snd_card *card;
  208. struct snd_pcm *spdif_pcm;
  209. struct snd_pcm *adat_pcm;
  210. struct pci_dev *pci;
  211. struct snd_kcontrol *spdif_ctl;
  212. };
  213. static const struct pci_device_id snd_rme96_ids[] = {
  214. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96), 0, },
  215. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8), 0, },
  216. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PRO), 0, },
  217. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST), 0, },
  218. { 0, }
  219. };
  220. MODULE_DEVICE_TABLE(pci, snd_rme96_ids);
  221. #define RME96_ISPLAYING(rme96) ((rme96)->wcreg & RME96_WCR_START)
  222. #define RME96_ISRECORDING(rme96) ((rme96)->wcreg & RME96_WCR_START_2)
  223. #define RME96_HAS_ANALOG_IN(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  224. #define RME96_HAS_ANALOG_OUT(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO || \
  225. (rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  226. #define RME96_DAC_IS_1852(rme96) (RME96_HAS_ANALOG_OUT(rme96) && (rme96)->rev >= 4)
  227. #define RME96_DAC_IS_1855(rme96) (((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && (rme96)->rev < 4) || \
  228. ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO && (rme96)->rev == 2))
  229. #define RME96_185X_MAX_OUT(rme96) ((1 << (RME96_DAC_IS_1852(rme96) ? RME96_AD1852_VOL_BITS : RME96_AD1855_VOL_BITS)) - 1)
  230. static int
  231. snd_rme96_playback_prepare(struct snd_pcm_substream *substream);
  232. static int
  233. snd_rme96_capture_prepare(struct snd_pcm_substream *substream);
  234. static int
  235. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  236. int cmd);
  237. static int
  238. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  239. int cmd);
  240. static snd_pcm_uframes_t
  241. snd_rme96_playback_pointer(struct snd_pcm_substream *substream);
  242. static snd_pcm_uframes_t
  243. snd_rme96_capture_pointer(struct snd_pcm_substream *substream);
  244. static void snd_rme96_proc_init(struct rme96 *rme96);
  245. static int
  246. snd_rme96_create_switches(struct snd_card *card,
  247. struct rme96 *rme96);
  248. static int
  249. snd_rme96_getinputtype(struct rme96 *rme96);
  250. static inline unsigned int
  251. snd_rme96_playback_ptr(struct rme96 *rme96)
  252. {
  253. return (readl(rme96->iobase + RME96_IO_GET_PLAY_POS)
  254. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->playback_frlog;
  255. }
  256. static inline unsigned int
  257. snd_rme96_capture_ptr(struct rme96 *rme96)
  258. {
  259. return (readl(rme96->iobase + RME96_IO_GET_REC_POS)
  260. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->capture_frlog;
  261. }
  262. static int
  263. snd_rme96_playback_silence(struct snd_pcm_substream *substream,
  264. int channel, unsigned long pos, unsigned long count)
  265. {
  266. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  267. memset_io(rme96->iobase + RME96_IO_PLAY_BUFFER + pos,
  268. 0, count);
  269. return 0;
  270. }
  271. static int
  272. snd_rme96_playback_copy(struct snd_pcm_substream *substream,
  273. int channel, unsigned long pos,
  274. void __user *src, unsigned long count)
  275. {
  276. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  277. return copy_from_user_toio(rme96->iobase + RME96_IO_PLAY_BUFFER + pos,
  278. src, count);
  279. }
  280. static int
  281. snd_rme96_playback_copy_kernel(struct snd_pcm_substream *substream,
  282. int channel, unsigned long pos,
  283. void *src, unsigned long count)
  284. {
  285. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  286. memcpy_toio(rme96->iobase + RME96_IO_PLAY_BUFFER + pos, src, count);
  287. return 0;
  288. }
  289. static int
  290. snd_rme96_capture_copy(struct snd_pcm_substream *substream,
  291. int channel, unsigned long pos,
  292. void __user *dst, unsigned long count)
  293. {
  294. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  295. return copy_to_user_fromio(dst,
  296. rme96->iobase + RME96_IO_REC_BUFFER + pos,
  297. count);
  298. }
  299. static int
  300. snd_rme96_capture_copy_kernel(struct snd_pcm_substream *substream,
  301. int channel, unsigned long pos,
  302. void *dst, unsigned long count)
  303. {
  304. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  305. memcpy_fromio(dst, rme96->iobase + RME96_IO_REC_BUFFER + pos, count);
  306. return 0;
  307. }
  308. /*
  309. * Digital output capabilities (S/PDIF)
  310. */
  311. static const struct snd_pcm_hardware snd_rme96_playback_spdif_info =
  312. {
  313. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  314. SNDRV_PCM_INFO_MMAP_VALID |
  315. SNDRV_PCM_INFO_SYNC_START |
  316. SNDRV_PCM_INFO_RESUME |
  317. SNDRV_PCM_INFO_INTERLEAVED |
  318. SNDRV_PCM_INFO_PAUSE),
  319. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  320. SNDRV_PCM_FMTBIT_S32_LE),
  321. .rates = (SNDRV_PCM_RATE_32000 |
  322. SNDRV_PCM_RATE_44100 |
  323. SNDRV_PCM_RATE_48000 |
  324. SNDRV_PCM_RATE_64000 |
  325. SNDRV_PCM_RATE_88200 |
  326. SNDRV_PCM_RATE_96000),
  327. .rate_min = 32000,
  328. .rate_max = 96000,
  329. .channels_min = 2,
  330. .channels_max = 2,
  331. .buffer_bytes_max = RME96_BUFFER_SIZE,
  332. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  333. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  334. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  335. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  336. .fifo_size = 0,
  337. };
  338. /*
  339. * Digital input capabilities (S/PDIF)
  340. */
  341. static const struct snd_pcm_hardware snd_rme96_capture_spdif_info =
  342. {
  343. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  344. SNDRV_PCM_INFO_MMAP_VALID |
  345. SNDRV_PCM_INFO_SYNC_START |
  346. SNDRV_PCM_INFO_RESUME |
  347. SNDRV_PCM_INFO_INTERLEAVED |
  348. SNDRV_PCM_INFO_PAUSE),
  349. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  350. SNDRV_PCM_FMTBIT_S32_LE),
  351. .rates = (SNDRV_PCM_RATE_32000 |
  352. SNDRV_PCM_RATE_44100 |
  353. SNDRV_PCM_RATE_48000 |
  354. SNDRV_PCM_RATE_64000 |
  355. SNDRV_PCM_RATE_88200 |
  356. SNDRV_PCM_RATE_96000),
  357. .rate_min = 32000,
  358. .rate_max = 96000,
  359. .channels_min = 2,
  360. .channels_max = 2,
  361. .buffer_bytes_max = RME96_BUFFER_SIZE,
  362. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  363. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  364. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  365. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  366. .fifo_size = 0,
  367. };
  368. /*
  369. * Digital output capabilities (ADAT)
  370. */
  371. static const struct snd_pcm_hardware snd_rme96_playback_adat_info =
  372. {
  373. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  374. SNDRV_PCM_INFO_MMAP_VALID |
  375. SNDRV_PCM_INFO_SYNC_START |
  376. SNDRV_PCM_INFO_RESUME |
  377. SNDRV_PCM_INFO_INTERLEAVED |
  378. SNDRV_PCM_INFO_PAUSE),
  379. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  380. SNDRV_PCM_FMTBIT_S32_LE),
  381. .rates = (SNDRV_PCM_RATE_44100 |
  382. SNDRV_PCM_RATE_48000),
  383. .rate_min = 44100,
  384. .rate_max = 48000,
  385. .channels_min = 8,
  386. .channels_max = 8,
  387. .buffer_bytes_max = RME96_BUFFER_SIZE,
  388. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  389. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  390. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  391. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  392. .fifo_size = 0,
  393. };
  394. /*
  395. * Digital input capabilities (ADAT)
  396. */
  397. static const struct snd_pcm_hardware snd_rme96_capture_adat_info =
  398. {
  399. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  400. SNDRV_PCM_INFO_MMAP_VALID |
  401. SNDRV_PCM_INFO_SYNC_START |
  402. SNDRV_PCM_INFO_RESUME |
  403. SNDRV_PCM_INFO_INTERLEAVED |
  404. SNDRV_PCM_INFO_PAUSE),
  405. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  406. SNDRV_PCM_FMTBIT_S32_LE),
  407. .rates = (SNDRV_PCM_RATE_44100 |
  408. SNDRV_PCM_RATE_48000),
  409. .rate_min = 44100,
  410. .rate_max = 48000,
  411. .channels_min = 8,
  412. .channels_max = 8,
  413. .buffer_bytes_max = RME96_BUFFER_SIZE,
  414. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  415. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  416. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  417. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  418. .fifo_size = 0,
  419. };
  420. /*
  421. * The CDATA, CCLK and CLATCH bits can be used to write to the SPI interface
  422. * of the AD1852 or AD1852 D/A converter on the board. CDATA must be set up
  423. * on the falling edge of CCLK and be stable on the rising edge. The rising
  424. * edge of CLATCH after the last data bit clocks in the whole data word.
  425. * A fast processor could probably drive the SPI interface faster than the
  426. * DAC can handle (3MHz for the 1855, unknown for the 1852). The udelay(1)
  427. * limits the data rate to 500KHz and only causes a delay of 33 microsecs.
  428. *
  429. * NOTE: increased delay from 1 to 10, since there where problems setting
  430. * the volume.
  431. */
  432. static void
  433. snd_rme96_write_SPI(struct rme96 *rme96, u16 val)
  434. {
  435. int i;
  436. for (i = 0; i < 16; i++) {
  437. if (val & 0x8000) {
  438. rme96->areg |= RME96_AR_CDATA;
  439. } else {
  440. rme96->areg &= ~RME96_AR_CDATA;
  441. }
  442. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CLATCH);
  443. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  444. udelay(10);
  445. rme96->areg |= RME96_AR_CCLK;
  446. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  447. udelay(10);
  448. val <<= 1;
  449. }
  450. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CDATA);
  451. rme96->areg |= RME96_AR_CLATCH;
  452. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  453. udelay(10);
  454. rme96->areg &= ~RME96_AR_CLATCH;
  455. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  456. }
  457. static void
  458. snd_rme96_apply_dac_volume(struct rme96 *rme96)
  459. {
  460. if (RME96_DAC_IS_1852(rme96)) {
  461. snd_rme96_write_SPI(rme96, (rme96->vol[0] << 2) | 0x0);
  462. snd_rme96_write_SPI(rme96, (rme96->vol[1] << 2) | 0x2);
  463. } else if (RME96_DAC_IS_1855(rme96)) {
  464. snd_rme96_write_SPI(rme96, (rme96->vol[0] & 0x3FF) | 0x000);
  465. snd_rme96_write_SPI(rme96, (rme96->vol[1] & 0x3FF) | 0x400);
  466. }
  467. }
  468. static void
  469. snd_rme96_reset_dac(struct rme96 *rme96)
  470. {
  471. writel(rme96->wcreg | RME96_WCR_PD,
  472. rme96->iobase + RME96_IO_CONTROL_REGISTER);
  473. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  474. }
  475. static int
  476. snd_rme96_getmontracks(struct rme96 *rme96)
  477. {
  478. return ((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_0) & 1) +
  479. (((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_1) & 1) << 1);
  480. }
  481. static int
  482. snd_rme96_setmontracks(struct rme96 *rme96,
  483. int montracks)
  484. {
  485. if (montracks & 1) {
  486. rme96->wcreg |= RME96_WCR_MONITOR_0;
  487. } else {
  488. rme96->wcreg &= ~RME96_WCR_MONITOR_0;
  489. }
  490. if (montracks & 2) {
  491. rme96->wcreg |= RME96_WCR_MONITOR_1;
  492. } else {
  493. rme96->wcreg &= ~RME96_WCR_MONITOR_1;
  494. }
  495. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  496. return 0;
  497. }
  498. static int
  499. snd_rme96_getattenuation(struct rme96 *rme96)
  500. {
  501. return ((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_0) & 1) +
  502. (((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_1) & 1) << 1);
  503. }
  504. static int
  505. snd_rme96_setattenuation(struct rme96 *rme96,
  506. int attenuation)
  507. {
  508. switch (attenuation) {
  509. case 0:
  510. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) &
  511. ~RME96_WCR_GAIN_1;
  512. break;
  513. case 1:
  514. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) &
  515. ~RME96_WCR_GAIN_1;
  516. break;
  517. case 2:
  518. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) |
  519. RME96_WCR_GAIN_1;
  520. break;
  521. case 3:
  522. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) |
  523. RME96_WCR_GAIN_1;
  524. break;
  525. default:
  526. return -EINVAL;
  527. }
  528. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  529. return 0;
  530. }
  531. static int
  532. snd_rme96_capture_getrate(struct rme96 *rme96,
  533. int *is_adat)
  534. {
  535. int n, rate;
  536. *is_adat = 0;
  537. if (rme96->areg & RME96_AR_ANALOG) {
  538. /* Analog input, overrides S/PDIF setting */
  539. n = ((rme96->areg >> RME96_AR_BITPOS_F0) & 1) +
  540. (((rme96->areg >> RME96_AR_BITPOS_F1) & 1) << 1);
  541. switch (n) {
  542. case 1:
  543. rate = 32000;
  544. break;
  545. case 2:
  546. rate = 44100;
  547. break;
  548. case 3:
  549. rate = 48000;
  550. break;
  551. default:
  552. return -1;
  553. }
  554. return (rme96->areg & RME96_AR_BITPOS_F2) ? rate << 1 : rate;
  555. }
  556. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  557. if (rme96->rcreg & RME96_RCR_LOCK) {
  558. /* ADAT rate */
  559. *is_adat = 1;
  560. if (rme96->rcreg & RME96_RCR_T_OUT) {
  561. return 48000;
  562. }
  563. return 44100;
  564. }
  565. if (rme96->rcreg & RME96_RCR_VERF) {
  566. return -1;
  567. }
  568. /* S/PDIF rate */
  569. n = ((rme96->rcreg >> RME96_RCR_BITPOS_F0) & 1) +
  570. (((rme96->rcreg >> RME96_RCR_BITPOS_F1) & 1) << 1) +
  571. (((rme96->rcreg >> RME96_RCR_BITPOS_F2) & 1) << 2);
  572. switch (n) {
  573. case 0:
  574. if (rme96->rcreg & RME96_RCR_T_OUT) {
  575. return 64000;
  576. }
  577. return -1;
  578. case 3: return 96000;
  579. case 4: return 88200;
  580. case 5: return 48000;
  581. case 6: return 44100;
  582. case 7: return 32000;
  583. default:
  584. break;
  585. }
  586. return -1;
  587. }
  588. static int
  589. snd_rme96_playback_getrate(struct rme96 *rme96)
  590. {
  591. int rate, dummy;
  592. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  593. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG) {
  594. rate = snd_rme96_capture_getrate(rme96, &dummy);
  595. if (rate > 0) {
  596. /* slave clock */
  597. return rate;
  598. }
  599. }
  600. rate = ((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_0) & 1) +
  601. (((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_1) & 1) << 1);
  602. switch (rate) {
  603. case 1:
  604. rate = 32000;
  605. break;
  606. case 2:
  607. rate = 44100;
  608. break;
  609. case 3:
  610. rate = 48000;
  611. break;
  612. default:
  613. return -1;
  614. }
  615. return (rme96->wcreg & RME96_WCR_DS) ? rate << 1 : rate;
  616. }
  617. static int
  618. snd_rme96_playback_setrate(struct rme96 *rme96,
  619. int rate)
  620. {
  621. int ds;
  622. ds = rme96->wcreg & RME96_WCR_DS;
  623. switch (rate) {
  624. case 32000:
  625. rme96->wcreg &= ~RME96_WCR_DS;
  626. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  627. ~RME96_WCR_FREQ_1;
  628. break;
  629. case 44100:
  630. rme96->wcreg &= ~RME96_WCR_DS;
  631. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  632. ~RME96_WCR_FREQ_0;
  633. break;
  634. case 48000:
  635. rme96->wcreg &= ~RME96_WCR_DS;
  636. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  637. RME96_WCR_FREQ_1;
  638. break;
  639. case 64000:
  640. rme96->wcreg |= RME96_WCR_DS;
  641. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  642. ~RME96_WCR_FREQ_1;
  643. break;
  644. case 88200:
  645. rme96->wcreg |= RME96_WCR_DS;
  646. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  647. ~RME96_WCR_FREQ_0;
  648. break;
  649. case 96000:
  650. rme96->wcreg |= RME96_WCR_DS;
  651. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  652. RME96_WCR_FREQ_1;
  653. break;
  654. default:
  655. return -EINVAL;
  656. }
  657. if ((!ds && rme96->wcreg & RME96_WCR_DS) ||
  658. (ds && !(rme96->wcreg & RME96_WCR_DS)))
  659. {
  660. /* change to/from double-speed: reset the DAC (if available) */
  661. snd_rme96_reset_dac(rme96);
  662. return 1; /* need to restore volume */
  663. } else {
  664. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  665. return 0;
  666. }
  667. }
  668. static int
  669. snd_rme96_capture_analog_setrate(struct rme96 *rme96,
  670. int rate)
  671. {
  672. switch (rate) {
  673. case 32000:
  674. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  675. ~RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  676. break;
  677. case 44100:
  678. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  679. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  680. break;
  681. case 48000:
  682. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  683. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  684. break;
  685. case 64000:
  686. if (rme96->rev < 4) {
  687. return -EINVAL;
  688. }
  689. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  690. ~RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  691. break;
  692. case 88200:
  693. if (rme96->rev < 4) {
  694. return -EINVAL;
  695. }
  696. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  697. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  698. break;
  699. case 96000:
  700. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  701. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  702. break;
  703. default:
  704. return -EINVAL;
  705. }
  706. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  707. return 0;
  708. }
  709. static int
  710. snd_rme96_setclockmode(struct rme96 *rme96,
  711. int mode)
  712. {
  713. switch (mode) {
  714. case RME96_CLOCKMODE_SLAVE:
  715. /* AutoSync */
  716. rme96->wcreg &= ~RME96_WCR_MASTER;
  717. rme96->areg &= ~RME96_AR_WSEL;
  718. break;
  719. case RME96_CLOCKMODE_MASTER:
  720. /* Internal */
  721. rme96->wcreg |= RME96_WCR_MASTER;
  722. rme96->areg &= ~RME96_AR_WSEL;
  723. break;
  724. case RME96_CLOCKMODE_WORDCLOCK:
  725. /* Word clock is a master mode */
  726. rme96->wcreg |= RME96_WCR_MASTER;
  727. rme96->areg |= RME96_AR_WSEL;
  728. break;
  729. default:
  730. return -EINVAL;
  731. }
  732. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  733. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  734. return 0;
  735. }
  736. static int
  737. snd_rme96_getclockmode(struct rme96 *rme96)
  738. {
  739. if (rme96->areg & RME96_AR_WSEL) {
  740. return RME96_CLOCKMODE_WORDCLOCK;
  741. }
  742. return (rme96->wcreg & RME96_WCR_MASTER) ? RME96_CLOCKMODE_MASTER :
  743. RME96_CLOCKMODE_SLAVE;
  744. }
  745. static int
  746. snd_rme96_setinputtype(struct rme96 *rme96,
  747. int type)
  748. {
  749. int n;
  750. switch (type) {
  751. case RME96_INPUT_OPTICAL:
  752. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) &
  753. ~RME96_WCR_INP_1;
  754. break;
  755. case RME96_INPUT_COAXIAL:
  756. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) &
  757. ~RME96_WCR_INP_1;
  758. break;
  759. case RME96_INPUT_INTERNAL:
  760. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) |
  761. RME96_WCR_INP_1;
  762. break;
  763. case RME96_INPUT_XLR:
  764. if ((rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  765. rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PRO) ||
  766. (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  767. rme96->rev > 4))
  768. {
  769. /* Only Digi96/8 PRO and Digi96/8 PAD supports XLR */
  770. return -EINVAL;
  771. }
  772. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) |
  773. RME96_WCR_INP_1;
  774. break;
  775. case RME96_INPUT_ANALOG:
  776. if (!RME96_HAS_ANALOG_IN(rme96)) {
  777. return -EINVAL;
  778. }
  779. rme96->areg |= RME96_AR_ANALOG;
  780. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  781. if (rme96->rev < 4) {
  782. /*
  783. * Revision less than 004 does not support 64 and
  784. * 88.2 kHz
  785. */
  786. if (snd_rme96_capture_getrate(rme96, &n) == 88200) {
  787. snd_rme96_capture_analog_setrate(rme96, 44100);
  788. }
  789. if (snd_rme96_capture_getrate(rme96, &n) == 64000) {
  790. snd_rme96_capture_analog_setrate(rme96, 32000);
  791. }
  792. }
  793. return 0;
  794. default:
  795. return -EINVAL;
  796. }
  797. if (type != RME96_INPUT_ANALOG && RME96_HAS_ANALOG_IN(rme96)) {
  798. rme96->areg &= ~RME96_AR_ANALOG;
  799. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  800. }
  801. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  802. return 0;
  803. }
  804. static int
  805. snd_rme96_getinputtype(struct rme96 *rme96)
  806. {
  807. if (rme96->areg & RME96_AR_ANALOG) {
  808. return RME96_INPUT_ANALOG;
  809. }
  810. return ((rme96->wcreg >> RME96_WCR_BITPOS_INP_0) & 1) +
  811. (((rme96->wcreg >> RME96_WCR_BITPOS_INP_1) & 1) << 1);
  812. }
  813. static void
  814. snd_rme96_setframelog(struct rme96 *rme96,
  815. int n_channels,
  816. int is_playback)
  817. {
  818. int frlog;
  819. if (n_channels == 2) {
  820. frlog = 1;
  821. } else {
  822. /* assume 8 channels */
  823. frlog = 3;
  824. }
  825. if (is_playback) {
  826. frlog += (rme96->wcreg & RME96_WCR_MODE24) ? 2 : 1;
  827. rme96->playback_frlog = frlog;
  828. } else {
  829. frlog += (rme96->wcreg & RME96_WCR_MODE24_2) ? 2 : 1;
  830. rme96->capture_frlog = frlog;
  831. }
  832. }
  833. static int
  834. snd_rme96_playback_setformat(struct rme96 *rme96, snd_pcm_format_t format)
  835. {
  836. switch (format) {
  837. case SNDRV_PCM_FORMAT_S16_LE:
  838. rme96->wcreg &= ~RME96_WCR_MODE24;
  839. break;
  840. case SNDRV_PCM_FORMAT_S32_LE:
  841. rme96->wcreg |= RME96_WCR_MODE24;
  842. break;
  843. default:
  844. return -EINVAL;
  845. }
  846. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  847. return 0;
  848. }
  849. static int
  850. snd_rme96_capture_setformat(struct rme96 *rme96, snd_pcm_format_t format)
  851. {
  852. switch (format) {
  853. case SNDRV_PCM_FORMAT_S16_LE:
  854. rme96->wcreg &= ~RME96_WCR_MODE24_2;
  855. break;
  856. case SNDRV_PCM_FORMAT_S32_LE:
  857. rme96->wcreg |= RME96_WCR_MODE24_2;
  858. break;
  859. default:
  860. return -EINVAL;
  861. }
  862. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  863. return 0;
  864. }
  865. static void
  866. snd_rme96_set_period_properties(struct rme96 *rme96,
  867. size_t period_bytes)
  868. {
  869. switch (period_bytes) {
  870. case RME96_LARGE_BLOCK_SIZE:
  871. rme96->wcreg &= ~RME96_WCR_ISEL;
  872. break;
  873. case RME96_SMALL_BLOCK_SIZE:
  874. rme96->wcreg |= RME96_WCR_ISEL;
  875. break;
  876. default:
  877. snd_BUG();
  878. break;
  879. }
  880. rme96->wcreg &= ~RME96_WCR_IDIS;
  881. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  882. }
  883. static int
  884. snd_rme96_playback_hw_params(struct snd_pcm_substream *substream,
  885. struct snd_pcm_hw_params *params)
  886. {
  887. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  888. struct snd_pcm_runtime *runtime = substream->runtime;
  889. int err, rate, dummy;
  890. bool apply_dac_volume = false;
  891. runtime->dma_area = (void __force *)(rme96->iobase +
  892. RME96_IO_PLAY_BUFFER);
  893. runtime->dma_addr = rme96->port + RME96_IO_PLAY_BUFFER;
  894. runtime->dma_bytes = RME96_BUFFER_SIZE;
  895. spin_lock_irq(&rme96->lock);
  896. rate = 0;
  897. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  898. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG)
  899. rate = snd_rme96_capture_getrate(rme96, &dummy);
  900. if (rate > 0) {
  901. /* slave clock */
  902. if ((int)params_rate(params) != rate) {
  903. err = -EIO;
  904. goto error;
  905. }
  906. } else {
  907. err = snd_rme96_playback_setrate(rme96, params_rate(params));
  908. if (err < 0)
  909. goto error;
  910. apply_dac_volume = err > 0; /* need to restore volume later? */
  911. }
  912. err = snd_rme96_playback_setformat(rme96, params_format(params));
  913. if (err < 0)
  914. goto error;
  915. snd_rme96_setframelog(rme96, params_channels(params), 1);
  916. if (rme96->capture_periodsize != 0) {
  917. if (params_period_size(params) << rme96->playback_frlog !=
  918. rme96->capture_periodsize)
  919. {
  920. err = -EBUSY;
  921. goto error;
  922. }
  923. }
  924. rme96->playback_periodsize =
  925. params_period_size(params) << rme96->playback_frlog;
  926. snd_rme96_set_period_properties(rme96, rme96->playback_periodsize);
  927. /* S/PDIF setup */
  928. if ((rme96->wcreg & RME96_WCR_ADAT) == 0) {
  929. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  930. writel(rme96->wcreg |= rme96->wcreg_spdif_stream, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  931. }
  932. err = 0;
  933. error:
  934. spin_unlock_irq(&rme96->lock);
  935. if (apply_dac_volume) {
  936. usleep_range(3000, 10000);
  937. snd_rme96_apply_dac_volume(rme96);
  938. }
  939. return err;
  940. }
  941. static int
  942. snd_rme96_capture_hw_params(struct snd_pcm_substream *substream,
  943. struct snd_pcm_hw_params *params)
  944. {
  945. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  946. struct snd_pcm_runtime *runtime = substream->runtime;
  947. int err, isadat, rate;
  948. runtime->dma_area = (void __force *)(rme96->iobase +
  949. RME96_IO_REC_BUFFER);
  950. runtime->dma_addr = rme96->port + RME96_IO_REC_BUFFER;
  951. runtime->dma_bytes = RME96_BUFFER_SIZE;
  952. spin_lock_irq(&rme96->lock);
  953. err = snd_rme96_capture_setformat(rme96, params_format(params));
  954. if (err < 0) {
  955. spin_unlock_irq(&rme96->lock);
  956. return err;
  957. }
  958. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  959. err = snd_rme96_capture_analog_setrate(rme96, params_rate(params));
  960. if (err < 0) {
  961. spin_unlock_irq(&rme96->lock);
  962. return err;
  963. }
  964. } else {
  965. rate = snd_rme96_capture_getrate(rme96, &isadat);
  966. if (rate > 0) {
  967. if ((int)params_rate(params) != rate) {
  968. spin_unlock_irq(&rme96->lock);
  969. return -EIO;
  970. }
  971. if ((isadat && runtime->hw.channels_min == 2) ||
  972. (!isadat && runtime->hw.channels_min == 8)) {
  973. spin_unlock_irq(&rme96->lock);
  974. return -EIO;
  975. }
  976. }
  977. }
  978. snd_rme96_setframelog(rme96, params_channels(params), 0);
  979. if (rme96->playback_periodsize != 0) {
  980. if (params_period_size(params) << rme96->capture_frlog !=
  981. rme96->playback_periodsize)
  982. {
  983. spin_unlock_irq(&rme96->lock);
  984. return -EBUSY;
  985. }
  986. }
  987. rme96->capture_periodsize =
  988. params_period_size(params) << rme96->capture_frlog;
  989. snd_rme96_set_period_properties(rme96, rme96->capture_periodsize);
  990. spin_unlock_irq(&rme96->lock);
  991. return 0;
  992. }
  993. static void
  994. snd_rme96_trigger(struct rme96 *rme96,
  995. int op)
  996. {
  997. if (op & RME96_TB_RESET_PLAYPOS)
  998. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  999. if (op & RME96_TB_RESET_CAPTUREPOS)
  1000. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1001. if (op & RME96_TB_CLEAR_PLAYBACK_IRQ) {
  1002. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1003. if (rme96->rcreg & RME96_RCR_IRQ)
  1004. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1005. }
  1006. if (op & RME96_TB_CLEAR_CAPTURE_IRQ) {
  1007. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1008. if (rme96->rcreg & RME96_RCR_IRQ_2)
  1009. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1010. }
  1011. if (op & RME96_TB_START_PLAYBACK)
  1012. rme96->wcreg |= RME96_WCR_START;
  1013. if (op & RME96_TB_STOP_PLAYBACK)
  1014. rme96->wcreg &= ~RME96_WCR_START;
  1015. if (op & RME96_TB_START_CAPTURE)
  1016. rme96->wcreg |= RME96_WCR_START_2;
  1017. if (op & RME96_TB_STOP_CAPTURE)
  1018. rme96->wcreg &= ~RME96_WCR_START_2;
  1019. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1020. }
  1021. static irqreturn_t
  1022. snd_rme96_interrupt(int irq,
  1023. void *dev_id)
  1024. {
  1025. struct rme96 *rme96 = (struct rme96 *)dev_id;
  1026. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1027. /* fastpath out, to ease interrupt sharing */
  1028. if (!((rme96->rcreg & RME96_RCR_IRQ) ||
  1029. (rme96->rcreg & RME96_RCR_IRQ_2)))
  1030. {
  1031. return IRQ_NONE;
  1032. }
  1033. if (rme96->rcreg & RME96_RCR_IRQ) {
  1034. /* playback */
  1035. snd_pcm_period_elapsed(rme96->playback_substream);
  1036. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1037. }
  1038. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  1039. /* capture */
  1040. snd_pcm_period_elapsed(rme96->capture_substream);
  1041. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1042. }
  1043. return IRQ_HANDLED;
  1044. }
  1045. static const unsigned int period_bytes[] = { RME96_SMALL_BLOCK_SIZE, RME96_LARGE_BLOCK_SIZE };
  1046. static const struct snd_pcm_hw_constraint_list hw_constraints_period_bytes = {
  1047. .count = ARRAY_SIZE(period_bytes),
  1048. .list = period_bytes,
  1049. .mask = 0
  1050. };
  1051. static void
  1052. rme96_set_buffer_size_constraint(struct rme96 *rme96,
  1053. struct snd_pcm_runtime *runtime)
  1054. {
  1055. unsigned int size;
  1056. snd_pcm_hw_constraint_single(runtime, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1057. RME96_BUFFER_SIZE);
  1058. size = rme96->playback_periodsize;
  1059. if (!size)
  1060. size = rme96->capture_periodsize;
  1061. if (size)
  1062. snd_pcm_hw_constraint_single(runtime,
  1063. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1064. size);
  1065. else
  1066. snd_pcm_hw_constraint_list(runtime, 0,
  1067. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1068. &hw_constraints_period_bytes);
  1069. }
  1070. static int
  1071. snd_rme96_playback_spdif_open(struct snd_pcm_substream *substream)
  1072. {
  1073. int rate, dummy;
  1074. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1075. struct snd_pcm_runtime *runtime = substream->runtime;
  1076. snd_pcm_set_sync(substream);
  1077. spin_lock_irq(&rme96->lock);
  1078. if (rme96->playback_substream) {
  1079. spin_unlock_irq(&rme96->lock);
  1080. return -EBUSY;
  1081. }
  1082. rme96->wcreg &= ~RME96_WCR_ADAT;
  1083. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1084. rme96->playback_substream = substream;
  1085. spin_unlock_irq(&rme96->lock);
  1086. runtime->hw = snd_rme96_playback_spdif_info;
  1087. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1088. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG) {
  1089. rate = snd_rme96_capture_getrate(rme96, &dummy);
  1090. if (rate > 0) {
  1091. /* slave clock */
  1092. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1093. runtime->hw.rate_min = rate;
  1094. runtime->hw.rate_max = rate;
  1095. }
  1096. }
  1097. rme96_set_buffer_size_constraint(rme96, runtime);
  1098. rme96->wcreg_spdif_stream = rme96->wcreg_spdif;
  1099. rme96->spdif_ctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1100. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1101. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1102. return 0;
  1103. }
  1104. static int
  1105. snd_rme96_capture_spdif_open(struct snd_pcm_substream *substream)
  1106. {
  1107. int isadat, rate;
  1108. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1109. struct snd_pcm_runtime *runtime = substream->runtime;
  1110. snd_pcm_set_sync(substream);
  1111. runtime->hw = snd_rme96_capture_spdif_info;
  1112. if (snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG) {
  1113. rate = snd_rme96_capture_getrate(rme96, &isadat);
  1114. if (rate > 0) {
  1115. if (isadat)
  1116. return -EIO;
  1117. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1118. runtime->hw.rate_min = rate;
  1119. runtime->hw.rate_max = rate;
  1120. }
  1121. }
  1122. spin_lock_irq(&rme96->lock);
  1123. if (rme96->capture_substream) {
  1124. spin_unlock_irq(&rme96->lock);
  1125. return -EBUSY;
  1126. }
  1127. rme96->capture_substream = substream;
  1128. spin_unlock_irq(&rme96->lock);
  1129. rme96_set_buffer_size_constraint(rme96, runtime);
  1130. return 0;
  1131. }
  1132. static int
  1133. snd_rme96_playback_adat_open(struct snd_pcm_substream *substream)
  1134. {
  1135. int rate, dummy;
  1136. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1137. struct snd_pcm_runtime *runtime = substream->runtime;
  1138. snd_pcm_set_sync(substream);
  1139. spin_lock_irq(&rme96->lock);
  1140. if (rme96->playback_substream) {
  1141. spin_unlock_irq(&rme96->lock);
  1142. return -EBUSY;
  1143. }
  1144. rme96->wcreg |= RME96_WCR_ADAT;
  1145. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1146. rme96->playback_substream = substream;
  1147. spin_unlock_irq(&rme96->lock);
  1148. runtime->hw = snd_rme96_playback_adat_info;
  1149. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1150. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG) {
  1151. rate = snd_rme96_capture_getrate(rme96, &dummy);
  1152. if (rate > 0) {
  1153. /* slave clock */
  1154. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1155. runtime->hw.rate_min = rate;
  1156. runtime->hw.rate_max = rate;
  1157. }
  1158. }
  1159. rme96_set_buffer_size_constraint(rme96, runtime);
  1160. return 0;
  1161. }
  1162. static int
  1163. snd_rme96_capture_adat_open(struct snd_pcm_substream *substream)
  1164. {
  1165. int isadat, rate;
  1166. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1167. struct snd_pcm_runtime *runtime = substream->runtime;
  1168. snd_pcm_set_sync(substream);
  1169. runtime->hw = snd_rme96_capture_adat_info;
  1170. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1171. /* makes no sense to use analog input. Note that analog
  1172. expension cards AEB4/8-I are RME96_INPUT_INTERNAL */
  1173. return -EIO;
  1174. }
  1175. rate = snd_rme96_capture_getrate(rme96, &isadat);
  1176. if (rate > 0) {
  1177. if (!isadat) {
  1178. return -EIO;
  1179. }
  1180. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1181. runtime->hw.rate_min = rate;
  1182. runtime->hw.rate_max = rate;
  1183. }
  1184. spin_lock_irq(&rme96->lock);
  1185. if (rme96->capture_substream) {
  1186. spin_unlock_irq(&rme96->lock);
  1187. return -EBUSY;
  1188. }
  1189. rme96->capture_substream = substream;
  1190. spin_unlock_irq(&rme96->lock);
  1191. rme96_set_buffer_size_constraint(rme96, runtime);
  1192. return 0;
  1193. }
  1194. static int
  1195. snd_rme96_playback_close(struct snd_pcm_substream *substream)
  1196. {
  1197. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1198. int spdif = 0;
  1199. spin_lock_irq(&rme96->lock);
  1200. if (RME96_ISPLAYING(rme96)) {
  1201. snd_rme96_trigger(rme96, RME96_STOP_PLAYBACK);
  1202. }
  1203. rme96->playback_substream = NULL;
  1204. rme96->playback_periodsize = 0;
  1205. spdif = (rme96->wcreg & RME96_WCR_ADAT) == 0;
  1206. spin_unlock_irq(&rme96->lock);
  1207. if (spdif) {
  1208. rme96->spdif_ctl->vd[0].access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1209. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1210. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1211. }
  1212. return 0;
  1213. }
  1214. static int
  1215. snd_rme96_capture_close(struct snd_pcm_substream *substream)
  1216. {
  1217. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1218. spin_lock_irq(&rme96->lock);
  1219. if (RME96_ISRECORDING(rme96)) {
  1220. snd_rme96_trigger(rme96, RME96_STOP_CAPTURE);
  1221. }
  1222. rme96->capture_substream = NULL;
  1223. rme96->capture_periodsize = 0;
  1224. spin_unlock_irq(&rme96->lock);
  1225. return 0;
  1226. }
  1227. static int
  1228. snd_rme96_playback_prepare(struct snd_pcm_substream *substream)
  1229. {
  1230. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1231. spin_lock_irq(&rme96->lock);
  1232. if (RME96_ISPLAYING(rme96)) {
  1233. snd_rme96_trigger(rme96, RME96_STOP_PLAYBACK);
  1234. }
  1235. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1236. spin_unlock_irq(&rme96->lock);
  1237. return 0;
  1238. }
  1239. static int
  1240. snd_rme96_capture_prepare(struct snd_pcm_substream *substream)
  1241. {
  1242. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1243. spin_lock_irq(&rme96->lock);
  1244. if (RME96_ISRECORDING(rme96)) {
  1245. snd_rme96_trigger(rme96, RME96_STOP_CAPTURE);
  1246. }
  1247. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1248. spin_unlock_irq(&rme96->lock);
  1249. return 0;
  1250. }
  1251. static int
  1252. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  1253. int cmd)
  1254. {
  1255. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1256. struct snd_pcm_substream *s;
  1257. bool sync;
  1258. snd_pcm_group_for_each_entry(s, substream) {
  1259. if (snd_pcm_substream_chip(s) == rme96)
  1260. snd_pcm_trigger_done(s, substream);
  1261. }
  1262. sync = (rme96->playback_substream && rme96->capture_substream) &&
  1263. (rme96->playback_substream->group ==
  1264. rme96->capture_substream->group);
  1265. switch (cmd) {
  1266. case SNDRV_PCM_TRIGGER_START:
  1267. if (!RME96_ISPLAYING(rme96)) {
  1268. if (substream != rme96->playback_substream)
  1269. return -EBUSY;
  1270. snd_rme96_trigger(rme96, sync ? RME96_START_BOTH
  1271. : RME96_START_PLAYBACK);
  1272. }
  1273. break;
  1274. case SNDRV_PCM_TRIGGER_SUSPEND:
  1275. case SNDRV_PCM_TRIGGER_STOP:
  1276. if (RME96_ISPLAYING(rme96)) {
  1277. if (substream != rme96->playback_substream)
  1278. return -EBUSY;
  1279. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1280. : RME96_STOP_PLAYBACK);
  1281. }
  1282. break;
  1283. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1284. if (RME96_ISPLAYING(rme96))
  1285. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1286. : RME96_STOP_PLAYBACK);
  1287. break;
  1288. case SNDRV_PCM_TRIGGER_RESUME:
  1289. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1290. if (!RME96_ISPLAYING(rme96))
  1291. snd_rme96_trigger(rme96, sync ? RME96_RESUME_BOTH
  1292. : RME96_RESUME_PLAYBACK);
  1293. break;
  1294. default:
  1295. return -EINVAL;
  1296. }
  1297. return 0;
  1298. }
  1299. static int
  1300. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  1301. int cmd)
  1302. {
  1303. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1304. struct snd_pcm_substream *s;
  1305. bool sync;
  1306. snd_pcm_group_for_each_entry(s, substream) {
  1307. if (snd_pcm_substream_chip(s) == rme96)
  1308. snd_pcm_trigger_done(s, substream);
  1309. }
  1310. sync = (rme96->playback_substream && rme96->capture_substream) &&
  1311. (rme96->playback_substream->group ==
  1312. rme96->capture_substream->group);
  1313. switch (cmd) {
  1314. case SNDRV_PCM_TRIGGER_START:
  1315. if (!RME96_ISRECORDING(rme96)) {
  1316. if (substream != rme96->capture_substream)
  1317. return -EBUSY;
  1318. snd_rme96_trigger(rme96, sync ? RME96_START_BOTH
  1319. : RME96_START_CAPTURE);
  1320. }
  1321. break;
  1322. case SNDRV_PCM_TRIGGER_SUSPEND:
  1323. case SNDRV_PCM_TRIGGER_STOP:
  1324. if (RME96_ISRECORDING(rme96)) {
  1325. if (substream != rme96->capture_substream)
  1326. return -EBUSY;
  1327. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1328. : RME96_STOP_CAPTURE);
  1329. }
  1330. break;
  1331. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1332. if (RME96_ISRECORDING(rme96))
  1333. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1334. : RME96_STOP_CAPTURE);
  1335. break;
  1336. case SNDRV_PCM_TRIGGER_RESUME:
  1337. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1338. if (!RME96_ISRECORDING(rme96))
  1339. snd_rme96_trigger(rme96, sync ? RME96_RESUME_BOTH
  1340. : RME96_RESUME_CAPTURE);
  1341. break;
  1342. default:
  1343. return -EINVAL;
  1344. }
  1345. return 0;
  1346. }
  1347. static snd_pcm_uframes_t
  1348. snd_rme96_playback_pointer(struct snd_pcm_substream *substream)
  1349. {
  1350. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1351. return snd_rme96_playback_ptr(rme96);
  1352. }
  1353. static snd_pcm_uframes_t
  1354. snd_rme96_capture_pointer(struct snd_pcm_substream *substream)
  1355. {
  1356. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1357. return snd_rme96_capture_ptr(rme96);
  1358. }
  1359. static const struct snd_pcm_ops snd_rme96_playback_spdif_ops = {
  1360. .open = snd_rme96_playback_spdif_open,
  1361. .close = snd_rme96_playback_close,
  1362. .hw_params = snd_rme96_playback_hw_params,
  1363. .prepare = snd_rme96_playback_prepare,
  1364. .trigger = snd_rme96_playback_trigger,
  1365. .pointer = snd_rme96_playback_pointer,
  1366. .copy_user = snd_rme96_playback_copy,
  1367. .copy_kernel = snd_rme96_playback_copy_kernel,
  1368. .fill_silence = snd_rme96_playback_silence,
  1369. .mmap = snd_pcm_lib_mmap_iomem,
  1370. };
  1371. static const struct snd_pcm_ops snd_rme96_capture_spdif_ops = {
  1372. .open = snd_rme96_capture_spdif_open,
  1373. .close = snd_rme96_capture_close,
  1374. .hw_params = snd_rme96_capture_hw_params,
  1375. .prepare = snd_rme96_capture_prepare,
  1376. .trigger = snd_rme96_capture_trigger,
  1377. .pointer = snd_rme96_capture_pointer,
  1378. .copy_user = snd_rme96_capture_copy,
  1379. .copy_kernel = snd_rme96_capture_copy_kernel,
  1380. .mmap = snd_pcm_lib_mmap_iomem,
  1381. };
  1382. static const struct snd_pcm_ops snd_rme96_playback_adat_ops = {
  1383. .open = snd_rme96_playback_adat_open,
  1384. .close = snd_rme96_playback_close,
  1385. .hw_params = snd_rme96_playback_hw_params,
  1386. .prepare = snd_rme96_playback_prepare,
  1387. .trigger = snd_rme96_playback_trigger,
  1388. .pointer = snd_rme96_playback_pointer,
  1389. .copy_user = snd_rme96_playback_copy,
  1390. .copy_kernel = snd_rme96_playback_copy_kernel,
  1391. .fill_silence = snd_rme96_playback_silence,
  1392. .mmap = snd_pcm_lib_mmap_iomem,
  1393. };
  1394. static const struct snd_pcm_ops snd_rme96_capture_adat_ops = {
  1395. .open = snd_rme96_capture_adat_open,
  1396. .close = snd_rme96_capture_close,
  1397. .hw_params = snd_rme96_capture_hw_params,
  1398. .prepare = snd_rme96_capture_prepare,
  1399. .trigger = snd_rme96_capture_trigger,
  1400. .pointer = snd_rme96_capture_pointer,
  1401. .copy_user = snd_rme96_capture_copy,
  1402. .copy_kernel = snd_rme96_capture_copy_kernel,
  1403. .mmap = snd_pcm_lib_mmap_iomem,
  1404. };
  1405. static void
  1406. snd_rme96_free(struct rme96 *rme96)
  1407. {
  1408. if (rme96->irq >= 0) {
  1409. snd_rme96_trigger(rme96, RME96_STOP_BOTH);
  1410. rme96->areg &= ~RME96_AR_DAC_EN;
  1411. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1412. }
  1413. #ifdef CONFIG_PM_SLEEP
  1414. vfree(rme96->playback_suspend_buffer);
  1415. vfree(rme96->capture_suspend_buffer);
  1416. #endif
  1417. }
  1418. static void
  1419. snd_rme96_free_spdif_pcm(struct snd_pcm *pcm)
  1420. {
  1421. struct rme96 *rme96 = pcm->private_data;
  1422. rme96->spdif_pcm = NULL;
  1423. }
  1424. static void
  1425. snd_rme96_free_adat_pcm(struct snd_pcm *pcm)
  1426. {
  1427. struct rme96 *rme96 = pcm->private_data;
  1428. rme96->adat_pcm = NULL;
  1429. }
  1430. static int
  1431. snd_rme96_create(struct rme96 *rme96)
  1432. {
  1433. struct pci_dev *pci = rme96->pci;
  1434. int err;
  1435. rme96->irq = -1;
  1436. spin_lock_init(&rme96->lock);
  1437. err = pcim_enable_device(pci);
  1438. if (err < 0)
  1439. return err;
  1440. err = pci_request_regions(pci, "RME96");
  1441. if (err < 0)
  1442. return err;
  1443. rme96->port = pci_resource_start(rme96->pci, 0);
  1444. rme96->iobase = devm_ioremap(&pci->dev, rme96->port, RME96_IO_SIZE);
  1445. if (!rme96->iobase) {
  1446. dev_err(rme96->card->dev,
  1447. "unable to remap memory region 0x%lx-0x%lx\n",
  1448. rme96->port, rme96->port + RME96_IO_SIZE - 1);
  1449. return -EBUSY;
  1450. }
  1451. if (devm_request_irq(&pci->dev, pci->irq, snd_rme96_interrupt,
  1452. IRQF_SHARED, KBUILD_MODNAME, rme96)) {
  1453. dev_err(rme96->card->dev, "unable to grab IRQ %d\n", pci->irq);
  1454. return -EBUSY;
  1455. }
  1456. rme96->irq = pci->irq;
  1457. rme96->card->sync_irq = rme96->irq;
  1458. /* read the card's revision number */
  1459. pci_read_config_byte(pci, 8, &rme96->rev);
  1460. /* set up ALSA pcm device for S/PDIF */
  1461. err = snd_pcm_new(rme96->card, "Digi96 IEC958", 0,
  1462. 1, 1, &rme96->spdif_pcm);
  1463. if (err < 0)
  1464. return err;
  1465. rme96->spdif_pcm->private_data = rme96;
  1466. rme96->spdif_pcm->private_free = snd_rme96_free_spdif_pcm;
  1467. strcpy(rme96->spdif_pcm->name, "Digi96 IEC958");
  1468. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_spdif_ops);
  1469. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_spdif_ops);
  1470. rme96->spdif_pcm->info_flags = 0;
  1471. /* set up ALSA pcm device for ADAT */
  1472. if (pci->device == PCI_DEVICE_ID_RME_DIGI96) {
  1473. /* ADAT is not available on the base model */
  1474. rme96->adat_pcm = NULL;
  1475. } else {
  1476. err = snd_pcm_new(rme96->card, "Digi96 ADAT", 1,
  1477. 1, 1, &rme96->adat_pcm);
  1478. if (err < 0)
  1479. return err;
  1480. rme96->adat_pcm->private_data = rme96;
  1481. rme96->adat_pcm->private_free = snd_rme96_free_adat_pcm;
  1482. strcpy(rme96->adat_pcm->name, "Digi96 ADAT");
  1483. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_adat_ops);
  1484. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_adat_ops);
  1485. rme96->adat_pcm->info_flags = 0;
  1486. }
  1487. rme96->playback_periodsize = 0;
  1488. rme96->capture_periodsize = 0;
  1489. /* make sure playback/capture is stopped, if by some reason active */
  1490. snd_rme96_trigger(rme96, RME96_STOP_BOTH);
  1491. /* set default values in registers */
  1492. rme96->wcreg =
  1493. RME96_WCR_FREQ_1 | /* set 44.1 kHz playback */
  1494. RME96_WCR_SEL | /* normal playback */
  1495. RME96_WCR_MASTER | /* set to master clock mode */
  1496. RME96_WCR_INP_0; /* set coaxial input */
  1497. rme96->areg = RME96_AR_FREQPAD_1; /* set 44.1 kHz analog capture */
  1498. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1499. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1500. /* reset the ADC */
  1501. writel(rme96->areg | RME96_AR_PD2,
  1502. rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1503. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1504. /* reset and enable the DAC (order is important). */
  1505. snd_rme96_reset_dac(rme96);
  1506. rme96->areg |= RME96_AR_DAC_EN;
  1507. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1508. /* reset playback and record buffer pointers */
  1509. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1510. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1511. /* reset volume */
  1512. rme96->vol[0] = rme96->vol[1] = 0;
  1513. if (RME96_HAS_ANALOG_OUT(rme96)) {
  1514. snd_rme96_apply_dac_volume(rme96);
  1515. }
  1516. /* init switch interface */
  1517. err = snd_rme96_create_switches(rme96->card, rme96);
  1518. if (err < 0)
  1519. return err;
  1520. /* init proc interface */
  1521. snd_rme96_proc_init(rme96);
  1522. return 0;
  1523. }
  1524. /*
  1525. * proc interface
  1526. */
  1527. static void
  1528. snd_rme96_proc_read(struct snd_info_entry *entry, struct snd_info_buffer *buffer)
  1529. {
  1530. int n;
  1531. struct rme96 *rme96 = entry->private_data;
  1532. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1533. snd_iprintf(buffer, rme96->card->longname);
  1534. snd_iprintf(buffer, " (index #%d)\n", rme96->card->number + 1);
  1535. snd_iprintf(buffer, "\nGeneral settings\n");
  1536. if (rme96->wcreg & RME96_WCR_IDIS) {
  1537. snd_iprintf(buffer, " period size: N/A (interrupts "
  1538. "disabled)\n");
  1539. } else if (rme96->wcreg & RME96_WCR_ISEL) {
  1540. snd_iprintf(buffer, " period size: 2048 bytes\n");
  1541. } else {
  1542. snd_iprintf(buffer, " period size: 8192 bytes\n");
  1543. }
  1544. snd_iprintf(buffer, "\nInput settings\n");
  1545. switch (snd_rme96_getinputtype(rme96)) {
  1546. case RME96_INPUT_OPTICAL:
  1547. snd_iprintf(buffer, " input: optical");
  1548. break;
  1549. case RME96_INPUT_COAXIAL:
  1550. snd_iprintf(buffer, " input: coaxial");
  1551. break;
  1552. case RME96_INPUT_INTERNAL:
  1553. snd_iprintf(buffer, " input: internal");
  1554. break;
  1555. case RME96_INPUT_XLR:
  1556. snd_iprintf(buffer, " input: XLR");
  1557. break;
  1558. case RME96_INPUT_ANALOG:
  1559. snd_iprintf(buffer, " input: analog");
  1560. break;
  1561. }
  1562. if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1563. snd_iprintf(buffer, "\n sample rate: no valid signal\n");
  1564. } else {
  1565. if (n) {
  1566. snd_iprintf(buffer, " (8 channels)\n");
  1567. } else {
  1568. snd_iprintf(buffer, " (2 channels)\n");
  1569. }
  1570. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1571. snd_rme96_capture_getrate(rme96, &n));
  1572. }
  1573. if (rme96->wcreg & RME96_WCR_MODE24_2) {
  1574. snd_iprintf(buffer, " sample format: 24 bit\n");
  1575. } else {
  1576. snd_iprintf(buffer, " sample format: 16 bit\n");
  1577. }
  1578. snd_iprintf(buffer, "\nOutput settings\n");
  1579. if (rme96->wcreg & RME96_WCR_SEL) {
  1580. snd_iprintf(buffer, " output signal: normal playback\n");
  1581. } else {
  1582. snd_iprintf(buffer, " output signal: same as input\n");
  1583. }
  1584. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1585. snd_rme96_playback_getrate(rme96));
  1586. if (rme96->wcreg & RME96_WCR_MODE24) {
  1587. snd_iprintf(buffer, " sample format: 24 bit\n");
  1588. } else {
  1589. snd_iprintf(buffer, " sample format: 16 bit\n");
  1590. }
  1591. if (rme96->areg & RME96_AR_WSEL) {
  1592. snd_iprintf(buffer, " sample clock source: word clock\n");
  1593. } else if (rme96->wcreg & RME96_WCR_MASTER) {
  1594. snd_iprintf(buffer, " sample clock source: internal\n");
  1595. } else if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1596. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to analog input setting)\n");
  1597. } else if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1598. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to no valid signal)\n");
  1599. } else {
  1600. snd_iprintf(buffer, " sample clock source: autosync\n");
  1601. }
  1602. if (rme96->wcreg & RME96_WCR_PRO) {
  1603. snd_iprintf(buffer, " format: AES/EBU (professional)\n");
  1604. } else {
  1605. snd_iprintf(buffer, " format: IEC958 (consumer)\n");
  1606. }
  1607. if (rme96->wcreg & RME96_WCR_EMP) {
  1608. snd_iprintf(buffer, " emphasis: on\n");
  1609. } else {
  1610. snd_iprintf(buffer, " emphasis: off\n");
  1611. }
  1612. if (rme96->wcreg & RME96_WCR_DOLBY) {
  1613. snd_iprintf(buffer, " non-audio (dolby): on\n");
  1614. } else {
  1615. snd_iprintf(buffer, " non-audio (dolby): off\n");
  1616. }
  1617. if (RME96_HAS_ANALOG_IN(rme96)) {
  1618. snd_iprintf(buffer, "\nAnalog output settings\n");
  1619. switch (snd_rme96_getmontracks(rme96)) {
  1620. case RME96_MONITOR_TRACKS_1_2:
  1621. snd_iprintf(buffer, " monitored ADAT tracks: 1+2\n");
  1622. break;
  1623. case RME96_MONITOR_TRACKS_3_4:
  1624. snd_iprintf(buffer, " monitored ADAT tracks: 3+4\n");
  1625. break;
  1626. case RME96_MONITOR_TRACKS_5_6:
  1627. snd_iprintf(buffer, " monitored ADAT tracks: 5+6\n");
  1628. break;
  1629. case RME96_MONITOR_TRACKS_7_8:
  1630. snd_iprintf(buffer, " monitored ADAT tracks: 7+8\n");
  1631. break;
  1632. }
  1633. switch (snd_rme96_getattenuation(rme96)) {
  1634. case RME96_ATTENUATION_0:
  1635. snd_iprintf(buffer, " attenuation: 0 dB\n");
  1636. break;
  1637. case RME96_ATTENUATION_6:
  1638. snd_iprintf(buffer, " attenuation: -6 dB\n");
  1639. break;
  1640. case RME96_ATTENUATION_12:
  1641. snd_iprintf(buffer, " attenuation: -12 dB\n");
  1642. break;
  1643. case RME96_ATTENUATION_18:
  1644. snd_iprintf(buffer, " attenuation: -18 dB\n");
  1645. break;
  1646. }
  1647. snd_iprintf(buffer, " volume left: %u\n", rme96->vol[0]);
  1648. snd_iprintf(buffer, " volume right: %u\n", rme96->vol[1]);
  1649. }
  1650. }
  1651. static void snd_rme96_proc_init(struct rme96 *rme96)
  1652. {
  1653. snd_card_ro_proc_new(rme96->card, "rme96", rme96, snd_rme96_proc_read);
  1654. }
  1655. /*
  1656. * control interface
  1657. */
  1658. #define snd_rme96_info_loopback_control snd_ctl_boolean_mono_info
  1659. static int
  1660. snd_rme96_get_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1661. {
  1662. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1663. spin_lock_irq(&rme96->lock);
  1664. ucontrol->value.integer.value[0] = rme96->wcreg & RME96_WCR_SEL ? 0 : 1;
  1665. spin_unlock_irq(&rme96->lock);
  1666. return 0;
  1667. }
  1668. static int
  1669. snd_rme96_put_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1670. {
  1671. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1672. unsigned int val;
  1673. int change;
  1674. val = ucontrol->value.integer.value[0] ? 0 : RME96_WCR_SEL;
  1675. spin_lock_irq(&rme96->lock);
  1676. val = (rme96->wcreg & ~RME96_WCR_SEL) | val;
  1677. change = val != rme96->wcreg;
  1678. rme96->wcreg = val;
  1679. writel(val, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1680. spin_unlock_irq(&rme96->lock);
  1681. return change;
  1682. }
  1683. static int
  1684. snd_rme96_info_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1685. {
  1686. static const char * const _texts[5] = {
  1687. "Optical", "Coaxial", "Internal", "XLR", "Analog"
  1688. };
  1689. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1690. const char *texts[5] = {
  1691. _texts[0], _texts[1], _texts[2], _texts[3], _texts[4]
  1692. };
  1693. int num_items;
  1694. switch (rme96->pci->device) {
  1695. case PCI_DEVICE_ID_RME_DIGI96:
  1696. case PCI_DEVICE_ID_RME_DIGI96_8:
  1697. num_items = 3;
  1698. break;
  1699. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1700. num_items = 4;
  1701. break;
  1702. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1703. if (rme96->rev > 4) {
  1704. /* PST */
  1705. num_items = 4;
  1706. texts[3] = _texts[4]; /* Analog instead of XLR */
  1707. } else {
  1708. /* PAD */
  1709. num_items = 5;
  1710. }
  1711. break;
  1712. default:
  1713. snd_BUG();
  1714. return -EINVAL;
  1715. }
  1716. return snd_ctl_enum_info(uinfo, 1, num_items, texts);
  1717. }
  1718. static int
  1719. snd_rme96_get_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1720. {
  1721. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1722. unsigned int items = 3;
  1723. spin_lock_irq(&rme96->lock);
  1724. ucontrol->value.enumerated.item[0] = snd_rme96_getinputtype(rme96);
  1725. switch (rme96->pci->device) {
  1726. case PCI_DEVICE_ID_RME_DIGI96:
  1727. case PCI_DEVICE_ID_RME_DIGI96_8:
  1728. items = 3;
  1729. break;
  1730. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1731. items = 4;
  1732. break;
  1733. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1734. if (rme96->rev > 4) {
  1735. /* for handling PST case, (INPUT_ANALOG is moved to INPUT_XLR */
  1736. if (ucontrol->value.enumerated.item[0] == RME96_INPUT_ANALOG) {
  1737. ucontrol->value.enumerated.item[0] = RME96_INPUT_XLR;
  1738. }
  1739. items = 4;
  1740. } else {
  1741. items = 5;
  1742. }
  1743. break;
  1744. default:
  1745. snd_BUG();
  1746. break;
  1747. }
  1748. if (ucontrol->value.enumerated.item[0] >= items) {
  1749. ucontrol->value.enumerated.item[0] = items - 1;
  1750. }
  1751. spin_unlock_irq(&rme96->lock);
  1752. return 0;
  1753. }
  1754. static int
  1755. snd_rme96_put_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1756. {
  1757. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1758. unsigned int val;
  1759. int change, items = 3;
  1760. switch (rme96->pci->device) {
  1761. case PCI_DEVICE_ID_RME_DIGI96:
  1762. case PCI_DEVICE_ID_RME_DIGI96_8:
  1763. items = 3;
  1764. break;
  1765. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1766. items = 4;
  1767. break;
  1768. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1769. if (rme96->rev > 4) {
  1770. items = 4;
  1771. } else {
  1772. items = 5;
  1773. }
  1774. break;
  1775. default:
  1776. snd_BUG();
  1777. break;
  1778. }
  1779. val = ucontrol->value.enumerated.item[0] % items;
  1780. /* special case for PST */
  1781. if (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && rme96->rev > 4) {
  1782. if (val == RME96_INPUT_XLR) {
  1783. val = RME96_INPUT_ANALOG;
  1784. }
  1785. }
  1786. spin_lock_irq(&rme96->lock);
  1787. change = (int)val != snd_rme96_getinputtype(rme96);
  1788. snd_rme96_setinputtype(rme96, val);
  1789. spin_unlock_irq(&rme96->lock);
  1790. return change;
  1791. }
  1792. static int
  1793. snd_rme96_info_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1794. {
  1795. static const char * const texts[3] = { "AutoSync", "Internal", "Word" };
  1796. return snd_ctl_enum_info(uinfo, 1, 3, texts);
  1797. }
  1798. static int
  1799. snd_rme96_get_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1800. {
  1801. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1802. spin_lock_irq(&rme96->lock);
  1803. ucontrol->value.enumerated.item[0] = snd_rme96_getclockmode(rme96);
  1804. spin_unlock_irq(&rme96->lock);
  1805. return 0;
  1806. }
  1807. static int
  1808. snd_rme96_put_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1809. {
  1810. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1811. unsigned int val;
  1812. int change;
  1813. val = ucontrol->value.enumerated.item[0] % 3;
  1814. spin_lock_irq(&rme96->lock);
  1815. change = (int)val != snd_rme96_getclockmode(rme96);
  1816. snd_rme96_setclockmode(rme96, val);
  1817. spin_unlock_irq(&rme96->lock);
  1818. return change;
  1819. }
  1820. static int
  1821. snd_rme96_info_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1822. {
  1823. static const char * const texts[4] = {
  1824. "0 dB", "-6 dB", "-12 dB", "-18 dB"
  1825. };
  1826. return snd_ctl_enum_info(uinfo, 1, 4, texts);
  1827. }
  1828. static int
  1829. snd_rme96_get_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1830. {
  1831. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1832. spin_lock_irq(&rme96->lock);
  1833. ucontrol->value.enumerated.item[0] = snd_rme96_getattenuation(rme96);
  1834. spin_unlock_irq(&rme96->lock);
  1835. return 0;
  1836. }
  1837. static int
  1838. snd_rme96_put_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1839. {
  1840. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1841. unsigned int val;
  1842. int change;
  1843. val = ucontrol->value.enumerated.item[0] % 4;
  1844. spin_lock_irq(&rme96->lock);
  1845. change = (int)val != snd_rme96_getattenuation(rme96);
  1846. snd_rme96_setattenuation(rme96, val);
  1847. spin_unlock_irq(&rme96->lock);
  1848. return change;
  1849. }
  1850. static int
  1851. snd_rme96_info_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1852. {
  1853. static const char * const texts[4] = { "1+2", "3+4", "5+6", "7+8" };
  1854. return snd_ctl_enum_info(uinfo, 1, 4, texts);
  1855. }
  1856. static int
  1857. snd_rme96_get_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1858. {
  1859. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1860. spin_lock_irq(&rme96->lock);
  1861. ucontrol->value.enumerated.item[0] = snd_rme96_getmontracks(rme96);
  1862. spin_unlock_irq(&rme96->lock);
  1863. return 0;
  1864. }
  1865. static int
  1866. snd_rme96_put_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1867. {
  1868. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1869. unsigned int val;
  1870. int change;
  1871. val = ucontrol->value.enumerated.item[0] % 4;
  1872. spin_lock_irq(&rme96->lock);
  1873. change = (int)val != snd_rme96_getmontracks(rme96);
  1874. snd_rme96_setmontracks(rme96, val);
  1875. spin_unlock_irq(&rme96->lock);
  1876. return change;
  1877. }
  1878. static u32 snd_rme96_convert_from_aes(struct snd_aes_iec958 *aes)
  1879. {
  1880. u32 val = 0;
  1881. val |= (aes->status[0] & IEC958_AES0_PROFESSIONAL) ? RME96_WCR_PRO : 0;
  1882. val |= (aes->status[0] & IEC958_AES0_NONAUDIO) ? RME96_WCR_DOLBY : 0;
  1883. if (val & RME96_WCR_PRO)
  1884. val |= (aes->status[0] & IEC958_AES0_PRO_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1885. else
  1886. val |= (aes->status[0] & IEC958_AES0_CON_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1887. return val;
  1888. }
  1889. static void snd_rme96_convert_to_aes(struct snd_aes_iec958 *aes, u32 val)
  1890. {
  1891. aes->status[0] = ((val & RME96_WCR_PRO) ? IEC958_AES0_PROFESSIONAL : 0) |
  1892. ((val & RME96_WCR_DOLBY) ? IEC958_AES0_NONAUDIO : 0);
  1893. if (val & RME96_WCR_PRO)
  1894. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_PRO_EMPHASIS_5015 : 0;
  1895. else
  1896. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_CON_EMPHASIS_5015 : 0;
  1897. }
  1898. static int snd_rme96_control_spdif_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1899. {
  1900. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1901. uinfo->count = 1;
  1902. return 0;
  1903. }
  1904. static int snd_rme96_control_spdif_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1905. {
  1906. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1907. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif);
  1908. return 0;
  1909. }
  1910. static int snd_rme96_control_spdif_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1911. {
  1912. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1913. int change;
  1914. u32 val;
  1915. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1916. spin_lock_irq(&rme96->lock);
  1917. change = val != rme96->wcreg_spdif;
  1918. rme96->wcreg_spdif = val;
  1919. spin_unlock_irq(&rme96->lock);
  1920. return change;
  1921. }
  1922. static int snd_rme96_control_spdif_stream_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1923. {
  1924. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1925. uinfo->count = 1;
  1926. return 0;
  1927. }
  1928. static int snd_rme96_control_spdif_stream_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1929. {
  1930. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1931. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif_stream);
  1932. return 0;
  1933. }
  1934. static int snd_rme96_control_spdif_stream_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1935. {
  1936. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1937. int change;
  1938. u32 val;
  1939. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1940. spin_lock_irq(&rme96->lock);
  1941. change = val != rme96->wcreg_spdif_stream;
  1942. rme96->wcreg_spdif_stream = val;
  1943. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  1944. rme96->wcreg |= val;
  1945. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1946. spin_unlock_irq(&rme96->lock);
  1947. return change;
  1948. }
  1949. static int snd_rme96_control_spdif_mask_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1950. {
  1951. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1952. uinfo->count = 1;
  1953. return 0;
  1954. }
  1955. static int snd_rme96_control_spdif_mask_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1956. {
  1957. ucontrol->value.iec958.status[0] = kcontrol->private_value;
  1958. return 0;
  1959. }
  1960. static int
  1961. snd_rme96_dac_volume_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1962. {
  1963. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1964. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  1965. uinfo->count = 2;
  1966. uinfo->value.integer.min = 0;
  1967. uinfo->value.integer.max = RME96_185X_MAX_OUT(rme96);
  1968. return 0;
  1969. }
  1970. static int
  1971. snd_rme96_dac_volume_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  1972. {
  1973. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1974. spin_lock_irq(&rme96->lock);
  1975. u->value.integer.value[0] = rme96->vol[0];
  1976. u->value.integer.value[1] = rme96->vol[1];
  1977. spin_unlock_irq(&rme96->lock);
  1978. return 0;
  1979. }
  1980. static int
  1981. snd_rme96_dac_volume_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  1982. {
  1983. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1984. int change = 0;
  1985. unsigned int vol, maxvol;
  1986. if (!RME96_HAS_ANALOG_OUT(rme96))
  1987. return -EINVAL;
  1988. maxvol = RME96_185X_MAX_OUT(rme96);
  1989. spin_lock_irq(&rme96->lock);
  1990. vol = u->value.integer.value[0];
  1991. if (vol != rme96->vol[0] && vol <= maxvol) {
  1992. rme96->vol[0] = vol;
  1993. change = 1;
  1994. }
  1995. vol = u->value.integer.value[1];
  1996. if (vol != rme96->vol[1] && vol <= maxvol) {
  1997. rme96->vol[1] = vol;
  1998. change = 1;
  1999. }
  2000. if (change)
  2001. snd_rme96_apply_dac_volume(rme96);
  2002. spin_unlock_irq(&rme96->lock);
  2003. return change;
  2004. }
  2005. static const struct snd_kcontrol_new snd_rme96_controls[] = {
  2006. {
  2007. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2008. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,DEFAULT),
  2009. .info = snd_rme96_control_spdif_info,
  2010. .get = snd_rme96_control_spdif_get,
  2011. .put = snd_rme96_control_spdif_put
  2012. },
  2013. {
  2014. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_INACTIVE,
  2015. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2016. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM),
  2017. .info = snd_rme96_control_spdif_stream_info,
  2018. .get = snd_rme96_control_spdif_stream_get,
  2019. .put = snd_rme96_control_spdif_stream_put
  2020. },
  2021. {
  2022. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2023. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2024. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,CON_MASK),
  2025. .info = snd_rme96_control_spdif_mask_info,
  2026. .get = snd_rme96_control_spdif_mask_get,
  2027. .private_value = IEC958_AES0_NONAUDIO |
  2028. IEC958_AES0_PROFESSIONAL |
  2029. IEC958_AES0_CON_EMPHASIS
  2030. },
  2031. {
  2032. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2033. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2034. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PRO_MASK),
  2035. .info = snd_rme96_control_spdif_mask_info,
  2036. .get = snd_rme96_control_spdif_mask_get,
  2037. .private_value = IEC958_AES0_NONAUDIO |
  2038. IEC958_AES0_PROFESSIONAL |
  2039. IEC958_AES0_PRO_EMPHASIS
  2040. },
  2041. {
  2042. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2043. .name = "Input Connector",
  2044. .info = snd_rme96_info_inputtype_control,
  2045. .get = snd_rme96_get_inputtype_control,
  2046. .put = snd_rme96_put_inputtype_control
  2047. },
  2048. {
  2049. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2050. .name = "Loopback Input",
  2051. .info = snd_rme96_info_loopback_control,
  2052. .get = snd_rme96_get_loopback_control,
  2053. .put = snd_rme96_put_loopback_control
  2054. },
  2055. {
  2056. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2057. .name = "Sample Clock Source",
  2058. .info = snd_rme96_info_clockmode_control,
  2059. .get = snd_rme96_get_clockmode_control,
  2060. .put = snd_rme96_put_clockmode_control
  2061. },
  2062. {
  2063. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2064. .name = "Monitor Tracks",
  2065. .info = snd_rme96_info_montracks_control,
  2066. .get = snd_rme96_get_montracks_control,
  2067. .put = snd_rme96_put_montracks_control
  2068. },
  2069. {
  2070. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2071. .name = "Attenuation",
  2072. .info = snd_rme96_info_attenuation_control,
  2073. .get = snd_rme96_get_attenuation_control,
  2074. .put = snd_rme96_put_attenuation_control
  2075. },
  2076. {
  2077. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2078. .name = "DAC Playback Volume",
  2079. .info = snd_rme96_dac_volume_info,
  2080. .get = snd_rme96_dac_volume_get,
  2081. .put = snd_rme96_dac_volume_put
  2082. }
  2083. };
  2084. static int
  2085. snd_rme96_create_switches(struct snd_card *card,
  2086. struct rme96 *rme96)
  2087. {
  2088. int idx, err;
  2089. struct snd_kcontrol *kctl;
  2090. for (idx = 0; idx < 7; idx++) {
  2091. kctl = snd_ctl_new1(&snd_rme96_controls[idx], rme96);
  2092. err = snd_ctl_add(card, kctl);
  2093. if (err < 0)
  2094. return err;
  2095. if (idx == 1) /* IEC958 (S/PDIF) Stream */
  2096. rme96->spdif_ctl = kctl;
  2097. }
  2098. if (RME96_HAS_ANALOG_OUT(rme96)) {
  2099. for (idx = 7; idx < 10; idx++) {
  2100. err = snd_ctl_add(card, snd_ctl_new1(&snd_rme96_controls[idx], rme96));
  2101. if (err < 0)
  2102. return err;
  2103. }
  2104. }
  2105. return 0;
  2106. }
  2107. /*
  2108. * Card initialisation
  2109. */
  2110. #ifdef CONFIG_PM_SLEEP
  2111. static int rme96_suspend(struct device *dev)
  2112. {
  2113. struct snd_card *card = dev_get_drvdata(dev);
  2114. struct rme96 *rme96 = card->private_data;
  2115. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  2116. /* save capture & playback pointers */
  2117. rme96->playback_pointer = readl(rme96->iobase + RME96_IO_GET_PLAY_POS)
  2118. & RME96_RCR_AUDIO_ADDR_MASK;
  2119. rme96->capture_pointer = readl(rme96->iobase + RME96_IO_GET_REC_POS)
  2120. & RME96_RCR_AUDIO_ADDR_MASK;
  2121. /* save playback and capture buffers */
  2122. memcpy_fromio(rme96->playback_suspend_buffer,
  2123. rme96->iobase + RME96_IO_PLAY_BUFFER, RME96_BUFFER_SIZE);
  2124. memcpy_fromio(rme96->capture_suspend_buffer,
  2125. rme96->iobase + RME96_IO_REC_BUFFER, RME96_BUFFER_SIZE);
  2126. /* disable the DAC */
  2127. rme96->areg &= ~RME96_AR_DAC_EN;
  2128. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2129. return 0;
  2130. }
  2131. static int rme96_resume(struct device *dev)
  2132. {
  2133. struct snd_card *card = dev_get_drvdata(dev);
  2134. struct rme96 *rme96 = card->private_data;
  2135. /* reset playback and record buffer pointers */
  2136. writel(0, rme96->iobase + RME96_IO_SET_PLAY_POS
  2137. + rme96->playback_pointer);
  2138. writel(0, rme96->iobase + RME96_IO_SET_REC_POS
  2139. + rme96->capture_pointer);
  2140. /* restore playback and capture buffers */
  2141. memcpy_toio(rme96->iobase + RME96_IO_PLAY_BUFFER,
  2142. rme96->playback_suspend_buffer, RME96_BUFFER_SIZE);
  2143. memcpy_toio(rme96->iobase + RME96_IO_REC_BUFFER,
  2144. rme96->capture_suspend_buffer, RME96_BUFFER_SIZE);
  2145. /* reset the ADC */
  2146. writel(rme96->areg | RME96_AR_PD2,
  2147. rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2148. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2149. /* reset and enable DAC, restore analog volume */
  2150. snd_rme96_reset_dac(rme96);
  2151. rme96->areg |= RME96_AR_DAC_EN;
  2152. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2153. if (RME96_HAS_ANALOG_OUT(rme96)) {
  2154. usleep_range(3000, 10000);
  2155. snd_rme96_apply_dac_volume(rme96);
  2156. }
  2157. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  2158. return 0;
  2159. }
  2160. static SIMPLE_DEV_PM_OPS(rme96_pm, rme96_suspend, rme96_resume);
  2161. #define RME96_PM_OPS &rme96_pm
  2162. #else
  2163. #define RME96_PM_OPS NULL
  2164. #endif /* CONFIG_PM_SLEEP */
  2165. static void snd_rme96_card_free(struct snd_card *card)
  2166. {
  2167. snd_rme96_free(card->private_data);
  2168. }
  2169. static int
  2170. __snd_rme96_probe(struct pci_dev *pci,
  2171. const struct pci_device_id *pci_id)
  2172. {
  2173. static int dev;
  2174. struct rme96 *rme96;
  2175. struct snd_card *card;
  2176. int err;
  2177. u8 val;
  2178. if (dev >= SNDRV_CARDS) {
  2179. return -ENODEV;
  2180. }
  2181. if (!enable[dev]) {
  2182. dev++;
  2183. return -ENOENT;
  2184. }
  2185. err = snd_devm_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
  2186. sizeof(*rme96), &card);
  2187. if (err < 0)
  2188. return err;
  2189. card->private_free = snd_rme96_card_free;
  2190. rme96 = card->private_data;
  2191. rme96->card = card;
  2192. rme96->pci = pci;
  2193. err = snd_rme96_create(rme96);
  2194. if (err)
  2195. return err;
  2196. #ifdef CONFIG_PM_SLEEP
  2197. rme96->playback_suspend_buffer = vmalloc(RME96_BUFFER_SIZE);
  2198. if (!rme96->playback_suspend_buffer)
  2199. return -ENOMEM;
  2200. rme96->capture_suspend_buffer = vmalloc(RME96_BUFFER_SIZE);
  2201. if (!rme96->capture_suspend_buffer)
  2202. return -ENOMEM;
  2203. #endif
  2204. strcpy(card->driver, "Digi96");
  2205. switch (rme96->pci->device) {
  2206. case PCI_DEVICE_ID_RME_DIGI96:
  2207. strcpy(card->shortname, "RME Digi96");
  2208. break;
  2209. case PCI_DEVICE_ID_RME_DIGI96_8:
  2210. strcpy(card->shortname, "RME Digi96/8");
  2211. break;
  2212. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  2213. strcpy(card->shortname, "RME Digi96/8 PRO");
  2214. break;
  2215. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  2216. pci_read_config_byte(rme96->pci, 8, &val);
  2217. if (val < 5) {
  2218. strcpy(card->shortname, "RME Digi96/8 PAD");
  2219. } else {
  2220. strcpy(card->shortname, "RME Digi96/8 PST");
  2221. }
  2222. break;
  2223. }
  2224. sprintf(card->longname, "%s at 0x%lx, irq %d", card->shortname,
  2225. rme96->port, rme96->irq);
  2226. err = snd_card_register(card);
  2227. if (err)
  2228. return err;
  2229. pci_set_drvdata(pci, card);
  2230. dev++;
  2231. return 0;
  2232. }
  2233. static int snd_rme96_probe(struct pci_dev *pci,
  2234. const struct pci_device_id *pci_id)
  2235. {
  2236. return snd_card_free_on_error(&pci->dev, __snd_rme96_probe(pci, pci_id));
  2237. }
  2238. static struct pci_driver rme96_driver = {
  2239. .name = KBUILD_MODNAME,
  2240. .id_table = snd_rme96_ids,
  2241. .probe = snd_rme96_probe,
  2242. .driver = {
  2243. .pm = RME96_PM_OPS,
  2244. },
  2245. };
  2246. module_pci_driver(rme96_driver);