oxygen_pcm.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * C-Media CMI8788 driver - PCM code
  4. *
  5. * Copyright (c) Clemens Ladisch <[email protected]>
  6. */
  7. #include <linux/pci.h>
  8. #include <sound/control.h>
  9. #include <sound/core.h>
  10. #include <sound/pcm.h>
  11. #include <sound/pcm_params.h>
  12. #include "oxygen.h"
  13. /* most DMA channels have a 16-bit counter for 32-bit words */
  14. #define BUFFER_BYTES_MAX ((1 << 16) * 4)
  15. /* the multichannel DMA channel has a 24-bit counter */
  16. #define BUFFER_BYTES_MAX_MULTICH ((1 << 24) * 4)
  17. #define FIFO_BYTES 256
  18. #define FIFO_BYTES_MULTICH 1024
  19. #define PERIOD_BYTES_MIN 64
  20. #define DEFAULT_BUFFER_BYTES (BUFFER_BYTES_MAX / 2)
  21. #define DEFAULT_BUFFER_BYTES_MULTICH (1024 * 1024)
  22. static const struct snd_pcm_hardware oxygen_stereo_hardware = {
  23. .info = SNDRV_PCM_INFO_MMAP |
  24. SNDRV_PCM_INFO_MMAP_VALID |
  25. SNDRV_PCM_INFO_INTERLEAVED |
  26. SNDRV_PCM_INFO_PAUSE |
  27. SNDRV_PCM_INFO_SYNC_START |
  28. SNDRV_PCM_INFO_NO_PERIOD_WAKEUP,
  29. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  30. SNDRV_PCM_FMTBIT_S32_LE,
  31. .rates = SNDRV_PCM_RATE_32000 |
  32. SNDRV_PCM_RATE_44100 |
  33. SNDRV_PCM_RATE_48000 |
  34. SNDRV_PCM_RATE_64000 |
  35. SNDRV_PCM_RATE_88200 |
  36. SNDRV_PCM_RATE_96000 |
  37. SNDRV_PCM_RATE_176400 |
  38. SNDRV_PCM_RATE_192000,
  39. .rate_min = 32000,
  40. .rate_max = 192000,
  41. .channels_min = 2,
  42. .channels_max = 2,
  43. .buffer_bytes_max = BUFFER_BYTES_MAX,
  44. .period_bytes_min = PERIOD_BYTES_MIN,
  45. .period_bytes_max = BUFFER_BYTES_MAX,
  46. .periods_min = 1,
  47. .periods_max = BUFFER_BYTES_MAX / PERIOD_BYTES_MIN,
  48. .fifo_size = FIFO_BYTES,
  49. };
  50. static const struct snd_pcm_hardware oxygen_multichannel_hardware = {
  51. .info = SNDRV_PCM_INFO_MMAP |
  52. SNDRV_PCM_INFO_MMAP_VALID |
  53. SNDRV_PCM_INFO_INTERLEAVED |
  54. SNDRV_PCM_INFO_PAUSE |
  55. SNDRV_PCM_INFO_SYNC_START |
  56. SNDRV_PCM_INFO_NO_PERIOD_WAKEUP,
  57. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  58. SNDRV_PCM_FMTBIT_S32_LE,
  59. .rates = SNDRV_PCM_RATE_32000 |
  60. SNDRV_PCM_RATE_44100 |
  61. SNDRV_PCM_RATE_48000 |
  62. SNDRV_PCM_RATE_64000 |
  63. SNDRV_PCM_RATE_88200 |
  64. SNDRV_PCM_RATE_96000 |
  65. SNDRV_PCM_RATE_176400 |
  66. SNDRV_PCM_RATE_192000,
  67. .rate_min = 32000,
  68. .rate_max = 192000,
  69. .channels_min = 2,
  70. .channels_max = 8,
  71. .buffer_bytes_max = BUFFER_BYTES_MAX_MULTICH,
  72. .period_bytes_min = PERIOD_BYTES_MIN,
  73. .period_bytes_max = BUFFER_BYTES_MAX_MULTICH,
  74. .periods_min = 1,
  75. .periods_max = BUFFER_BYTES_MAX_MULTICH / PERIOD_BYTES_MIN,
  76. .fifo_size = FIFO_BYTES_MULTICH,
  77. };
  78. static const struct snd_pcm_hardware oxygen_ac97_hardware = {
  79. .info = SNDRV_PCM_INFO_MMAP |
  80. SNDRV_PCM_INFO_MMAP_VALID |
  81. SNDRV_PCM_INFO_INTERLEAVED |
  82. SNDRV_PCM_INFO_PAUSE |
  83. SNDRV_PCM_INFO_SYNC_START |
  84. SNDRV_PCM_INFO_NO_PERIOD_WAKEUP,
  85. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  86. .rates = SNDRV_PCM_RATE_48000,
  87. .rate_min = 48000,
  88. .rate_max = 48000,
  89. .channels_min = 2,
  90. .channels_max = 2,
  91. .buffer_bytes_max = BUFFER_BYTES_MAX,
  92. .period_bytes_min = PERIOD_BYTES_MIN,
  93. .period_bytes_max = BUFFER_BYTES_MAX,
  94. .periods_min = 1,
  95. .periods_max = BUFFER_BYTES_MAX / PERIOD_BYTES_MIN,
  96. .fifo_size = FIFO_BYTES,
  97. };
  98. static const struct snd_pcm_hardware *const oxygen_hardware[PCM_COUNT] = {
  99. [PCM_A] = &oxygen_stereo_hardware,
  100. [PCM_B] = &oxygen_stereo_hardware,
  101. [PCM_C] = &oxygen_stereo_hardware,
  102. [PCM_SPDIF] = &oxygen_stereo_hardware,
  103. [PCM_MULTICH] = &oxygen_multichannel_hardware,
  104. [PCM_AC97] = &oxygen_ac97_hardware,
  105. };
  106. static inline unsigned int
  107. oxygen_substream_channel(struct snd_pcm_substream *substream)
  108. {
  109. return (unsigned int)(uintptr_t)substream->runtime->private_data;
  110. }
  111. static int oxygen_open(struct snd_pcm_substream *substream,
  112. unsigned int channel)
  113. {
  114. struct oxygen *chip = snd_pcm_substream_chip(substream);
  115. struct snd_pcm_runtime *runtime = substream->runtime;
  116. int err;
  117. runtime->private_data = (void *)(uintptr_t)channel;
  118. if (channel == PCM_B && chip->has_ac97_1 &&
  119. (chip->model.device_config & CAPTURE_2_FROM_AC97_1))
  120. runtime->hw = oxygen_ac97_hardware;
  121. else
  122. runtime->hw = *oxygen_hardware[channel];
  123. switch (channel) {
  124. case PCM_C:
  125. if (chip->model.device_config & CAPTURE_1_FROM_SPDIF) {
  126. runtime->hw.rates &= ~(SNDRV_PCM_RATE_32000 |
  127. SNDRV_PCM_RATE_64000);
  128. runtime->hw.rate_min = 44100;
  129. }
  130. fallthrough;
  131. case PCM_A:
  132. case PCM_B:
  133. runtime->hw.fifo_size = 0;
  134. break;
  135. case PCM_MULTICH:
  136. runtime->hw.channels_max = chip->model.dac_channels_pcm;
  137. break;
  138. }
  139. if (chip->model.pcm_hardware_filter)
  140. chip->model.pcm_hardware_filter(channel, &runtime->hw);
  141. err = snd_pcm_hw_constraint_step(runtime, 0,
  142. SNDRV_PCM_HW_PARAM_PERIOD_BYTES, 32);
  143. if (err < 0)
  144. return err;
  145. err = snd_pcm_hw_constraint_step(runtime, 0,
  146. SNDRV_PCM_HW_PARAM_BUFFER_BYTES, 32);
  147. if (err < 0)
  148. return err;
  149. if (runtime->hw.formats & SNDRV_PCM_FMTBIT_S32_LE) {
  150. err = snd_pcm_hw_constraint_msbits(runtime, 0, 32, 24);
  151. if (err < 0)
  152. return err;
  153. }
  154. if (runtime->hw.channels_max > 2) {
  155. err = snd_pcm_hw_constraint_step(runtime, 0,
  156. SNDRV_PCM_HW_PARAM_CHANNELS,
  157. 2);
  158. if (err < 0)
  159. return err;
  160. }
  161. snd_pcm_set_sync(substream);
  162. chip->streams[channel] = substream;
  163. mutex_lock(&chip->mutex);
  164. chip->pcm_active |= 1 << channel;
  165. if (channel == PCM_SPDIF) {
  166. chip->spdif_pcm_bits = chip->spdif_bits;
  167. chip->controls[CONTROL_SPDIF_PCM]->vd[0].access &=
  168. ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  169. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE |
  170. SNDRV_CTL_EVENT_MASK_INFO,
  171. &chip->controls[CONTROL_SPDIF_PCM]->id);
  172. }
  173. mutex_unlock(&chip->mutex);
  174. return 0;
  175. }
  176. static int oxygen_rec_a_open(struct snd_pcm_substream *substream)
  177. {
  178. return oxygen_open(substream, PCM_A);
  179. }
  180. static int oxygen_rec_b_open(struct snd_pcm_substream *substream)
  181. {
  182. return oxygen_open(substream, PCM_B);
  183. }
  184. static int oxygen_rec_c_open(struct snd_pcm_substream *substream)
  185. {
  186. return oxygen_open(substream, PCM_C);
  187. }
  188. static int oxygen_spdif_open(struct snd_pcm_substream *substream)
  189. {
  190. return oxygen_open(substream, PCM_SPDIF);
  191. }
  192. static int oxygen_multich_open(struct snd_pcm_substream *substream)
  193. {
  194. return oxygen_open(substream, PCM_MULTICH);
  195. }
  196. static int oxygen_ac97_open(struct snd_pcm_substream *substream)
  197. {
  198. return oxygen_open(substream, PCM_AC97);
  199. }
  200. static int oxygen_close(struct snd_pcm_substream *substream)
  201. {
  202. struct oxygen *chip = snd_pcm_substream_chip(substream);
  203. unsigned int channel = oxygen_substream_channel(substream);
  204. mutex_lock(&chip->mutex);
  205. chip->pcm_active &= ~(1 << channel);
  206. if (channel == PCM_SPDIF) {
  207. chip->controls[CONTROL_SPDIF_PCM]->vd[0].access |=
  208. SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  209. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE |
  210. SNDRV_CTL_EVENT_MASK_INFO,
  211. &chip->controls[CONTROL_SPDIF_PCM]->id);
  212. }
  213. if (channel == PCM_SPDIF || channel == PCM_MULTICH)
  214. oxygen_update_spdif_source(chip);
  215. mutex_unlock(&chip->mutex);
  216. chip->streams[channel] = NULL;
  217. return 0;
  218. }
  219. static unsigned int oxygen_format(struct snd_pcm_hw_params *hw_params)
  220. {
  221. if (params_format(hw_params) == SNDRV_PCM_FORMAT_S32_LE)
  222. return OXYGEN_FORMAT_24;
  223. else
  224. return OXYGEN_FORMAT_16;
  225. }
  226. static unsigned int oxygen_rate(struct snd_pcm_hw_params *hw_params)
  227. {
  228. switch (params_rate(hw_params)) {
  229. case 32000:
  230. return OXYGEN_RATE_32000;
  231. case 44100:
  232. return OXYGEN_RATE_44100;
  233. default: /* 48000 */
  234. return OXYGEN_RATE_48000;
  235. case 64000:
  236. return OXYGEN_RATE_64000;
  237. case 88200:
  238. return OXYGEN_RATE_88200;
  239. case 96000:
  240. return OXYGEN_RATE_96000;
  241. case 176400:
  242. return OXYGEN_RATE_176400;
  243. case 192000:
  244. return OXYGEN_RATE_192000;
  245. }
  246. }
  247. static unsigned int oxygen_i2s_bits(struct snd_pcm_hw_params *hw_params)
  248. {
  249. if (params_format(hw_params) == SNDRV_PCM_FORMAT_S32_LE)
  250. return OXYGEN_I2S_BITS_24;
  251. else
  252. return OXYGEN_I2S_BITS_16;
  253. }
  254. static unsigned int oxygen_play_channels(struct snd_pcm_hw_params *hw_params)
  255. {
  256. switch (params_channels(hw_params)) {
  257. default: /* 2 */
  258. return OXYGEN_PLAY_CHANNELS_2;
  259. case 4:
  260. return OXYGEN_PLAY_CHANNELS_4;
  261. case 6:
  262. return OXYGEN_PLAY_CHANNELS_6;
  263. case 8:
  264. return OXYGEN_PLAY_CHANNELS_8;
  265. }
  266. }
  267. static const unsigned int channel_base_registers[PCM_COUNT] = {
  268. [PCM_A] = OXYGEN_DMA_A_ADDRESS,
  269. [PCM_B] = OXYGEN_DMA_B_ADDRESS,
  270. [PCM_C] = OXYGEN_DMA_C_ADDRESS,
  271. [PCM_SPDIF] = OXYGEN_DMA_SPDIF_ADDRESS,
  272. [PCM_MULTICH] = OXYGEN_DMA_MULTICH_ADDRESS,
  273. [PCM_AC97] = OXYGEN_DMA_AC97_ADDRESS,
  274. };
  275. static int oxygen_hw_params(struct snd_pcm_substream *substream,
  276. struct snd_pcm_hw_params *hw_params)
  277. {
  278. struct oxygen *chip = snd_pcm_substream_chip(substream);
  279. unsigned int channel = oxygen_substream_channel(substream);
  280. oxygen_write32(chip, channel_base_registers[channel],
  281. (u32)substream->runtime->dma_addr);
  282. if (channel == PCM_MULTICH) {
  283. oxygen_write32(chip, OXYGEN_DMA_MULTICH_COUNT,
  284. params_buffer_bytes(hw_params) / 4 - 1);
  285. oxygen_write32(chip, OXYGEN_DMA_MULTICH_TCOUNT,
  286. params_period_bytes(hw_params) / 4 - 1);
  287. } else {
  288. oxygen_write16(chip, channel_base_registers[channel] + 4,
  289. params_buffer_bytes(hw_params) / 4 - 1);
  290. oxygen_write16(chip, channel_base_registers[channel] + 6,
  291. params_period_bytes(hw_params) / 4 - 1);
  292. }
  293. return 0;
  294. }
  295. static u16 get_mclk(struct oxygen *chip, unsigned int channel,
  296. struct snd_pcm_hw_params *params)
  297. {
  298. unsigned int mclks, shift;
  299. if (channel == PCM_MULTICH)
  300. mclks = chip->model.dac_mclks;
  301. else
  302. mclks = chip->model.adc_mclks;
  303. if (params_rate(params) <= 48000)
  304. shift = 0;
  305. else if (params_rate(params) <= 96000)
  306. shift = 2;
  307. else
  308. shift = 4;
  309. return OXYGEN_I2S_MCLK(mclks >> shift);
  310. }
  311. static int oxygen_rec_a_hw_params(struct snd_pcm_substream *substream,
  312. struct snd_pcm_hw_params *hw_params)
  313. {
  314. struct oxygen *chip = snd_pcm_substream_chip(substream);
  315. int err;
  316. err = oxygen_hw_params(substream, hw_params);
  317. if (err < 0)
  318. return err;
  319. spin_lock_irq(&chip->reg_lock);
  320. oxygen_write8_masked(chip, OXYGEN_REC_FORMAT,
  321. oxygen_format(hw_params) << OXYGEN_REC_FORMAT_A_SHIFT,
  322. OXYGEN_REC_FORMAT_A_MASK);
  323. oxygen_write16_masked(chip, OXYGEN_I2S_A_FORMAT,
  324. oxygen_rate(hw_params) |
  325. chip->model.adc_i2s_format |
  326. get_mclk(chip, PCM_A, hw_params) |
  327. oxygen_i2s_bits(hw_params),
  328. OXYGEN_I2S_RATE_MASK |
  329. OXYGEN_I2S_FORMAT_MASK |
  330. OXYGEN_I2S_MCLK_MASK |
  331. OXYGEN_I2S_BITS_MASK);
  332. spin_unlock_irq(&chip->reg_lock);
  333. mutex_lock(&chip->mutex);
  334. chip->model.set_adc_params(chip, hw_params);
  335. mutex_unlock(&chip->mutex);
  336. return 0;
  337. }
  338. static int oxygen_rec_b_hw_params(struct snd_pcm_substream *substream,
  339. struct snd_pcm_hw_params *hw_params)
  340. {
  341. struct oxygen *chip = snd_pcm_substream_chip(substream);
  342. int is_ac97;
  343. int err;
  344. err = oxygen_hw_params(substream, hw_params);
  345. if (err < 0)
  346. return err;
  347. is_ac97 = chip->has_ac97_1 &&
  348. (chip->model.device_config & CAPTURE_2_FROM_AC97_1);
  349. spin_lock_irq(&chip->reg_lock);
  350. oxygen_write8_masked(chip, OXYGEN_REC_FORMAT,
  351. oxygen_format(hw_params) << OXYGEN_REC_FORMAT_B_SHIFT,
  352. OXYGEN_REC_FORMAT_B_MASK);
  353. if (!is_ac97)
  354. oxygen_write16_masked(chip, OXYGEN_I2S_B_FORMAT,
  355. oxygen_rate(hw_params) |
  356. chip->model.adc_i2s_format |
  357. get_mclk(chip, PCM_B, hw_params) |
  358. oxygen_i2s_bits(hw_params),
  359. OXYGEN_I2S_RATE_MASK |
  360. OXYGEN_I2S_FORMAT_MASK |
  361. OXYGEN_I2S_MCLK_MASK |
  362. OXYGEN_I2S_BITS_MASK);
  363. spin_unlock_irq(&chip->reg_lock);
  364. if (!is_ac97) {
  365. mutex_lock(&chip->mutex);
  366. chip->model.set_adc_params(chip, hw_params);
  367. mutex_unlock(&chip->mutex);
  368. }
  369. return 0;
  370. }
  371. static int oxygen_rec_c_hw_params(struct snd_pcm_substream *substream,
  372. struct snd_pcm_hw_params *hw_params)
  373. {
  374. struct oxygen *chip = snd_pcm_substream_chip(substream);
  375. bool is_spdif;
  376. int err;
  377. err = oxygen_hw_params(substream, hw_params);
  378. if (err < 0)
  379. return err;
  380. is_spdif = chip->model.device_config & CAPTURE_1_FROM_SPDIF;
  381. spin_lock_irq(&chip->reg_lock);
  382. oxygen_write8_masked(chip, OXYGEN_REC_FORMAT,
  383. oxygen_format(hw_params) << OXYGEN_REC_FORMAT_C_SHIFT,
  384. OXYGEN_REC_FORMAT_C_MASK);
  385. if (!is_spdif)
  386. oxygen_write16_masked(chip, OXYGEN_I2S_C_FORMAT,
  387. oxygen_rate(hw_params) |
  388. chip->model.adc_i2s_format |
  389. get_mclk(chip, PCM_B, hw_params) |
  390. oxygen_i2s_bits(hw_params),
  391. OXYGEN_I2S_RATE_MASK |
  392. OXYGEN_I2S_FORMAT_MASK |
  393. OXYGEN_I2S_MCLK_MASK |
  394. OXYGEN_I2S_BITS_MASK);
  395. spin_unlock_irq(&chip->reg_lock);
  396. if (!is_spdif) {
  397. mutex_lock(&chip->mutex);
  398. chip->model.set_adc_params(chip, hw_params);
  399. mutex_unlock(&chip->mutex);
  400. }
  401. return 0;
  402. }
  403. static int oxygen_spdif_hw_params(struct snd_pcm_substream *substream,
  404. struct snd_pcm_hw_params *hw_params)
  405. {
  406. struct oxygen *chip = snd_pcm_substream_chip(substream);
  407. int err;
  408. err = oxygen_hw_params(substream, hw_params);
  409. if (err < 0)
  410. return err;
  411. mutex_lock(&chip->mutex);
  412. spin_lock_irq(&chip->reg_lock);
  413. oxygen_clear_bits32(chip, OXYGEN_SPDIF_CONTROL,
  414. OXYGEN_SPDIF_OUT_ENABLE);
  415. oxygen_write8_masked(chip, OXYGEN_PLAY_FORMAT,
  416. oxygen_format(hw_params) << OXYGEN_SPDIF_FORMAT_SHIFT,
  417. OXYGEN_SPDIF_FORMAT_MASK);
  418. oxygen_write32_masked(chip, OXYGEN_SPDIF_CONTROL,
  419. oxygen_rate(hw_params) << OXYGEN_SPDIF_OUT_RATE_SHIFT,
  420. OXYGEN_SPDIF_OUT_RATE_MASK);
  421. oxygen_update_spdif_source(chip);
  422. spin_unlock_irq(&chip->reg_lock);
  423. mutex_unlock(&chip->mutex);
  424. return 0;
  425. }
  426. static int oxygen_multich_hw_params(struct snd_pcm_substream *substream,
  427. struct snd_pcm_hw_params *hw_params)
  428. {
  429. struct oxygen *chip = snd_pcm_substream_chip(substream);
  430. int err;
  431. err = oxygen_hw_params(substream, hw_params);
  432. if (err < 0)
  433. return err;
  434. mutex_lock(&chip->mutex);
  435. spin_lock_irq(&chip->reg_lock);
  436. oxygen_write8_masked(chip, OXYGEN_PLAY_CHANNELS,
  437. oxygen_play_channels(hw_params),
  438. OXYGEN_PLAY_CHANNELS_MASK);
  439. oxygen_write8_masked(chip, OXYGEN_PLAY_FORMAT,
  440. oxygen_format(hw_params) << OXYGEN_MULTICH_FORMAT_SHIFT,
  441. OXYGEN_MULTICH_FORMAT_MASK);
  442. oxygen_write16_masked(chip, OXYGEN_I2S_MULTICH_FORMAT,
  443. oxygen_rate(hw_params) |
  444. chip->model.dac_i2s_format |
  445. get_mclk(chip, PCM_MULTICH, hw_params) |
  446. oxygen_i2s_bits(hw_params),
  447. OXYGEN_I2S_RATE_MASK |
  448. OXYGEN_I2S_FORMAT_MASK |
  449. OXYGEN_I2S_MCLK_MASK |
  450. OXYGEN_I2S_BITS_MASK);
  451. oxygen_update_spdif_source(chip);
  452. spin_unlock_irq(&chip->reg_lock);
  453. chip->model.set_dac_params(chip, hw_params);
  454. oxygen_update_dac_routing(chip);
  455. mutex_unlock(&chip->mutex);
  456. return 0;
  457. }
  458. static int oxygen_hw_free(struct snd_pcm_substream *substream)
  459. {
  460. struct oxygen *chip = snd_pcm_substream_chip(substream);
  461. unsigned int channel = oxygen_substream_channel(substream);
  462. unsigned int channel_mask = 1 << channel;
  463. spin_lock_irq(&chip->reg_lock);
  464. chip->interrupt_mask &= ~channel_mask;
  465. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, chip->interrupt_mask);
  466. oxygen_set_bits8(chip, OXYGEN_DMA_FLUSH, channel_mask);
  467. oxygen_clear_bits8(chip, OXYGEN_DMA_FLUSH, channel_mask);
  468. spin_unlock_irq(&chip->reg_lock);
  469. return 0;
  470. }
  471. static int oxygen_spdif_hw_free(struct snd_pcm_substream *substream)
  472. {
  473. struct oxygen *chip = snd_pcm_substream_chip(substream);
  474. spin_lock_irq(&chip->reg_lock);
  475. oxygen_clear_bits32(chip, OXYGEN_SPDIF_CONTROL,
  476. OXYGEN_SPDIF_OUT_ENABLE);
  477. spin_unlock_irq(&chip->reg_lock);
  478. return oxygen_hw_free(substream);
  479. }
  480. static int oxygen_prepare(struct snd_pcm_substream *substream)
  481. {
  482. struct oxygen *chip = snd_pcm_substream_chip(substream);
  483. unsigned int channel = oxygen_substream_channel(substream);
  484. unsigned int channel_mask = 1 << channel;
  485. spin_lock_irq(&chip->reg_lock);
  486. oxygen_set_bits8(chip, OXYGEN_DMA_FLUSH, channel_mask);
  487. oxygen_clear_bits8(chip, OXYGEN_DMA_FLUSH, channel_mask);
  488. if (substream->runtime->no_period_wakeup)
  489. chip->interrupt_mask &= ~channel_mask;
  490. else
  491. chip->interrupt_mask |= channel_mask;
  492. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, chip->interrupt_mask);
  493. spin_unlock_irq(&chip->reg_lock);
  494. return 0;
  495. }
  496. static int oxygen_trigger(struct snd_pcm_substream *substream, int cmd)
  497. {
  498. struct oxygen *chip = snd_pcm_substream_chip(substream);
  499. struct snd_pcm_substream *s;
  500. unsigned int mask = 0;
  501. int pausing;
  502. switch (cmd) {
  503. case SNDRV_PCM_TRIGGER_STOP:
  504. case SNDRV_PCM_TRIGGER_START:
  505. case SNDRV_PCM_TRIGGER_SUSPEND:
  506. pausing = 0;
  507. break;
  508. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  509. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  510. pausing = 1;
  511. break;
  512. default:
  513. return -EINVAL;
  514. }
  515. snd_pcm_group_for_each_entry(s, substream) {
  516. if (snd_pcm_substream_chip(s) == chip) {
  517. mask |= 1 << oxygen_substream_channel(s);
  518. snd_pcm_trigger_done(s, substream);
  519. }
  520. }
  521. spin_lock(&chip->reg_lock);
  522. if (!pausing) {
  523. if (cmd == SNDRV_PCM_TRIGGER_START)
  524. chip->pcm_running |= mask;
  525. else
  526. chip->pcm_running &= ~mask;
  527. oxygen_write8(chip, OXYGEN_DMA_STATUS, chip->pcm_running);
  528. } else {
  529. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH)
  530. oxygen_set_bits8(chip, OXYGEN_DMA_PAUSE, mask);
  531. else
  532. oxygen_clear_bits8(chip, OXYGEN_DMA_PAUSE, mask);
  533. }
  534. spin_unlock(&chip->reg_lock);
  535. return 0;
  536. }
  537. static snd_pcm_uframes_t oxygen_pointer(struct snd_pcm_substream *substream)
  538. {
  539. struct oxygen *chip = snd_pcm_substream_chip(substream);
  540. struct snd_pcm_runtime *runtime = substream->runtime;
  541. unsigned int channel = oxygen_substream_channel(substream);
  542. u32 curr_addr;
  543. /* no spinlock, this read should be atomic */
  544. curr_addr = oxygen_read32(chip, channel_base_registers[channel]);
  545. return bytes_to_frames(runtime, curr_addr - (u32)runtime->dma_addr);
  546. }
  547. static const struct snd_pcm_ops oxygen_rec_a_ops = {
  548. .open = oxygen_rec_a_open,
  549. .close = oxygen_close,
  550. .hw_params = oxygen_rec_a_hw_params,
  551. .hw_free = oxygen_hw_free,
  552. .prepare = oxygen_prepare,
  553. .trigger = oxygen_trigger,
  554. .pointer = oxygen_pointer,
  555. };
  556. static const struct snd_pcm_ops oxygen_rec_b_ops = {
  557. .open = oxygen_rec_b_open,
  558. .close = oxygen_close,
  559. .hw_params = oxygen_rec_b_hw_params,
  560. .hw_free = oxygen_hw_free,
  561. .prepare = oxygen_prepare,
  562. .trigger = oxygen_trigger,
  563. .pointer = oxygen_pointer,
  564. };
  565. static const struct snd_pcm_ops oxygen_rec_c_ops = {
  566. .open = oxygen_rec_c_open,
  567. .close = oxygen_close,
  568. .hw_params = oxygen_rec_c_hw_params,
  569. .hw_free = oxygen_hw_free,
  570. .prepare = oxygen_prepare,
  571. .trigger = oxygen_trigger,
  572. .pointer = oxygen_pointer,
  573. };
  574. static const struct snd_pcm_ops oxygen_spdif_ops = {
  575. .open = oxygen_spdif_open,
  576. .close = oxygen_close,
  577. .hw_params = oxygen_spdif_hw_params,
  578. .hw_free = oxygen_spdif_hw_free,
  579. .prepare = oxygen_prepare,
  580. .trigger = oxygen_trigger,
  581. .pointer = oxygen_pointer,
  582. };
  583. static const struct snd_pcm_ops oxygen_multich_ops = {
  584. .open = oxygen_multich_open,
  585. .close = oxygen_close,
  586. .hw_params = oxygen_multich_hw_params,
  587. .hw_free = oxygen_hw_free,
  588. .prepare = oxygen_prepare,
  589. .trigger = oxygen_trigger,
  590. .pointer = oxygen_pointer,
  591. };
  592. static const struct snd_pcm_ops oxygen_ac97_ops = {
  593. .open = oxygen_ac97_open,
  594. .close = oxygen_close,
  595. .hw_params = oxygen_hw_params,
  596. .hw_free = oxygen_hw_free,
  597. .prepare = oxygen_prepare,
  598. .trigger = oxygen_trigger,
  599. .pointer = oxygen_pointer,
  600. };
  601. int oxygen_pcm_init(struct oxygen *chip)
  602. {
  603. struct snd_pcm *pcm;
  604. int outs, ins;
  605. int err;
  606. outs = !!(chip->model.device_config & PLAYBACK_0_TO_I2S);
  607. ins = !!(chip->model.device_config & (CAPTURE_0_FROM_I2S_1 |
  608. CAPTURE_0_FROM_I2S_2));
  609. if (outs | ins) {
  610. err = snd_pcm_new(chip->card, "Multichannel",
  611. 0, outs, ins, &pcm);
  612. if (err < 0)
  613. return err;
  614. if (outs)
  615. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK,
  616. &oxygen_multich_ops);
  617. if (chip->model.device_config & CAPTURE_0_FROM_I2S_1)
  618. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE,
  619. &oxygen_rec_a_ops);
  620. else if (chip->model.device_config & CAPTURE_0_FROM_I2S_2)
  621. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE,
  622. &oxygen_rec_b_ops);
  623. pcm->private_data = chip;
  624. strcpy(pcm->name, "Multichannel");
  625. if (outs)
  626. snd_pcm_set_managed_buffer(pcm->streams[SNDRV_PCM_STREAM_PLAYBACK].substream,
  627. SNDRV_DMA_TYPE_DEV,
  628. &chip->pci->dev,
  629. DEFAULT_BUFFER_BYTES_MULTICH,
  630. BUFFER_BYTES_MAX_MULTICH);
  631. if (ins)
  632. snd_pcm_set_managed_buffer(pcm->streams[SNDRV_PCM_STREAM_CAPTURE].substream,
  633. SNDRV_DMA_TYPE_DEV,
  634. &chip->pci->dev,
  635. DEFAULT_BUFFER_BYTES,
  636. BUFFER_BYTES_MAX);
  637. }
  638. outs = !!(chip->model.device_config & PLAYBACK_1_TO_SPDIF);
  639. ins = !!(chip->model.device_config & CAPTURE_1_FROM_SPDIF);
  640. if (outs | ins) {
  641. err = snd_pcm_new(chip->card, "Digital", 1, outs, ins, &pcm);
  642. if (err < 0)
  643. return err;
  644. if (outs)
  645. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK,
  646. &oxygen_spdif_ops);
  647. if (ins)
  648. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE,
  649. &oxygen_rec_c_ops);
  650. pcm->private_data = chip;
  651. strcpy(pcm->name, "Digital");
  652. snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
  653. &chip->pci->dev,
  654. DEFAULT_BUFFER_BYTES,
  655. BUFFER_BYTES_MAX);
  656. }
  657. if (chip->has_ac97_1) {
  658. outs = !!(chip->model.device_config & PLAYBACK_2_TO_AC97_1);
  659. ins = !!(chip->model.device_config & CAPTURE_2_FROM_AC97_1);
  660. } else {
  661. outs = 0;
  662. ins = !!(chip->model.device_config & CAPTURE_2_FROM_I2S_2);
  663. }
  664. if (outs | ins) {
  665. err = snd_pcm_new(chip->card, outs ? "AC97" : "Analog2",
  666. 2, outs, ins, &pcm);
  667. if (err < 0)
  668. return err;
  669. if (outs) {
  670. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK,
  671. &oxygen_ac97_ops);
  672. oxygen_write8_masked(chip, OXYGEN_REC_ROUTING,
  673. OXYGEN_REC_B_ROUTE_AC97_1,
  674. OXYGEN_REC_B_ROUTE_MASK);
  675. }
  676. if (ins)
  677. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE,
  678. &oxygen_rec_b_ops);
  679. pcm->private_data = chip;
  680. strcpy(pcm->name, outs ? "Front Panel" : "Analog 2");
  681. snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
  682. &chip->pci->dev,
  683. DEFAULT_BUFFER_BYTES,
  684. BUFFER_BYTES_MAX);
  685. }
  686. ins = !!(chip->model.device_config & CAPTURE_3_FROM_I2S_3);
  687. if (ins) {
  688. err = snd_pcm_new(chip->card, "Analog3", 3, 0, ins, &pcm);
  689. if (err < 0)
  690. return err;
  691. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE,
  692. &oxygen_rec_c_ops);
  693. oxygen_write8_masked(chip, OXYGEN_REC_ROUTING,
  694. OXYGEN_REC_C_ROUTE_I2S_ADC_3,
  695. OXYGEN_REC_C_ROUTE_MASK);
  696. pcm->private_data = chip;
  697. strcpy(pcm->name, "Analog 3");
  698. snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
  699. &chip->pci->dev,
  700. DEFAULT_BUFFER_BYTES,
  701. BUFFER_BYTES_MAX);
  702. }
  703. return 0;
  704. }