oxygen_lib.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * C-Media CMI8788 driver - main driver module
  4. *
  5. * Copyright (c) Clemens Ladisch <[email protected]>
  6. */
  7. #include <linux/delay.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/mutex.h>
  10. #include <linux/pci.h>
  11. #include <linux/slab.h>
  12. #include <linux/module.h>
  13. #include <sound/ac97_codec.h>
  14. #include <sound/asoundef.h>
  15. #include <sound/core.h>
  16. #include <sound/info.h>
  17. #include <sound/mpu401.h>
  18. #include <sound/pcm.h>
  19. #include "oxygen.h"
  20. #include "cm9780.h"
  21. MODULE_AUTHOR("Clemens Ladisch <[email protected]>");
  22. MODULE_DESCRIPTION("C-Media CMI8788 helper library");
  23. MODULE_LICENSE("GPL v2");
  24. #define DRIVER "oxygen"
  25. static inline int oxygen_uart_input_ready(struct oxygen *chip)
  26. {
  27. return !(oxygen_read8(chip, OXYGEN_MPU401 + 1) & MPU401_RX_EMPTY);
  28. }
  29. static void oxygen_read_uart(struct oxygen *chip)
  30. {
  31. if (unlikely(!oxygen_uart_input_ready(chip))) {
  32. /* no data, but read it anyway to clear the interrupt */
  33. oxygen_read8(chip, OXYGEN_MPU401);
  34. return;
  35. }
  36. do {
  37. u8 data = oxygen_read8(chip, OXYGEN_MPU401);
  38. if (data == MPU401_ACK)
  39. continue;
  40. if (chip->uart_input_count >= ARRAY_SIZE(chip->uart_input))
  41. chip->uart_input_count = 0;
  42. chip->uart_input[chip->uart_input_count++] = data;
  43. } while (oxygen_uart_input_ready(chip));
  44. if (chip->model.uart_input)
  45. chip->model.uart_input(chip);
  46. }
  47. static irqreturn_t oxygen_interrupt(int dummy, void *dev_id)
  48. {
  49. struct oxygen *chip = dev_id;
  50. unsigned int status, clear, elapsed_streams, i;
  51. status = oxygen_read16(chip, OXYGEN_INTERRUPT_STATUS);
  52. if (!status)
  53. return IRQ_NONE;
  54. spin_lock(&chip->reg_lock);
  55. clear = status & (OXYGEN_CHANNEL_A |
  56. OXYGEN_CHANNEL_B |
  57. OXYGEN_CHANNEL_C |
  58. OXYGEN_CHANNEL_SPDIF |
  59. OXYGEN_CHANNEL_MULTICH |
  60. OXYGEN_CHANNEL_AC97 |
  61. OXYGEN_INT_SPDIF_IN_DETECT |
  62. OXYGEN_INT_GPIO |
  63. OXYGEN_INT_AC97);
  64. if (clear) {
  65. if (clear & OXYGEN_INT_SPDIF_IN_DETECT)
  66. chip->interrupt_mask &= ~OXYGEN_INT_SPDIF_IN_DETECT;
  67. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
  68. chip->interrupt_mask & ~clear);
  69. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
  70. chip->interrupt_mask);
  71. }
  72. elapsed_streams = status & chip->pcm_running;
  73. spin_unlock(&chip->reg_lock);
  74. for (i = 0; i < PCM_COUNT; ++i)
  75. if ((elapsed_streams & (1 << i)) && chip->streams[i])
  76. snd_pcm_period_elapsed(chip->streams[i]);
  77. if (status & OXYGEN_INT_SPDIF_IN_DETECT) {
  78. spin_lock(&chip->reg_lock);
  79. i = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
  80. if (i & (OXYGEN_SPDIF_SENSE_INT | OXYGEN_SPDIF_LOCK_INT |
  81. OXYGEN_SPDIF_RATE_INT)) {
  82. /* write the interrupt bit(s) to clear */
  83. oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, i);
  84. schedule_work(&chip->spdif_input_bits_work);
  85. }
  86. spin_unlock(&chip->reg_lock);
  87. }
  88. if (status & OXYGEN_INT_GPIO)
  89. schedule_work(&chip->gpio_work);
  90. if (status & OXYGEN_INT_MIDI) {
  91. if (chip->midi)
  92. snd_mpu401_uart_interrupt(0, chip->midi->private_data);
  93. else
  94. oxygen_read_uart(chip);
  95. }
  96. if (status & OXYGEN_INT_AC97)
  97. wake_up(&chip->ac97_waitqueue);
  98. return IRQ_HANDLED;
  99. }
  100. static void oxygen_spdif_input_bits_changed(struct work_struct *work)
  101. {
  102. struct oxygen *chip = container_of(work, struct oxygen,
  103. spdif_input_bits_work);
  104. u32 reg;
  105. /*
  106. * This function gets called when there is new activity on the SPDIF
  107. * input, or when we lose lock on the input signal, or when the rate
  108. * changes.
  109. */
  110. msleep(1);
  111. spin_lock_irq(&chip->reg_lock);
  112. reg = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
  113. if ((reg & (OXYGEN_SPDIF_SENSE_STATUS |
  114. OXYGEN_SPDIF_LOCK_STATUS))
  115. == OXYGEN_SPDIF_SENSE_STATUS) {
  116. /*
  117. * If we detect activity on the SPDIF input but cannot lock to
  118. * a signal, the clock bit is likely to be wrong.
  119. */
  120. reg ^= OXYGEN_SPDIF_IN_CLOCK_MASK;
  121. oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, reg);
  122. spin_unlock_irq(&chip->reg_lock);
  123. msleep(1);
  124. spin_lock_irq(&chip->reg_lock);
  125. reg = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
  126. if ((reg & (OXYGEN_SPDIF_SENSE_STATUS |
  127. OXYGEN_SPDIF_LOCK_STATUS))
  128. == OXYGEN_SPDIF_SENSE_STATUS) {
  129. /* nothing detected with either clock; give up */
  130. if ((reg & OXYGEN_SPDIF_IN_CLOCK_MASK)
  131. == OXYGEN_SPDIF_IN_CLOCK_192) {
  132. /*
  133. * Reset clock to <= 96 kHz because this is
  134. * more likely to be received next time.
  135. */
  136. reg &= ~OXYGEN_SPDIF_IN_CLOCK_MASK;
  137. reg |= OXYGEN_SPDIF_IN_CLOCK_96;
  138. oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, reg);
  139. }
  140. }
  141. }
  142. spin_unlock_irq(&chip->reg_lock);
  143. if (chip->controls[CONTROL_SPDIF_INPUT_BITS]) {
  144. spin_lock_irq(&chip->reg_lock);
  145. chip->interrupt_mask |= OXYGEN_INT_SPDIF_IN_DETECT;
  146. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
  147. chip->interrupt_mask);
  148. spin_unlock_irq(&chip->reg_lock);
  149. /*
  150. * We don't actually know that any channel status bits have
  151. * changed, but let's send a notification just to be sure.
  152. */
  153. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
  154. &chip->controls[CONTROL_SPDIF_INPUT_BITS]->id);
  155. }
  156. }
  157. static void oxygen_gpio_changed(struct work_struct *work)
  158. {
  159. struct oxygen *chip = container_of(work, struct oxygen, gpio_work);
  160. if (chip->model.gpio_changed)
  161. chip->model.gpio_changed(chip);
  162. }
  163. static void oxygen_proc_read(struct snd_info_entry *entry,
  164. struct snd_info_buffer *buffer)
  165. {
  166. struct oxygen *chip = entry->private_data;
  167. int i, j;
  168. switch (oxygen_read8(chip, OXYGEN_REVISION) & OXYGEN_PACKAGE_ID_MASK) {
  169. case OXYGEN_PACKAGE_ID_8786: i = '6'; break;
  170. case OXYGEN_PACKAGE_ID_8787: i = '7'; break;
  171. case OXYGEN_PACKAGE_ID_8788: i = '8'; break;
  172. default: i = '?'; break;
  173. }
  174. snd_iprintf(buffer, "CMI878%c:\n", i);
  175. for (i = 0; i < OXYGEN_IO_SIZE; i += 0x10) {
  176. snd_iprintf(buffer, "%02x:", i);
  177. for (j = 0; j < 0x10; ++j)
  178. snd_iprintf(buffer, " %02x", oxygen_read8(chip, i + j));
  179. snd_iprintf(buffer, "\n");
  180. }
  181. if (mutex_lock_interruptible(&chip->mutex) < 0)
  182. return;
  183. if (chip->has_ac97_0) {
  184. snd_iprintf(buffer, "\nAC97:\n");
  185. for (i = 0; i < 0x80; i += 0x10) {
  186. snd_iprintf(buffer, "%02x:", i);
  187. for (j = 0; j < 0x10; j += 2)
  188. snd_iprintf(buffer, " %04x",
  189. oxygen_read_ac97(chip, 0, i + j));
  190. snd_iprintf(buffer, "\n");
  191. }
  192. }
  193. if (chip->has_ac97_1) {
  194. snd_iprintf(buffer, "\nAC97 2:\n");
  195. for (i = 0; i < 0x80; i += 0x10) {
  196. snd_iprintf(buffer, "%02x:", i);
  197. for (j = 0; j < 0x10; j += 2)
  198. snd_iprintf(buffer, " %04x",
  199. oxygen_read_ac97(chip, 1, i + j));
  200. snd_iprintf(buffer, "\n");
  201. }
  202. }
  203. mutex_unlock(&chip->mutex);
  204. if (chip->model.dump_registers)
  205. chip->model.dump_registers(chip, buffer);
  206. }
  207. static void oxygen_proc_init(struct oxygen *chip)
  208. {
  209. snd_card_ro_proc_new(chip->card, "oxygen", chip, oxygen_proc_read);
  210. }
  211. static const struct pci_device_id *
  212. oxygen_search_pci_id(struct oxygen *chip, const struct pci_device_id ids[])
  213. {
  214. u16 subdevice;
  215. /*
  216. * Make sure the EEPROM pins are available, i.e., not used for SPI.
  217. * (This function is called before we initialize or use SPI.)
  218. */
  219. oxygen_clear_bits8(chip, OXYGEN_FUNCTION,
  220. OXYGEN_FUNCTION_ENABLE_SPI_4_5);
  221. /*
  222. * Read the subsystem device ID directly from the EEPROM, because the
  223. * chip didn't if the first EEPROM word was overwritten.
  224. */
  225. subdevice = oxygen_read_eeprom(chip, 2);
  226. /* use default ID if EEPROM is missing */
  227. if (subdevice == 0xffff && oxygen_read_eeprom(chip, 1) == 0xffff)
  228. subdevice = 0x8788;
  229. /*
  230. * We use only the subsystem device ID for searching because it is
  231. * unique even without the subsystem vendor ID, which may have been
  232. * overwritten in the EEPROM.
  233. */
  234. for (; ids->vendor; ++ids)
  235. if (ids->subdevice == subdevice &&
  236. ids->driver_data != BROKEN_EEPROM_DRIVER_DATA)
  237. return ids;
  238. return NULL;
  239. }
  240. static void oxygen_restore_eeprom(struct oxygen *chip,
  241. const struct pci_device_id *id)
  242. {
  243. u16 eeprom_id;
  244. eeprom_id = oxygen_read_eeprom(chip, 0);
  245. if (eeprom_id != OXYGEN_EEPROM_ID &&
  246. (eeprom_id != 0xffff || id->subdevice != 0x8788)) {
  247. /*
  248. * This function gets called only when a known card model has
  249. * been detected, i.e., we know there is a valid subsystem
  250. * product ID at index 2 in the EEPROM. Therefore, we have
  251. * been able to deduce the correct subsystem vendor ID, and
  252. * this is enough information to restore the original EEPROM
  253. * contents.
  254. */
  255. oxygen_write_eeprom(chip, 1, id->subvendor);
  256. oxygen_write_eeprom(chip, 0, OXYGEN_EEPROM_ID);
  257. oxygen_set_bits8(chip, OXYGEN_MISC,
  258. OXYGEN_MISC_WRITE_PCI_SUBID);
  259. pci_write_config_word(chip->pci, PCI_SUBSYSTEM_VENDOR_ID,
  260. id->subvendor);
  261. pci_write_config_word(chip->pci, PCI_SUBSYSTEM_ID,
  262. id->subdevice);
  263. oxygen_clear_bits8(chip, OXYGEN_MISC,
  264. OXYGEN_MISC_WRITE_PCI_SUBID);
  265. dev_info(chip->card->dev, "EEPROM ID restored\n");
  266. }
  267. }
  268. static void configure_pcie_bridge(struct pci_dev *pci)
  269. {
  270. enum { PEX811X, PI7C9X110, XIO2001 };
  271. static const struct pci_device_id bridge_ids[] = {
  272. { PCI_VDEVICE(PLX, 0x8111), .driver_data = PEX811X },
  273. { PCI_VDEVICE(PLX, 0x8112), .driver_data = PEX811X },
  274. { PCI_DEVICE(0x12d8, 0xe110), .driver_data = PI7C9X110 },
  275. { PCI_VDEVICE(TI, 0x8240), .driver_data = XIO2001 },
  276. { }
  277. };
  278. struct pci_dev *bridge;
  279. const struct pci_device_id *id;
  280. u32 tmp;
  281. if (!pci->bus || !pci->bus->self)
  282. return;
  283. bridge = pci->bus->self;
  284. id = pci_match_id(bridge_ids, bridge);
  285. if (!id)
  286. return;
  287. switch (id->driver_data) {
  288. case PEX811X: /* PLX PEX8111/PEX8112 PCIe/PCI bridge */
  289. pci_read_config_dword(bridge, 0x48, &tmp);
  290. tmp |= 1; /* enable blind prefetching */
  291. tmp |= 1 << 11; /* enable beacon generation */
  292. pci_write_config_dword(bridge, 0x48, tmp);
  293. pci_write_config_dword(bridge, 0x84, 0x0c);
  294. pci_read_config_dword(bridge, 0x88, &tmp);
  295. tmp &= ~(7 << 27);
  296. tmp |= 2 << 27; /* set prefetch size to 128 bytes */
  297. pci_write_config_dword(bridge, 0x88, tmp);
  298. break;
  299. case PI7C9X110: /* Pericom PI7C9X110 PCIe/PCI bridge */
  300. pci_read_config_dword(bridge, 0x40, &tmp);
  301. tmp |= 1; /* park the PCI arbiter to the sound chip */
  302. pci_write_config_dword(bridge, 0x40, tmp);
  303. break;
  304. case XIO2001: /* Texas Instruments XIO2001 PCIe/PCI bridge */
  305. pci_read_config_dword(bridge, 0xe8, &tmp);
  306. tmp &= ~0xf; /* request length limit: 64 bytes */
  307. tmp &= ~(0xf << 8);
  308. tmp |= 1 << 8; /* request count limit: one buffer */
  309. pci_write_config_dword(bridge, 0xe8, tmp);
  310. break;
  311. }
  312. }
  313. static void oxygen_init(struct oxygen *chip)
  314. {
  315. unsigned int i;
  316. chip->dac_routing = 1;
  317. for (i = 0; i < 8; ++i)
  318. chip->dac_volume[i] = chip->model.dac_volume_min;
  319. chip->dac_mute = 1;
  320. chip->spdif_playback_enable = 0;
  321. chip->spdif_bits = OXYGEN_SPDIF_C | OXYGEN_SPDIF_ORIGINAL |
  322. (IEC958_AES1_CON_PCM_CODER << OXYGEN_SPDIF_CATEGORY_SHIFT);
  323. chip->spdif_pcm_bits = chip->spdif_bits;
  324. if (!(oxygen_read8(chip, OXYGEN_REVISION) & OXYGEN_REVISION_2))
  325. oxygen_set_bits8(chip, OXYGEN_MISC,
  326. OXYGEN_MISC_PCI_MEM_W_1_CLOCK);
  327. i = oxygen_read16(chip, OXYGEN_AC97_CONTROL);
  328. chip->has_ac97_0 = (i & OXYGEN_AC97_CODEC_0) != 0;
  329. chip->has_ac97_1 = (i & OXYGEN_AC97_CODEC_1) != 0;
  330. oxygen_write8_masked(chip, OXYGEN_FUNCTION,
  331. OXYGEN_FUNCTION_RESET_CODEC |
  332. chip->model.function_flags,
  333. OXYGEN_FUNCTION_RESET_CODEC |
  334. OXYGEN_FUNCTION_2WIRE_SPI_MASK |
  335. OXYGEN_FUNCTION_ENABLE_SPI_4_5);
  336. oxygen_write8(chip, OXYGEN_DMA_STATUS, 0);
  337. oxygen_write8(chip, OXYGEN_DMA_PAUSE, 0);
  338. oxygen_write8(chip, OXYGEN_PLAY_CHANNELS,
  339. OXYGEN_PLAY_CHANNELS_2 |
  340. OXYGEN_DMA_A_BURST_8 |
  341. OXYGEN_DMA_MULTICH_BURST_8);
  342. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  343. oxygen_write8_masked(chip, OXYGEN_MISC,
  344. chip->model.misc_flags,
  345. OXYGEN_MISC_WRITE_PCI_SUBID |
  346. OXYGEN_MISC_REC_C_FROM_SPDIF |
  347. OXYGEN_MISC_REC_B_FROM_AC97 |
  348. OXYGEN_MISC_REC_A_FROM_MULTICH |
  349. OXYGEN_MISC_MIDI);
  350. oxygen_write8(chip, OXYGEN_REC_FORMAT,
  351. (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_A_SHIFT) |
  352. (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_B_SHIFT) |
  353. (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_C_SHIFT));
  354. oxygen_write8(chip, OXYGEN_PLAY_FORMAT,
  355. (OXYGEN_FORMAT_16 << OXYGEN_SPDIF_FORMAT_SHIFT) |
  356. (OXYGEN_FORMAT_16 << OXYGEN_MULTICH_FORMAT_SHIFT));
  357. oxygen_write8(chip, OXYGEN_REC_CHANNELS, OXYGEN_REC_CHANNELS_2_2_2);
  358. oxygen_write16(chip, OXYGEN_I2S_MULTICH_FORMAT,
  359. OXYGEN_RATE_48000 |
  360. chip->model.dac_i2s_format |
  361. OXYGEN_I2S_MCLK(chip->model.dac_mclks) |
  362. OXYGEN_I2S_BITS_16 |
  363. OXYGEN_I2S_MASTER |
  364. OXYGEN_I2S_BCLK_64);
  365. if (chip->model.device_config & CAPTURE_0_FROM_I2S_1)
  366. oxygen_write16(chip, OXYGEN_I2S_A_FORMAT,
  367. OXYGEN_RATE_48000 |
  368. chip->model.adc_i2s_format |
  369. OXYGEN_I2S_MCLK(chip->model.adc_mclks) |
  370. OXYGEN_I2S_BITS_16 |
  371. OXYGEN_I2S_MASTER |
  372. OXYGEN_I2S_BCLK_64);
  373. else
  374. oxygen_write16(chip, OXYGEN_I2S_A_FORMAT,
  375. OXYGEN_I2S_MASTER |
  376. OXYGEN_I2S_MUTE_MCLK);
  377. if (chip->model.device_config & (CAPTURE_0_FROM_I2S_2 |
  378. CAPTURE_2_FROM_I2S_2))
  379. oxygen_write16(chip, OXYGEN_I2S_B_FORMAT,
  380. OXYGEN_RATE_48000 |
  381. chip->model.adc_i2s_format |
  382. OXYGEN_I2S_MCLK(chip->model.adc_mclks) |
  383. OXYGEN_I2S_BITS_16 |
  384. OXYGEN_I2S_MASTER |
  385. OXYGEN_I2S_BCLK_64);
  386. else
  387. oxygen_write16(chip, OXYGEN_I2S_B_FORMAT,
  388. OXYGEN_I2S_MASTER |
  389. OXYGEN_I2S_MUTE_MCLK);
  390. if (chip->model.device_config & CAPTURE_3_FROM_I2S_3)
  391. oxygen_write16(chip, OXYGEN_I2S_C_FORMAT,
  392. OXYGEN_RATE_48000 |
  393. chip->model.adc_i2s_format |
  394. OXYGEN_I2S_MCLK(chip->model.adc_mclks) |
  395. OXYGEN_I2S_BITS_16 |
  396. OXYGEN_I2S_MASTER |
  397. OXYGEN_I2S_BCLK_64);
  398. else
  399. oxygen_write16(chip, OXYGEN_I2S_C_FORMAT,
  400. OXYGEN_I2S_MASTER |
  401. OXYGEN_I2S_MUTE_MCLK);
  402. oxygen_clear_bits32(chip, OXYGEN_SPDIF_CONTROL,
  403. OXYGEN_SPDIF_OUT_ENABLE |
  404. OXYGEN_SPDIF_LOOPBACK);
  405. if (chip->model.device_config & CAPTURE_1_FROM_SPDIF)
  406. oxygen_write32_masked(chip, OXYGEN_SPDIF_CONTROL,
  407. OXYGEN_SPDIF_SENSE_MASK |
  408. OXYGEN_SPDIF_LOCK_MASK |
  409. OXYGEN_SPDIF_RATE_MASK |
  410. OXYGEN_SPDIF_LOCK_PAR |
  411. OXYGEN_SPDIF_IN_CLOCK_96,
  412. OXYGEN_SPDIF_SENSE_MASK |
  413. OXYGEN_SPDIF_LOCK_MASK |
  414. OXYGEN_SPDIF_RATE_MASK |
  415. OXYGEN_SPDIF_SENSE_PAR |
  416. OXYGEN_SPDIF_LOCK_PAR |
  417. OXYGEN_SPDIF_IN_CLOCK_MASK);
  418. else
  419. oxygen_clear_bits32(chip, OXYGEN_SPDIF_CONTROL,
  420. OXYGEN_SPDIF_SENSE_MASK |
  421. OXYGEN_SPDIF_LOCK_MASK |
  422. OXYGEN_SPDIF_RATE_MASK);
  423. oxygen_write32(chip, OXYGEN_SPDIF_OUTPUT_BITS, chip->spdif_bits);
  424. oxygen_write16(chip, OXYGEN_2WIRE_BUS_STATUS,
  425. OXYGEN_2WIRE_LENGTH_8 |
  426. OXYGEN_2WIRE_INTERRUPT_MASK |
  427. OXYGEN_2WIRE_SPEED_STANDARD);
  428. oxygen_clear_bits8(chip, OXYGEN_MPU401_CONTROL, OXYGEN_MPU401_LOOPBACK);
  429. oxygen_write8(chip, OXYGEN_GPI_INTERRUPT_MASK, 0);
  430. oxygen_write16(chip, OXYGEN_GPIO_INTERRUPT_MASK, 0);
  431. oxygen_write16(chip, OXYGEN_PLAY_ROUTING,
  432. OXYGEN_PLAY_MULTICH_I2S_DAC |
  433. OXYGEN_PLAY_SPDIF_SPDIF |
  434. (0 << OXYGEN_PLAY_DAC0_SOURCE_SHIFT) |
  435. (1 << OXYGEN_PLAY_DAC1_SOURCE_SHIFT) |
  436. (2 << OXYGEN_PLAY_DAC2_SOURCE_SHIFT) |
  437. (3 << OXYGEN_PLAY_DAC3_SOURCE_SHIFT));
  438. oxygen_write8(chip, OXYGEN_REC_ROUTING,
  439. OXYGEN_REC_A_ROUTE_I2S_ADC_1 |
  440. OXYGEN_REC_B_ROUTE_I2S_ADC_2 |
  441. OXYGEN_REC_C_ROUTE_SPDIF);
  442. oxygen_write8(chip, OXYGEN_ADC_MONITOR, 0);
  443. oxygen_write8(chip, OXYGEN_A_MONITOR_ROUTING,
  444. (0 << OXYGEN_A_MONITOR_ROUTE_0_SHIFT) |
  445. (1 << OXYGEN_A_MONITOR_ROUTE_1_SHIFT) |
  446. (2 << OXYGEN_A_MONITOR_ROUTE_2_SHIFT) |
  447. (3 << OXYGEN_A_MONITOR_ROUTE_3_SHIFT));
  448. if (chip->has_ac97_0 | chip->has_ac97_1)
  449. oxygen_write8(chip, OXYGEN_AC97_INTERRUPT_MASK,
  450. OXYGEN_AC97_INT_READ_DONE |
  451. OXYGEN_AC97_INT_WRITE_DONE);
  452. else
  453. oxygen_write8(chip, OXYGEN_AC97_INTERRUPT_MASK, 0);
  454. oxygen_write32(chip, OXYGEN_AC97_OUT_CONFIG, 0);
  455. oxygen_write32(chip, OXYGEN_AC97_IN_CONFIG, 0);
  456. if (!(chip->has_ac97_0 | chip->has_ac97_1))
  457. oxygen_set_bits16(chip, OXYGEN_AC97_CONTROL,
  458. OXYGEN_AC97_CLOCK_DISABLE);
  459. if (!chip->has_ac97_0) {
  460. oxygen_set_bits16(chip, OXYGEN_AC97_CONTROL,
  461. OXYGEN_AC97_NO_CODEC_0);
  462. } else {
  463. oxygen_write_ac97(chip, 0, AC97_RESET, 0);
  464. msleep(1);
  465. oxygen_ac97_set_bits(chip, 0, CM9780_GPIO_SETUP,
  466. CM9780_GPIO0IO | CM9780_GPIO1IO);
  467. oxygen_ac97_set_bits(chip, 0, CM9780_MIXER,
  468. CM9780_BSTSEL | CM9780_STRO_MIC |
  469. CM9780_MIX2FR | CM9780_PCBSW);
  470. oxygen_ac97_set_bits(chip, 0, CM9780_JACK,
  471. CM9780_RSOE | CM9780_CBOE |
  472. CM9780_SSOE | CM9780_FROE |
  473. CM9780_MIC2MIC | CM9780_LI2LI);
  474. oxygen_write_ac97(chip, 0, AC97_MASTER, 0x0000);
  475. oxygen_write_ac97(chip, 0, AC97_PC_BEEP, 0x8000);
  476. oxygen_write_ac97(chip, 0, AC97_MIC, 0x8808);
  477. oxygen_write_ac97(chip, 0, AC97_LINE, 0x0808);
  478. oxygen_write_ac97(chip, 0, AC97_CD, 0x8808);
  479. oxygen_write_ac97(chip, 0, AC97_VIDEO, 0x8808);
  480. oxygen_write_ac97(chip, 0, AC97_AUX, 0x8808);
  481. oxygen_write_ac97(chip, 0, AC97_REC_GAIN, 0x8000);
  482. oxygen_write_ac97(chip, 0, AC97_CENTER_LFE_MASTER, 0x8080);
  483. oxygen_write_ac97(chip, 0, AC97_SURROUND_MASTER, 0x8080);
  484. oxygen_ac97_clear_bits(chip, 0, CM9780_GPIO_STATUS,
  485. CM9780_GPO0);
  486. /* power down unused ADCs and DACs */
  487. oxygen_ac97_set_bits(chip, 0, AC97_POWERDOWN,
  488. AC97_PD_PR0 | AC97_PD_PR1);
  489. oxygen_ac97_set_bits(chip, 0, AC97_EXTENDED_STATUS,
  490. AC97_EA_PRI | AC97_EA_PRJ | AC97_EA_PRK);
  491. }
  492. if (chip->has_ac97_1) {
  493. oxygen_set_bits32(chip, OXYGEN_AC97_OUT_CONFIG,
  494. OXYGEN_AC97_CODEC1_SLOT3 |
  495. OXYGEN_AC97_CODEC1_SLOT4);
  496. oxygen_write_ac97(chip, 1, AC97_RESET, 0);
  497. msleep(1);
  498. oxygen_write_ac97(chip, 1, AC97_MASTER, 0x0000);
  499. oxygen_write_ac97(chip, 1, AC97_HEADPHONE, 0x8000);
  500. oxygen_write_ac97(chip, 1, AC97_PC_BEEP, 0x8000);
  501. oxygen_write_ac97(chip, 1, AC97_MIC, 0x8808);
  502. oxygen_write_ac97(chip, 1, AC97_LINE, 0x8808);
  503. oxygen_write_ac97(chip, 1, AC97_CD, 0x8808);
  504. oxygen_write_ac97(chip, 1, AC97_VIDEO, 0x8808);
  505. oxygen_write_ac97(chip, 1, AC97_AUX, 0x8808);
  506. oxygen_write_ac97(chip, 1, AC97_PCM, 0x0808);
  507. oxygen_write_ac97(chip, 1, AC97_REC_SEL, 0x0000);
  508. oxygen_write_ac97(chip, 1, AC97_REC_GAIN, 0x0000);
  509. oxygen_ac97_set_bits(chip, 1, 0x6a, 0x0040);
  510. }
  511. }
  512. static void oxygen_shutdown(struct oxygen *chip)
  513. {
  514. spin_lock_irq(&chip->reg_lock);
  515. chip->interrupt_mask = 0;
  516. chip->pcm_running = 0;
  517. oxygen_write16(chip, OXYGEN_DMA_STATUS, 0);
  518. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  519. spin_unlock_irq(&chip->reg_lock);
  520. }
  521. static void oxygen_card_free(struct snd_card *card)
  522. {
  523. struct oxygen *chip = card->private_data;
  524. oxygen_shutdown(chip);
  525. flush_work(&chip->spdif_input_bits_work);
  526. flush_work(&chip->gpio_work);
  527. chip->model.cleanup(chip);
  528. mutex_destroy(&chip->mutex);
  529. }
  530. static int __oxygen_pci_probe(struct pci_dev *pci, int index, char *id,
  531. struct module *owner,
  532. const struct pci_device_id *ids,
  533. int (*get_model)(struct oxygen *chip,
  534. const struct pci_device_id *id
  535. )
  536. )
  537. {
  538. struct snd_card *card;
  539. struct oxygen *chip;
  540. const struct pci_device_id *pci_id;
  541. int err;
  542. err = snd_devm_card_new(&pci->dev, index, id, owner,
  543. sizeof(*chip), &card);
  544. if (err < 0)
  545. return err;
  546. chip = card->private_data;
  547. chip->card = card;
  548. chip->pci = pci;
  549. chip->irq = -1;
  550. spin_lock_init(&chip->reg_lock);
  551. mutex_init(&chip->mutex);
  552. INIT_WORK(&chip->spdif_input_bits_work,
  553. oxygen_spdif_input_bits_changed);
  554. INIT_WORK(&chip->gpio_work, oxygen_gpio_changed);
  555. init_waitqueue_head(&chip->ac97_waitqueue);
  556. err = pcim_enable_device(pci);
  557. if (err < 0)
  558. return err;
  559. err = pci_request_regions(pci, DRIVER);
  560. if (err < 0) {
  561. dev_err(card->dev, "cannot reserve PCI resources\n");
  562. return err;
  563. }
  564. if (!(pci_resource_flags(pci, 0) & IORESOURCE_IO) ||
  565. pci_resource_len(pci, 0) < OXYGEN_IO_SIZE) {
  566. dev_err(card->dev, "invalid PCI I/O range\n");
  567. return -ENXIO;
  568. }
  569. chip->addr = pci_resource_start(pci, 0);
  570. pci_id = oxygen_search_pci_id(chip, ids);
  571. if (!pci_id)
  572. return -ENODEV;
  573. oxygen_restore_eeprom(chip, pci_id);
  574. err = get_model(chip, pci_id);
  575. if (err < 0)
  576. return err;
  577. if (chip->model.model_data_size) {
  578. chip->model_data = devm_kzalloc(&pci->dev,
  579. chip->model.model_data_size,
  580. GFP_KERNEL);
  581. if (!chip->model_data)
  582. return -ENOMEM;
  583. }
  584. pci_set_master(pci);
  585. card->private_free = oxygen_card_free;
  586. configure_pcie_bridge(pci);
  587. oxygen_init(chip);
  588. chip->model.init(chip);
  589. err = devm_request_irq(&pci->dev, pci->irq, oxygen_interrupt,
  590. IRQF_SHARED, KBUILD_MODNAME, chip);
  591. if (err < 0) {
  592. dev_err(card->dev, "cannot grab interrupt %d\n", pci->irq);
  593. return err;
  594. }
  595. chip->irq = pci->irq;
  596. card->sync_irq = chip->irq;
  597. strcpy(card->driver, chip->model.chip);
  598. strcpy(card->shortname, chip->model.shortname);
  599. sprintf(card->longname, "%s at %#lx, irq %i",
  600. chip->model.longname, chip->addr, chip->irq);
  601. strcpy(card->mixername, chip->model.chip);
  602. snd_component_add(card, chip->model.chip);
  603. err = oxygen_pcm_init(chip);
  604. if (err < 0)
  605. return err;
  606. err = oxygen_mixer_init(chip);
  607. if (err < 0)
  608. return err;
  609. if (chip->model.device_config & (MIDI_OUTPUT | MIDI_INPUT)) {
  610. unsigned int info_flags =
  611. MPU401_INFO_INTEGRATED | MPU401_INFO_IRQ_HOOK;
  612. if (chip->model.device_config & MIDI_OUTPUT)
  613. info_flags |= MPU401_INFO_OUTPUT;
  614. if (chip->model.device_config & MIDI_INPUT)
  615. info_flags |= MPU401_INFO_INPUT;
  616. err = snd_mpu401_uart_new(card, 0, MPU401_HW_CMIPCI,
  617. chip->addr + OXYGEN_MPU401,
  618. info_flags, -1, &chip->midi);
  619. if (err < 0)
  620. return err;
  621. }
  622. oxygen_proc_init(chip);
  623. spin_lock_irq(&chip->reg_lock);
  624. if (chip->model.device_config & CAPTURE_1_FROM_SPDIF)
  625. chip->interrupt_mask |= OXYGEN_INT_SPDIF_IN_DETECT;
  626. if (chip->has_ac97_0 | chip->has_ac97_1)
  627. chip->interrupt_mask |= OXYGEN_INT_AC97;
  628. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, chip->interrupt_mask);
  629. spin_unlock_irq(&chip->reg_lock);
  630. err = snd_card_register(card);
  631. if (err < 0)
  632. return err;
  633. pci_set_drvdata(pci, card);
  634. return 0;
  635. }
  636. int oxygen_pci_probe(struct pci_dev *pci, int index, char *id,
  637. struct module *owner,
  638. const struct pci_device_id *ids,
  639. int (*get_model)(struct oxygen *chip,
  640. const struct pci_device_id *id))
  641. {
  642. return snd_card_free_on_error(&pci->dev,
  643. __oxygen_pci_probe(pci, index, id, owner, ids, get_model));
  644. }
  645. EXPORT_SYMBOL(oxygen_pci_probe);
  646. #ifdef CONFIG_PM_SLEEP
  647. static int oxygen_pci_suspend(struct device *dev)
  648. {
  649. struct snd_card *card = dev_get_drvdata(dev);
  650. struct oxygen *chip = card->private_data;
  651. unsigned int saved_interrupt_mask;
  652. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  653. if (chip->model.suspend)
  654. chip->model.suspend(chip);
  655. spin_lock_irq(&chip->reg_lock);
  656. saved_interrupt_mask = chip->interrupt_mask;
  657. chip->interrupt_mask = 0;
  658. oxygen_write16(chip, OXYGEN_DMA_STATUS, 0);
  659. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  660. spin_unlock_irq(&chip->reg_lock);
  661. flush_work(&chip->spdif_input_bits_work);
  662. flush_work(&chip->gpio_work);
  663. chip->interrupt_mask = saved_interrupt_mask;
  664. return 0;
  665. }
  666. static const u32 registers_to_restore[OXYGEN_IO_SIZE / 32] = {
  667. 0xffffffff, 0x00ff077f, 0x00011d08, 0x007f00ff,
  668. 0x00300000, 0x00000fe4, 0x0ff7001f, 0x00000000
  669. };
  670. static const u32 ac97_registers_to_restore[2][0x40 / 32] = {
  671. { 0x18284fa2, 0x03060000 },
  672. { 0x00007fa6, 0x00200000 }
  673. };
  674. static inline int is_bit_set(const u32 *bitmap, unsigned int bit)
  675. {
  676. return bitmap[bit / 32] & (1 << (bit & 31));
  677. }
  678. static void oxygen_restore_ac97(struct oxygen *chip, unsigned int codec)
  679. {
  680. unsigned int i;
  681. oxygen_write_ac97(chip, codec, AC97_RESET, 0);
  682. msleep(1);
  683. for (i = 1; i < 0x40; ++i)
  684. if (is_bit_set(ac97_registers_to_restore[codec], i))
  685. oxygen_write_ac97(chip, codec, i * 2,
  686. chip->saved_ac97_registers[codec][i]);
  687. }
  688. static int oxygen_pci_resume(struct device *dev)
  689. {
  690. struct snd_card *card = dev_get_drvdata(dev);
  691. struct oxygen *chip = card->private_data;
  692. unsigned int i;
  693. oxygen_write16(chip, OXYGEN_DMA_STATUS, 0);
  694. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  695. for (i = 0; i < OXYGEN_IO_SIZE; ++i)
  696. if (is_bit_set(registers_to_restore, i))
  697. oxygen_write8(chip, i, chip->saved_registers._8[i]);
  698. if (chip->has_ac97_0)
  699. oxygen_restore_ac97(chip, 0);
  700. if (chip->has_ac97_1)
  701. oxygen_restore_ac97(chip, 1);
  702. if (chip->model.resume)
  703. chip->model.resume(chip);
  704. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, chip->interrupt_mask);
  705. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  706. return 0;
  707. }
  708. SIMPLE_DEV_PM_OPS(oxygen_pci_pm, oxygen_pci_suspend, oxygen_pci_resume);
  709. EXPORT_SYMBOL(oxygen_pci_pm);
  710. #endif /* CONFIG_PM_SLEEP */
  711. void oxygen_pci_shutdown(struct pci_dev *pci)
  712. {
  713. struct snd_card *card = pci_get_drvdata(pci);
  714. struct oxygen *chip = card->private_data;
  715. oxygen_shutdown(chip);
  716. chip->model.cleanup(chip);
  717. }
  718. EXPORT_SYMBOL(oxygen_pci_shutdown);