mixart_hwdep.h 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Driver for Digigram miXart soundcards
  4. *
  5. * definitions and makros for basic card access
  6. *
  7. * Copyright (c) 2003 by Digigram <[email protected]>
  8. */
  9. #ifndef __SOUND_MIXART_HWDEP_H
  10. #define __SOUND_MIXART_HWDEP_H
  11. #include <sound/hwdep.h>
  12. #ifndef readl_be
  13. #define readl_be(x) be32_to_cpu((__force __be32)__raw_readl(x))
  14. #endif
  15. #ifndef writel_be
  16. #define writel_be(data,addr) __raw_writel((__force u32)cpu_to_be32(data),addr)
  17. #endif
  18. #ifndef readl_le
  19. #define readl_le(x) le32_to_cpu((__force __le32)__raw_readl(x))
  20. #endif
  21. #ifndef writel_le
  22. #define writel_le(data,addr) __raw_writel((__force u32)cpu_to_le32(data),addr)
  23. #endif
  24. #define MIXART_MEM(mgr,x) ((mgr)->mem[0].virt + (x))
  25. #define MIXART_REG(mgr,x) ((mgr)->mem[1].virt + (x))
  26. /* Daughter board Type */
  27. #define DAUGHTER_TYPE_MASK 0x0F
  28. #define DAUGHTER_VER_MASK 0xF0
  29. #define DAUGHTER_TYPEVER_MASK (DAUGHTER_TYPE_MASK|DAUGHTER_VER_MASK)
  30. #define MIXART_DAUGHTER_TYPE_NONE 0x00
  31. #define MIXART_DAUGHTER_TYPE_COBRANET 0x08
  32. #define MIXART_DAUGHTER_TYPE_AES 0x0E
  33. #define MIXART_BA0_SIZE (16 * 1024 * 1024) /* 16M */
  34. #define MIXART_BA1_SIZE (4 * 1024) /* 4k */
  35. /*
  36. * -----------BAR 0 --------------------------------------------------------------------------------------------------------
  37. */
  38. #define MIXART_PSEUDOREG 0x2000 /* base address for pseudoregister */
  39. #define MIXART_PSEUDOREG_BOARDNUMBER MIXART_PSEUDOREG+0 /* board number */
  40. /* perfmeter (available when elf loaded)*/
  41. #define MIXART_PSEUDOREG_PERF_STREAM_LOAD_OFFSET MIXART_PSEUDOREG+0x70 /* streaming load */
  42. #define MIXART_PSEUDOREG_PERF_SYSTEM_LOAD_OFFSET MIXART_PSEUDOREG+0x78 /* system load (reference)*/
  43. #define MIXART_PSEUDOREG_PERF_MAILBX_LOAD_OFFSET MIXART_PSEUDOREG+0x7C /* mailbox load */
  44. #define MIXART_PSEUDOREG_PERF_INTERR_LOAD_OFFSET MIXART_PSEUDOREG+0x74 /* interrupt handling load */
  45. /* motherboard xilinx loader info */
  46. #define MIXART_PSEUDOREG_MXLX_BASE_ADDR_OFFSET MIXART_PSEUDOREG+0x9C /* 0x00600000 */
  47. #define MIXART_PSEUDOREG_MXLX_SIZE_OFFSET MIXART_PSEUDOREG+0xA0 /* xilinx size in bytes */
  48. #define MIXART_PSEUDOREG_MXLX_STATUS_OFFSET MIXART_PSEUDOREG+0xA4 /* status = EMBEBBED_STAT_XXX */
  49. /* elf loader info */
  50. #define MIXART_PSEUDOREG_ELF_STATUS_OFFSET MIXART_PSEUDOREG+0xB0 /* status = EMBEBBED_STAT_XXX */
  51. /*
  52. * after the elf code is loaded, and the flowtable info was passed to it,
  53. * the driver polls on this address, until it shows 1 (presence) or 2 (absence)
  54. * once it is non-zero, the daughter board type may be read
  55. */
  56. #define MIXART_PSEUDOREG_DBRD_PRESENCE_OFFSET MIXART_PSEUDOREG+0x990
  57. /* Global info structure */
  58. #define MIXART_PSEUDOREG_DBRD_TYPE_OFFSET MIXART_PSEUDOREG+0x994 /* Type and version of daughterboard */
  59. /* daughterboard xilinx loader info */
  60. #define MIXART_PSEUDOREG_DXLX_BASE_ADDR_OFFSET MIXART_PSEUDOREG+0x998 /* get the address here where to write the file */
  61. #define MIXART_PSEUDOREG_DXLX_SIZE_OFFSET MIXART_PSEUDOREG+0x99C /* xilinx size in bytes */
  62. #define MIXART_PSEUDOREG_DXLX_STATUS_OFFSET MIXART_PSEUDOREG+0x9A0 /* status = EMBEBBED_STAT_XXX */
  63. /* */
  64. #define MIXART_FLOWTABLE_PTR 0x3000 /* pointer to flow table */
  65. /* mailbox addresses */
  66. /* message DRV -> EMB */
  67. #define MSG_INBOUND_POST_HEAD 0x010008 /* DRV posts MF + increment4 */
  68. #define MSG_INBOUND_POST_TAIL 0x01000C /* EMB gets MF + increment4 */
  69. /* message EMB -> DRV */
  70. #define MSG_OUTBOUND_POST_TAIL 0x01001C /* DRV gets MF + increment4 */
  71. #define MSG_OUTBOUND_POST_HEAD 0x010018 /* EMB posts MF + increment4 */
  72. /* Get Free Frames */
  73. #define MSG_INBOUND_FREE_TAIL 0x010004 /* DRV gets MFA + increment4 */
  74. #define MSG_OUTBOUND_FREE_TAIL 0x010014 /* EMB gets MFA + increment4 */
  75. /* Put Free Frames */
  76. #define MSG_OUTBOUND_FREE_HEAD 0x010010 /* DRV puts MFA + increment4 */
  77. #define MSG_INBOUND_FREE_HEAD 0x010000 /* EMB puts MFA + increment4 */
  78. /* firmware addresses of the message fifos */
  79. #define MSG_BOUND_STACK_SIZE 0x004000 /* size of each following stack */
  80. /* posted messages */
  81. #define MSG_OUTBOUND_POST_STACK 0x108000 /* stack of messages to the DRV */
  82. #define MSG_INBOUND_POST_STACK 0x104000 /* stack of messages to the EMB */
  83. /* available empty messages */
  84. #define MSG_OUTBOUND_FREE_STACK 0x10C000 /* stack of free enveloped for EMB */
  85. #define MSG_INBOUND_FREE_STACK 0x100000 /* stack of free enveloped for DRV */
  86. /* defines for mailbox message frames */
  87. #define MSG_FRAME_OFFSET 0x64
  88. #define MSG_FRAME_SIZE 0x6400
  89. #define MSG_FRAME_NUMBER 32
  90. #define MSG_FROM_AGENT_ITMF_OFFSET (MSG_FRAME_OFFSET + (MSG_FRAME_SIZE * MSG_FRAME_NUMBER))
  91. #define MSG_TO_AGENT_ITMF_OFFSET (MSG_FROM_AGENT_ITMF_OFFSET + MSG_FRAME_SIZE)
  92. #define MSG_HOST_RSC_PROTECTION (MSG_TO_AGENT_ITMF_OFFSET + MSG_FRAME_SIZE)
  93. #define MSG_AGENT_RSC_PROTECTION (MSG_HOST_RSC_PROTECTION + 4)
  94. /*
  95. * -----------BAR 1 --------------------------------------------------------------------------------------------------------
  96. */
  97. /* interrupt addresses and constants */
  98. #define MIXART_PCI_OMIMR_OFFSET 0x34 /* outbound message interrupt mask register */
  99. #define MIXART_PCI_OMISR_OFFSET 0x30 /* outbound message interrupt status register */
  100. #define MIXART_PCI_ODBR_OFFSET 0x60 /* outbound doorbell register */
  101. #define MIXART_BA1_BRUTAL_RESET_OFFSET 0x68 /* write 1 in LSBit to reset board */
  102. #define MIXART_HOST_ALL_INTERRUPT_MASKED 0x02B /* 0000 0010 1011 */
  103. #define MIXART_ALLOW_OUTBOUND_DOORBELL 0x023 /* 0000 0010 0011 */
  104. #define MIXART_OIDI 0x008 /* 0000 0000 1000 */
  105. int snd_mixart_setup_firmware(struct mixart_mgr *mgr);
  106. #endif /* __SOUND_MIXART_HWDEP_H */