maestro3.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Driver for ESS Maestro3/Allegro (ES1988) soundcards.
  4. * Copyright (c) 2000 by Zach Brown <[email protected]>
  5. * Takashi Iwai <[email protected]>
  6. *
  7. * Most of the hardware init stuffs are based on maestro3 driver for
  8. * OSS/Free by Zach Brown. Many thanks to Zach!
  9. *
  10. * ChangeLog:
  11. * Aug. 27, 2001
  12. * - Fixed deadlock on capture
  13. * - Added Canyon3D-2 support by Rob Riggs <[email protected]>
  14. */
  15. #define CARD_NAME "ESS Maestro3/Allegro/Canyon3D-2"
  16. #define DRIVER_NAME "Maestro3"
  17. #include <linux/io.h>
  18. #include <linux/delay.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/init.h>
  21. #include <linux/pci.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/slab.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/module.h>
  26. #include <linux/firmware.h>
  27. #include <linux/input.h>
  28. #include <sound/core.h>
  29. #include <sound/info.h>
  30. #include <sound/control.h>
  31. #include <sound/pcm.h>
  32. #include <sound/mpu401.h>
  33. #include <sound/ac97_codec.h>
  34. #include <sound/initval.h>
  35. #include <asm/byteorder.h>
  36. MODULE_AUTHOR("Zach Brown <[email protected]>, Takashi Iwai <[email protected]>");
  37. MODULE_DESCRIPTION("ESS Maestro3 PCI");
  38. MODULE_LICENSE("GPL");
  39. MODULE_FIRMWARE("ess/maestro3_assp_kernel.fw");
  40. MODULE_FIRMWARE("ess/maestro3_assp_minisrc.fw");
  41. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  42. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  43. static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* all enabled */
  44. static bool external_amp[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS - 1)] = 1};
  45. static int amp_gpio[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS - 1)] = -1};
  46. module_param_array(index, int, NULL, 0444);
  47. MODULE_PARM_DESC(index, "Index value for " CARD_NAME " soundcard.");
  48. module_param_array(id, charp, NULL, 0444);
  49. MODULE_PARM_DESC(id, "ID string for " CARD_NAME " soundcard.");
  50. module_param_array(enable, bool, NULL, 0444);
  51. MODULE_PARM_DESC(enable, "Enable this soundcard.");
  52. module_param_array(external_amp, bool, NULL, 0444);
  53. MODULE_PARM_DESC(external_amp, "Enable external amp for " CARD_NAME " soundcard.");
  54. module_param_array(amp_gpio, int, NULL, 0444);
  55. MODULE_PARM_DESC(amp_gpio, "GPIO pin number for external amp. (default = -1)");
  56. #define MAX_PLAYBACKS 2
  57. #define MAX_CAPTURES 1
  58. #define NR_DSPS (MAX_PLAYBACKS + MAX_CAPTURES)
  59. /*
  60. * maestro3 registers
  61. */
  62. /* Allegro PCI configuration registers */
  63. #define PCI_LEGACY_AUDIO_CTRL 0x40
  64. #define SOUND_BLASTER_ENABLE 0x00000001
  65. #define FM_SYNTHESIS_ENABLE 0x00000002
  66. #define GAME_PORT_ENABLE 0x00000004
  67. #define MPU401_IO_ENABLE 0x00000008
  68. #define MPU401_IRQ_ENABLE 0x00000010
  69. #define ALIAS_10BIT_IO 0x00000020
  70. #define SB_DMA_MASK 0x000000C0
  71. #define SB_DMA_0 0x00000040
  72. #define SB_DMA_1 0x00000040
  73. #define SB_DMA_R 0x00000080
  74. #define SB_DMA_3 0x000000C0
  75. #define SB_IRQ_MASK 0x00000700
  76. #define SB_IRQ_5 0x00000000
  77. #define SB_IRQ_7 0x00000100
  78. #define SB_IRQ_9 0x00000200
  79. #define SB_IRQ_10 0x00000300
  80. #define MIDI_IRQ_MASK 0x00003800
  81. #define SERIAL_IRQ_ENABLE 0x00004000
  82. #define DISABLE_LEGACY 0x00008000
  83. #define PCI_ALLEGRO_CONFIG 0x50
  84. #define SB_ADDR_240 0x00000004
  85. #define MPU_ADDR_MASK 0x00000018
  86. #define MPU_ADDR_330 0x00000000
  87. #define MPU_ADDR_300 0x00000008
  88. #define MPU_ADDR_320 0x00000010
  89. #define MPU_ADDR_340 0x00000018
  90. #define USE_PCI_TIMING 0x00000040
  91. #define POSTED_WRITE_ENABLE 0x00000080
  92. #define DMA_POLICY_MASK 0x00000700
  93. #define DMA_DDMA 0x00000000
  94. #define DMA_TDMA 0x00000100
  95. #define DMA_PCPCI 0x00000200
  96. #define DMA_WBDMA16 0x00000400
  97. #define DMA_WBDMA4 0x00000500
  98. #define DMA_WBDMA2 0x00000600
  99. #define DMA_WBDMA1 0x00000700
  100. #define DMA_SAFE_GUARD 0x00000800
  101. #define HI_PERF_GP_ENABLE 0x00001000
  102. #define PIC_SNOOP_MODE_0 0x00002000
  103. #define PIC_SNOOP_MODE_1 0x00004000
  104. #define SOUNDBLASTER_IRQ_MASK 0x00008000
  105. #define RING_IN_ENABLE 0x00010000
  106. #define SPDIF_TEST_MODE 0x00020000
  107. #define CLK_MULT_MODE_SELECT_2 0x00040000
  108. #define EEPROM_WRITE_ENABLE 0x00080000
  109. #define CODEC_DIR_IN 0x00100000
  110. #define HV_BUTTON_FROM_GD 0x00200000
  111. #define REDUCED_DEBOUNCE 0x00400000
  112. #define HV_CTRL_ENABLE 0x00800000
  113. #define SPDIF_ENABLE 0x01000000
  114. #define CLK_DIV_SELECT 0x06000000
  115. #define CLK_DIV_BY_48 0x00000000
  116. #define CLK_DIV_BY_49 0x02000000
  117. #define CLK_DIV_BY_50 0x04000000
  118. #define CLK_DIV_RESERVED 0x06000000
  119. #define PM_CTRL_ENABLE 0x08000000
  120. #define CLK_MULT_MODE_SELECT 0x30000000
  121. #define CLK_MULT_MODE_SHIFT 28
  122. #define CLK_MULT_MODE_0 0x00000000
  123. #define CLK_MULT_MODE_1 0x10000000
  124. #define CLK_MULT_MODE_2 0x20000000
  125. #define CLK_MULT_MODE_3 0x30000000
  126. #define INT_CLK_SELECT 0x40000000
  127. #define INT_CLK_MULT_RESET 0x80000000
  128. /* M3 */
  129. #define INT_CLK_SRC_NOT_PCI 0x00100000
  130. #define INT_CLK_MULT_ENABLE 0x80000000
  131. #define PCI_ACPI_CONTROL 0x54
  132. #define PCI_ACPI_D0 0x00000000
  133. #define PCI_ACPI_D1 0xB4F70000
  134. #define PCI_ACPI_D2 0xB4F7B4F7
  135. #define PCI_USER_CONFIG 0x58
  136. #define EXT_PCI_MASTER_ENABLE 0x00000001
  137. #define SPDIF_OUT_SELECT 0x00000002
  138. #define TEST_PIN_DIR_CTRL 0x00000004
  139. #define AC97_CODEC_TEST 0x00000020
  140. #define TRI_STATE_BUFFER 0x00000080
  141. #define IN_CLK_12MHZ_SELECT 0x00000100
  142. #define MULTI_FUNC_DISABLE 0x00000200
  143. #define EXT_MASTER_PAIR_SEL 0x00000400
  144. #define PCI_MASTER_SUPPORT 0x00000800
  145. #define STOP_CLOCK_ENABLE 0x00001000
  146. #define EAPD_DRIVE_ENABLE 0x00002000
  147. #define REQ_TRI_STATE_ENABLE 0x00004000
  148. #define REQ_LOW_ENABLE 0x00008000
  149. #define MIDI_1_ENABLE 0x00010000
  150. #define MIDI_2_ENABLE 0x00020000
  151. #define SB_AUDIO_SYNC 0x00040000
  152. #define HV_CTRL_TEST 0x00100000
  153. #define SOUNDBLASTER_TEST 0x00400000
  154. #define PCI_USER_CONFIG_C 0x5C
  155. #define PCI_DDMA_CTRL 0x60
  156. #define DDMA_ENABLE 0x00000001
  157. /* Allegro registers */
  158. #define HOST_INT_CTRL 0x18
  159. #define SB_INT_ENABLE 0x0001
  160. #define MPU401_INT_ENABLE 0x0002
  161. #define ASSP_INT_ENABLE 0x0010
  162. #define RING_INT_ENABLE 0x0020
  163. #define HV_INT_ENABLE 0x0040
  164. #define CLKRUN_GEN_ENABLE 0x0100
  165. #define HV_CTRL_TO_PME 0x0400
  166. #define SOFTWARE_RESET_ENABLE 0x8000
  167. /*
  168. * should be using the above defines, probably.
  169. */
  170. #define REGB_ENABLE_RESET 0x01
  171. #define REGB_STOP_CLOCK 0x10
  172. #define HOST_INT_STATUS 0x1A
  173. #define SB_INT_PENDING 0x01
  174. #define MPU401_INT_PENDING 0x02
  175. #define ASSP_INT_PENDING 0x10
  176. #define RING_INT_PENDING 0x20
  177. #define HV_INT_PENDING 0x40
  178. #define HARDWARE_VOL_CTRL 0x1B
  179. #define SHADOW_MIX_REG_VOICE 0x1C
  180. #define HW_VOL_COUNTER_VOICE 0x1D
  181. #define SHADOW_MIX_REG_MASTER 0x1E
  182. #define HW_VOL_COUNTER_MASTER 0x1F
  183. #define CODEC_COMMAND 0x30
  184. #define CODEC_READ_B 0x80
  185. #define CODEC_STATUS 0x30
  186. #define CODEC_BUSY_B 0x01
  187. #define CODEC_DATA 0x32
  188. #define RING_BUS_CTRL_A 0x36
  189. #define RAC_PME_ENABLE 0x0100
  190. #define RAC_SDFS_ENABLE 0x0200
  191. #define LAC_PME_ENABLE 0x0400
  192. #define LAC_SDFS_ENABLE 0x0800
  193. #define SERIAL_AC_LINK_ENABLE 0x1000
  194. #define IO_SRAM_ENABLE 0x2000
  195. #define IIS_INPUT_ENABLE 0x8000
  196. #define RING_BUS_CTRL_B 0x38
  197. #define SECOND_CODEC_ID_MASK 0x0003
  198. #define SPDIF_FUNC_ENABLE 0x0010
  199. #define SECOND_AC_ENABLE 0x0020
  200. #define SB_MODULE_INTF_ENABLE 0x0040
  201. #define SSPE_ENABLE 0x0040
  202. #define M3I_DOCK_ENABLE 0x0080
  203. #define SDO_OUT_DEST_CTRL 0x3A
  204. #define COMMAND_ADDR_OUT 0x0003
  205. #define PCM_LR_OUT_LOCAL 0x0000
  206. #define PCM_LR_OUT_REMOTE 0x0004
  207. #define PCM_LR_OUT_MUTE 0x0008
  208. #define PCM_LR_OUT_BOTH 0x000C
  209. #define LINE1_DAC_OUT_LOCAL 0x0000
  210. #define LINE1_DAC_OUT_REMOTE 0x0010
  211. #define LINE1_DAC_OUT_MUTE 0x0020
  212. #define LINE1_DAC_OUT_BOTH 0x0030
  213. #define PCM_CLS_OUT_LOCAL 0x0000
  214. #define PCM_CLS_OUT_REMOTE 0x0040
  215. #define PCM_CLS_OUT_MUTE 0x0080
  216. #define PCM_CLS_OUT_BOTH 0x00C0
  217. #define PCM_RLF_OUT_LOCAL 0x0000
  218. #define PCM_RLF_OUT_REMOTE 0x0100
  219. #define PCM_RLF_OUT_MUTE 0x0200
  220. #define PCM_RLF_OUT_BOTH 0x0300
  221. #define LINE2_DAC_OUT_LOCAL 0x0000
  222. #define LINE2_DAC_OUT_REMOTE 0x0400
  223. #define LINE2_DAC_OUT_MUTE 0x0800
  224. #define LINE2_DAC_OUT_BOTH 0x0C00
  225. #define HANDSET_OUT_LOCAL 0x0000
  226. #define HANDSET_OUT_REMOTE 0x1000
  227. #define HANDSET_OUT_MUTE 0x2000
  228. #define HANDSET_OUT_BOTH 0x3000
  229. #define IO_CTRL_OUT_LOCAL 0x0000
  230. #define IO_CTRL_OUT_REMOTE 0x4000
  231. #define IO_CTRL_OUT_MUTE 0x8000
  232. #define IO_CTRL_OUT_BOTH 0xC000
  233. #define SDO_IN_DEST_CTRL 0x3C
  234. #define STATUS_ADDR_IN 0x0003
  235. #define PCM_LR_IN_LOCAL 0x0000
  236. #define PCM_LR_IN_REMOTE 0x0004
  237. #define PCM_LR_RESERVED 0x0008
  238. #define PCM_LR_IN_BOTH 0x000C
  239. #define LINE1_ADC_IN_LOCAL 0x0000
  240. #define LINE1_ADC_IN_REMOTE 0x0010
  241. #define LINE1_ADC_IN_MUTE 0x0020
  242. #define MIC_ADC_IN_LOCAL 0x0000
  243. #define MIC_ADC_IN_REMOTE 0x0040
  244. #define MIC_ADC_IN_MUTE 0x0080
  245. #define LINE2_DAC_IN_LOCAL 0x0000
  246. #define LINE2_DAC_IN_REMOTE 0x0400
  247. #define LINE2_DAC_IN_MUTE 0x0800
  248. #define HANDSET_IN_LOCAL 0x0000
  249. #define HANDSET_IN_REMOTE 0x1000
  250. #define HANDSET_IN_MUTE 0x2000
  251. #define IO_STATUS_IN_LOCAL 0x0000
  252. #define IO_STATUS_IN_REMOTE 0x4000
  253. #define SPDIF_IN_CTRL 0x3E
  254. #define SPDIF_IN_ENABLE 0x0001
  255. #define GPIO_DATA 0x60
  256. #define GPIO_DATA_MASK 0x0FFF
  257. #define GPIO_HV_STATUS 0x3000
  258. #define GPIO_PME_STATUS 0x4000
  259. #define GPIO_MASK 0x64
  260. #define GPIO_DIRECTION 0x68
  261. #define GPO_PRIMARY_AC97 0x0001
  262. #define GPI_LINEOUT_SENSE 0x0004
  263. #define GPO_SECONDARY_AC97 0x0008
  264. #define GPI_VOL_DOWN 0x0010
  265. #define GPI_VOL_UP 0x0020
  266. #define GPI_IIS_CLK 0x0040
  267. #define GPI_IIS_LRCLK 0x0080
  268. #define GPI_IIS_DATA 0x0100
  269. #define GPI_DOCKING_STATUS 0x0100
  270. #define GPI_HEADPHONE_SENSE 0x0200
  271. #define GPO_EXT_AMP_SHUTDOWN 0x1000
  272. #define GPO_EXT_AMP_M3 1 /* default m3 amp */
  273. #define GPO_EXT_AMP_ALLEGRO 8 /* default allegro amp */
  274. /* M3 */
  275. #define GPO_M3_EXT_AMP_SHUTDN 0x0002
  276. #define ASSP_INDEX_PORT 0x80
  277. #define ASSP_MEMORY_PORT 0x82
  278. #define ASSP_DATA_PORT 0x84
  279. #define MPU401_DATA_PORT 0x98
  280. #define MPU401_STATUS_PORT 0x99
  281. #define CLK_MULT_DATA_PORT 0x9C
  282. #define ASSP_CONTROL_A 0xA2
  283. #define ASSP_0_WS_ENABLE 0x01
  284. #define ASSP_CTRL_A_RESERVED1 0x02
  285. #define ASSP_CTRL_A_RESERVED2 0x04
  286. #define ASSP_CLK_49MHZ_SELECT 0x08
  287. #define FAST_PLU_ENABLE 0x10
  288. #define ASSP_CTRL_A_RESERVED3 0x20
  289. #define DSP_CLK_36MHZ_SELECT 0x40
  290. #define ASSP_CONTROL_B 0xA4
  291. #define RESET_ASSP 0x00
  292. #define RUN_ASSP 0x01
  293. #define ENABLE_ASSP_CLOCK 0x00
  294. #define STOP_ASSP_CLOCK 0x10
  295. #define RESET_TOGGLE 0x40
  296. #define ASSP_CONTROL_C 0xA6
  297. #define ASSP_HOST_INT_ENABLE 0x01
  298. #define FM_ADDR_REMAP_DISABLE 0x02
  299. #define HOST_WRITE_PORT_ENABLE 0x08
  300. #define ASSP_HOST_INT_STATUS 0xAC
  301. #define DSP2HOST_REQ_PIORECORD 0x01
  302. #define DSP2HOST_REQ_I2SRATE 0x02
  303. #define DSP2HOST_REQ_TIMER 0x04
  304. /*
  305. * ASSP control regs
  306. */
  307. #define DSP_PORT_TIMER_COUNT 0x06
  308. #define DSP_PORT_MEMORY_INDEX 0x80
  309. #define DSP_PORT_MEMORY_TYPE 0x82
  310. #define MEMTYPE_INTERNAL_CODE 0x0002
  311. #define MEMTYPE_INTERNAL_DATA 0x0003
  312. #define MEMTYPE_MASK 0x0003
  313. #define DSP_PORT_MEMORY_DATA 0x84
  314. #define DSP_PORT_CONTROL_REG_A 0xA2
  315. #define DSP_PORT_CONTROL_REG_B 0xA4
  316. #define DSP_PORT_CONTROL_REG_C 0xA6
  317. #define REV_A_CODE_MEMORY_BEGIN 0x0000
  318. #define REV_A_CODE_MEMORY_END 0x0FFF
  319. #define REV_A_CODE_MEMORY_UNIT_LENGTH 0x0040
  320. #define REV_A_CODE_MEMORY_LENGTH (REV_A_CODE_MEMORY_END - REV_A_CODE_MEMORY_BEGIN + 1)
  321. #define REV_B_CODE_MEMORY_BEGIN 0x0000
  322. #define REV_B_CODE_MEMORY_END 0x0BFF
  323. #define REV_B_CODE_MEMORY_UNIT_LENGTH 0x0040
  324. #define REV_B_CODE_MEMORY_LENGTH (REV_B_CODE_MEMORY_END - REV_B_CODE_MEMORY_BEGIN + 1)
  325. #define REV_A_DATA_MEMORY_BEGIN 0x1000
  326. #define REV_A_DATA_MEMORY_END 0x2FFF
  327. #define REV_A_DATA_MEMORY_UNIT_LENGTH 0x0080
  328. #define REV_A_DATA_MEMORY_LENGTH (REV_A_DATA_MEMORY_END - REV_A_DATA_MEMORY_BEGIN + 1)
  329. #define REV_B_DATA_MEMORY_BEGIN 0x1000
  330. #define REV_B_DATA_MEMORY_END 0x2BFF
  331. #define REV_B_DATA_MEMORY_UNIT_LENGTH 0x0080
  332. #define REV_B_DATA_MEMORY_LENGTH (REV_B_DATA_MEMORY_END - REV_B_DATA_MEMORY_BEGIN + 1)
  333. #define NUM_UNITS_KERNEL_CODE 16
  334. #define NUM_UNITS_KERNEL_DATA 2
  335. #define NUM_UNITS_KERNEL_CODE_WITH_HSP 16
  336. #define NUM_UNITS_KERNEL_DATA_WITH_HSP 5
  337. /*
  338. * Kernel data layout
  339. */
  340. #define DP_SHIFT_COUNT 7
  341. #define KDATA_BASE_ADDR 0x1000
  342. #define KDATA_BASE_ADDR2 0x1080
  343. #define KDATA_TASK0 (KDATA_BASE_ADDR + 0x0000)
  344. #define KDATA_TASK1 (KDATA_BASE_ADDR + 0x0001)
  345. #define KDATA_TASK2 (KDATA_BASE_ADDR + 0x0002)
  346. #define KDATA_TASK3 (KDATA_BASE_ADDR + 0x0003)
  347. #define KDATA_TASK4 (KDATA_BASE_ADDR + 0x0004)
  348. #define KDATA_TASK5 (KDATA_BASE_ADDR + 0x0005)
  349. #define KDATA_TASK6 (KDATA_BASE_ADDR + 0x0006)
  350. #define KDATA_TASK7 (KDATA_BASE_ADDR + 0x0007)
  351. #define KDATA_TASK_ENDMARK (KDATA_BASE_ADDR + 0x0008)
  352. #define KDATA_CURRENT_TASK (KDATA_BASE_ADDR + 0x0009)
  353. #define KDATA_TASK_SWITCH (KDATA_BASE_ADDR + 0x000A)
  354. #define KDATA_INSTANCE0_POS3D (KDATA_BASE_ADDR + 0x000B)
  355. #define KDATA_INSTANCE1_POS3D (KDATA_BASE_ADDR + 0x000C)
  356. #define KDATA_INSTANCE2_POS3D (KDATA_BASE_ADDR + 0x000D)
  357. #define KDATA_INSTANCE3_POS3D (KDATA_BASE_ADDR + 0x000E)
  358. #define KDATA_INSTANCE4_POS3D (KDATA_BASE_ADDR + 0x000F)
  359. #define KDATA_INSTANCE5_POS3D (KDATA_BASE_ADDR + 0x0010)
  360. #define KDATA_INSTANCE6_POS3D (KDATA_BASE_ADDR + 0x0011)
  361. #define KDATA_INSTANCE7_POS3D (KDATA_BASE_ADDR + 0x0012)
  362. #define KDATA_INSTANCE8_POS3D (KDATA_BASE_ADDR + 0x0013)
  363. #define KDATA_INSTANCE_POS3D_ENDMARK (KDATA_BASE_ADDR + 0x0014)
  364. #define KDATA_INSTANCE0_SPKVIRT (KDATA_BASE_ADDR + 0x0015)
  365. #define KDATA_INSTANCE_SPKVIRT_ENDMARK (KDATA_BASE_ADDR + 0x0016)
  366. #define KDATA_INSTANCE0_SPDIF (KDATA_BASE_ADDR + 0x0017)
  367. #define KDATA_INSTANCE_SPDIF_ENDMARK (KDATA_BASE_ADDR + 0x0018)
  368. #define KDATA_INSTANCE0_MODEM (KDATA_BASE_ADDR + 0x0019)
  369. #define KDATA_INSTANCE_MODEM_ENDMARK (KDATA_BASE_ADDR + 0x001A)
  370. #define KDATA_INSTANCE0_SRC (KDATA_BASE_ADDR + 0x001B)
  371. #define KDATA_INSTANCE1_SRC (KDATA_BASE_ADDR + 0x001C)
  372. #define KDATA_INSTANCE_SRC_ENDMARK (KDATA_BASE_ADDR + 0x001D)
  373. #define KDATA_INSTANCE0_MINISRC (KDATA_BASE_ADDR + 0x001E)
  374. #define KDATA_INSTANCE1_MINISRC (KDATA_BASE_ADDR + 0x001F)
  375. #define KDATA_INSTANCE2_MINISRC (KDATA_BASE_ADDR + 0x0020)
  376. #define KDATA_INSTANCE3_MINISRC (KDATA_BASE_ADDR + 0x0021)
  377. #define KDATA_INSTANCE_MINISRC_ENDMARK (KDATA_BASE_ADDR + 0x0022)
  378. #define KDATA_INSTANCE0_CPYTHRU (KDATA_BASE_ADDR + 0x0023)
  379. #define KDATA_INSTANCE1_CPYTHRU (KDATA_BASE_ADDR + 0x0024)
  380. #define KDATA_INSTANCE_CPYTHRU_ENDMARK (KDATA_BASE_ADDR + 0x0025)
  381. #define KDATA_CURRENT_DMA (KDATA_BASE_ADDR + 0x0026)
  382. #define KDATA_DMA_SWITCH (KDATA_BASE_ADDR + 0x0027)
  383. #define KDATA_DMA_ACTIVE (KDATA_BASE_ADDR + 0x0028)
  384. #define KDATA_DMA_XFER0 (KDATA_BASE_ADDR + 0x0029)
  385. #define KDATA_DMA_XFER1 (KDATA_BASE_ADDR + 0x002A)
  386. #define KDATA_DMA_XFER2 (KDATA_BASE_ADDR + 0x002B)
  387. #define KDATA_DMA_XFER3 (KDATA_BASE_ADDR + 0x002C)
  388. #define KDATA_DMA_XFER4 (KDATA_BASE_ADDR + 0x002D)
  389. #define KDATA_DMA_XFER5 (KDATA_BASE_ADDR + 0x002E)
  390. #define KDATA_DMA_XFER6 (KDATA_BASE_ADDR + 0x002F)
  391. #define KDATA_DMA_XFER7 (KDATA_BASE_ADDR + 0x0030)
  392. #define KDATA_DMA_XFER8 (KDATA_BASE_ADDR + 0x0031)
  393. #define KDATA_DMA_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0032)
  394. #define KDATA_I2S_SAMPLE_COUNT (KDATA_BASE_ADDR + 0x0033)
  395. #define KDATA_I2S_INT_METER (KDATA_BASE_ADDR + 0x0034)
  396. #define KDATA_I2S_ACTIVE (KDATA_BASE_ADDR + 0x0035)
  397. #define KDATA_TIMER_COUNT_RELOAD (KDATA_BASE_ADDR + 0x0036)
  398. #define KDATA_TIMER_COUNT_CURRENT (KDATA_BASE_ADDR + 0x0037)
  399. #define KDATA_HALT_SYNCH_CLIENT (KDATA_BASE_ADDR + 0x0038)
  400. #define KDATA_HALT_SYNCH_DMA (KDATA_BASE_ADDR + 0x0039)
  401. #define KDATA_HALT_ACKNOWLEDGE (KDATA_BASE_ADDR + 0x003A)
  402. #define KDATA_ADC1_XFER0 (KDATA_BASE_ADDR + 0x003B)
  403. #define KDATA_ADC1_XFER_ENDMARK (KDATA_BASE_ADDR + 0x003C)
  404. #define KDATA_ADC1_LEFT_VOLUME (KDATA_BASE_ADDR + 0x003D)
  405. #define KDATA_ADC1_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x003E)
  406. #define KDATA_ADC1_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x003F)
  407. #define KDATA_ADC1_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x0040)
  408. #define KDATA_ADC2_XFER0 (KDATA_BASE_ADDR + 0x0041)
  409. #define KDATA_ADC2_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0042)
  410. #define KDATA_ADC2_LEFT_VOLUME (KDATA_BASE_ADDR + 0x0043)
  411. #define KDATA_ADC2_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x0044)
  412. #define KDATA_ADC2_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x0045)
  413. #define KDATA_ADC2_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x0046)
  414. #define KDATA_CD_XFER0 (KDATA_BASE_ADDR + 0x0047)
  415. #define KDATA_CD_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0048)
  416. #define KDATA_CD_LEFT_VOLUME (KDATA_BASE_ADDR + 0x0049)
  417. #define KDATA_CD_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x004A)
  418. #define KDATA_CD_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x004B)
  419. #define KDATA_CD_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x004C)
  420. #define KDATA_MIC_XFER0 (KDATA_BASE_ADDR + 0x004D)
  421. #define KDATA_MIC_XFER_ENDMARK (KDATA_BASE_ADDR + 0x004E)
  422. #define KDATA_MIC_VOLUME (KDATA_BASE_ADDR + 0x004F)
  423. #define KDATA_MIC_SUR_VOL (KDATA_BASE_ADDR + 0x0050)
  424. #define KDATA_I2S_XFER0 (KDATA_BASE_ADDR + 0x0051)
  425. #define KDATA_I2S_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0052)
  426. #define KDATA_CHI_XFER0 (KDATA_BASE_ADDR + 0x0053)
  427. #define KDATA_CHI_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0054)
  428. #define KDATA_SPDIF_XFER (KDATA_BASE_ADDR + 0x0055)
  429. #define KDATA_SPDIF_CURRENT_FRAME (KDATA_BASE_ADDR + 0x0056)
  430. #define KDATA_SPDIF_FRAME0 (KDATA_BASE_ADDR + 0x0057)
  431. #define KDATA_SPDIF_FRAME1 (KDATA_BASE_ADDR + 0x0058)
  432. #define KDATA_SPDIF_FRAME2 (KDATA_BASE_ADDR + 0x0059)
  433. #define KDATA_SPDIF_REQUEST (KDATA_BASE_ADDR + 0x005A)
  434. #define KDATA_SPDIF_TEMP (KDATA_BASE_ADDR + 0x005B)
  435. #define KDATA_SPDIFIN_XFER0 (KDATA_BASE_ADDR + 0x005C)
  436. #define KDATA_SPDIFIN_XFER_ENDMARK (KDATA_BASE_ADDR + 0x005D)
  437. #define KDATA_SPDIFIN_INT_METER (KDATA_BASE_ADDR + 0x005E)
  438. #define KDATA_DSP_RESET_COUNT (KDATA_BASE_ADDR + 0x005F)
  439. #define KDATA_DEBUG_OUTPUT (KDATA_BASE_ADDR + 0x0060)
  440. #define KDATA_KERNEL_ISR_LIST (KDATA_BASE_ADDR + 0x0061)
  441. #define KDATA_KERNEL_ISR_CBSR1 (KDATA_BASE_ADDR + 0x0062)
  442. #define KDATA_KERNEL_ISR_CBER1 (KDATA_BASE_ADDR + 0x0063)
  443. #define KDATA_KERNEL_ISR_CBCR (KDATA_BASE_ADDR + 0x0064)
  444. #define KDATA_KERNEL_ISR_AR0 (KDATA_BASE_ADDR + 0x0065)
  445. #define KDATA_KERNEL_ISR_AR1 (KDATA_BASE_ADDR + 0x0066)
  446. #define KDATA_KERNEL_ISR_AR2 (KDATA_BASE_ADDR + 0x0067)
  447. #define KDATA_KERNEL_ISR_AR3 (KDATA_BASE_ADDR + 0x0068)
  448. #define KDATA_KERNEL_ISR_AR4 (KDATA_BASE_ADDR + 0x0069)
  449. #define KDATA_KERNEL_ISR_AR5 (KDATA_BASE_ADDR + 0x006A)
  450. #define KDATA_KERNEL_ISR_BRCR (KDATA_BASE_ADDR + 0x006B)
  451. #define KDATA_KERNEL_ISR_PASR (KDATA_BASE_ADDR + 0x006C)
  452. #define KDATA_KERNEL_ISR_PAER (KDATA_BASE_ADDR + 0x006D)
  453. #define KDATA_CLIENT_SCRATCH0 (KDATA_BASE_ADDR + 0x006E)
  454. #define KDATA_CLIENT_SCRATCH1 (KDATA_BASE_ADDR + 0x006F)
  455. #define KDATA_KERNEL_SCRATCH (KDATA_BASE_ADDR + 0x0070)
  456. #define KDATA_KERNEL_ISR_SCRATCH (KDATA_BASE_ADDR + 0x0071)
  457. #define KDATA_OUEUE_LEFT (KDATA_BASE_ADDR + 0x0072)
  458. #define KDATA_QUEUE_RIGHT (KDATA_BASE_ADDR + 0x0073)
  459. #define KDATA_ADC1_REQUEST (KDATA_BASE_ADDR + 0x0074)
  460. #define KDATA_ADC2_REQUEST (KDATA_BASE_ADDR + 0x0075)
  461. #define KDATA_CD_REQUEST (KDATA_BASE_ADDR + 0x0076)
  462. #define KDATA_MIC_REQUEST (KDATA_BASE_ADDR + 0x0077)
  463. #define KDATA_ADC1_MIXER_REQUEST (KDATA_BASE_ADDR + 0x0078)
  464. #define KDATA_ADC2_MIXER_REQUEST (KDATA_BASE_ADDR + 0x0079)
  465. #define KDATA_CD_MIXER_REQUEST (KDATA_BASE_ADDR + 0x007A)
  466. #define KDATA_MIC_MIXER_REQUEST (KDATA_BASE_ADDR + 0x007B)
  467. #define KDATA_MIC_SYNC_COUNTER (KDATA_BASE_ADDR + 0x007C)
  468. /*
  469. * second 'segment' (?) reserved for mixer
  470. * buffers..
  471. */
  472. #define KDATA_MIXER_WORD0 (KDATA_BASE_ADDR2 + 0x0000)
  473. #define KDATA_MIXER_WORD1 (KDATA_BASE_ADDR2 + 0x0001)
  474. #define KDATA_MIXER_WORD2 (KDATA_BASE_ADDR2 + 0x0002)
  475. #define KDATA_MIXER_WORD3 (KDATA_BASE_ADDR2 + 0x0003)
  476. #define KDATA_MIXER_WORD4 (KDATA_BASE_ADDR2 + 0x0004)
  477. #define KDATA_MIXER_WORD5 (KDATA_BASE_ADDR2 + 0x0005)
  478. #define KDATA_MIXER_WORD6 (KDATA_BASE_ADDR2 + 0x0006)
  479. #define KDATA_MIXER_WORD7 (KDATA_BASE_ADDR2 + 0x0007)
  480. #define KDATA_MIXER_WORD8 (KDATA_BASE_ADDR2 + 0x0008)
  481. #define KDATA_MIXER_WORD9 (KDATA_BASE_ADDR2 + 0x0009)
  482. #define KDATA_MIXER_WORDA (KDATA_BASE_ADDR2 + 0x000A)
  483. #define KDATA_MIXER_WORDB (KDATA_BASE_ADDR2 + 0x000B)
  484. #define KDATA_MIXER_WORDC (KDATA_BASE_ADDR2 + 0x000C)
  485. #define KDATA_MIXER_WORDD (KDATA_BASE_ADDR2 + 0x000D)
  486. #define KDATA_MIXER_WORDE (KDATA_BASE_ADDR2 + 0x000E)
  487. #define KDATA_MIXER_WORDF (KDATA_BASE_ADDR2 + 0x000F)
  488. #define KDATA_MIXER_XFER0 (KDATA_BASE_ADDR2 + 0x0010)
  489. #define KDATA_MIXER_XFER1 (KDATA_BASE_ADDR2 + 0x0011)
  490. #define KDATA_MIXER_XFER2 (KDATA_BASE_ADDR2 + 0x0012)
  491. #define KDATA_MIXER_XFER3 (KDATA_BASE_ADDR2 + 0x0013)
  492. #define KDATA_MIXER_XFER4 (KDATA_BASE_ADDR2 + 0x0014)
  493. #define KDATA_MIXER_XFER5 (KDATA_BASE_ADDR2 + 0x0015)
  494. #define KDATA_MIXER_XFER6 (KDATA_BASE_ADDR2 + 0x0016)
  495. #define KDATA_MIXER_XFER7 (KDATA_BASE_ADDR2 + 0x0017)
  496. #define KDATA_MIXER_XFER8 (KDATA_BASE_ADDR2 + 0x0018)
  497. #define KDATA_MIXER_XFER9 (KDATA_BASE_ADDR2 + 0x0019)
  498. #define KDATA_MIXER_XFER_ENDMARK (KDATA_BASE_ADDR2 + 0x001A)
  499. #define KDATA_MIXER_TASK_NUMBER (KDATA_BASE_ADDR2 + 0x001B)
  500. #define KDATA_CURRENT_MIXER (KDATA_BASE_ADDR2 + 0x001C)
  501. #define KDATA_MIXER_ACTIVE (KDATA_BASE_ADDR2 + 0x001D)
  502. #define KDATA_MIXER_BANK_STATUS (KDATA_BASE_ADDR2 + 0x001E)
  503. #define KDATA_DAC_LEFT_VOLUME (KDATA_BASE_ADDR2 + 0x001F)
  504. #define KDATA_DAC_RIGHT_VOLUME (KDATA_BASE_ADDR2 + 0x0020)
  505. #define MAX_INSTANCE_MINISRC (KDATA_INSTANCE_MINISRC_ENDMARK - KDATA_INSTANCE0_MINISRC)
  506. #define MAX_VIRTUAL_DMA_CHANNELS (KDATA_DMA_XFER_ENDMARK - KDATA_DMA_XFER0)
  507. #define MAX_VIRTUAL_MIXER_CHANNELS (KDATA_MIXER_XFER_ENDMARK - KDATA_MIXER_XFER0)
  508. #define MAX_VIRTUAL_ADC1_CHANNELS (KDATA_ADC1_XFER_ENDMARK - KDATA_ADC1_XFER0)
  509. /*
  510. * client data area offsets
  511. */
  512. #define CDATA_INSTANCE_READY 0x00
  513. #define CDATA_HOST_SRC_ADDRL 0x01
  514. #define CDATA_HOST_SRC_ADDRH 0x02
  515. #define CDATA_HOST_SRC_END_PLUS_1L 0x03
  516. #define CDATA_HOST_SRC_END_PLUS_1H 0x04
  517. #define CDATA_HOST_SRC_CURRENTL 0x05
  518. #define CDATA_HOST_SRC_CURRENTH 0x06
  519. #define CDATA_IN_BUF_CONNECT 0x07
  520. #define CDATA_OUT_BUF_CONNECT 0x08
  521. #define CDATA_IN_BUF_BEGIN 0x09
  522. #define CDATA_IN_BUF_END_PLUS_1 0x0A
  523. #define CDATA_IN_BUF_HEAD 0x0B
  524. #define CDATA_IN_BUF_TAIL 0x0C
  525. #define CDATA_OUT_BUF_BEGIN 0x0D
  526. #define CDATA_OUT_BUF_END_PLUS_1 0x0E
  527. #define CDATA_OUT_BUF_HEAD 0x0F
  528. #define CDATA_OUT_BUF_TAIL 0x10
  529. #define CDATA_DMA_CONTROL 0x11
  530. #define CDATA_RESERVED 0x12
  531. #define CDATA_FREQUENCY 0x13
  532. #define CDATA_LEFT_VOLUME 0x14
  533. #define CDATA_RIGHT_VOLUME 0x15
  534. #define CDATA_LEFT_SUR_VOL 0x16
  535. #define CDATA_RIGHT_SUR_VOL 0x17
  536. #define CDATA_HEADER_LEN 0x18
  537. #define SRC3_DIRECTION_OFFSET CDATA_HEADER_LEN
  538. #define SRC3_MODE_OFFSET (CDATA_HEADER_LEN + 1)
  539. #define SRC3_WORD_LENGTH_OFFSET (CDATA_HEADER_LEN + 2)
  540. #define SRC3_PARAMETER_OFFSET (CDATA_HEADER_LEN + 3)
  541. #define SRC3_COEFF_ADDR_OFFSET (CDATA_HEADER_LEN + 8)
  542. #define SRC3_FILTAP_ADDR_OFFSET (CDATA_HEADER_LEN + 10)
  543. #define SRC3_TEMP_INBUF_ADDR_OFFSET (CDATA_HEADER_LEN + 16)
  544. #define SRC3_TEMP_OUTBUF_ADDR_OFFSET (CDATA_HEADER_LEN + 17)
  545. #define MINISRC_IN_BUFFER_SIZE ( 0x50 * 2 )
  546. #define MINISRC_OUT_BUFFER_SIZE ( 0x50 * 2 * 2)
  547. #define MINISRC_TMP_BUFFER_SIZE ( 112 + ( MINISRC_BIQUAD_STAGE * 3 + 4 ) * 2 * 2 )
  548. #define MINISRC_BIQUAD_STAGE 2
  549. #define MINISRC_COEF_LOC 0x175
  550. #define DMACONTROL_BLOCK_MASK 0x000F
  551. #define DMAC_BLOCK0_SELECTOR 0x0000
  552. #define DMAC_BLOCK1_SELECTOR 0x0001
  553. #define DMAC_BLOCK2_SELECTOR 0x0002
  554. #define DMAC_BLOCK3_SELECTOR 0x0003
  555. #define DMAC_BLOCK4_SELECTOR 0x0004
  556. #define DMAC_BLOCK5_SELECTOR 0x0005
  557. #define DMAC_BLOCK6_SELECTOR 0x0006
  558. #define DMAC_BLOCK7_SELECTOR 0x0007
  559. #define DMAC_BLOCK8_SELECTOR 0x0008
  560. #define DMAC_BLOCK9_SELECTOR 0x0009
  561. #define DMAC_BLOCKA_SELECTOR 0x000A
  562. #define DMAC_BLOCKB_SELECTOR 0x000B
  563. #define DMAC_BLOCKC_SELECTOR 0x000C
  564. #define DMAC_BLOCKD_SELECTOR 0x000D
  565. #define DMAC_BLOCKE_SELECTOR 0x000E
  566. #define DMAC_BLOCKF_SELECTOR 0x000F
  567. #define DMACONTROL_PAGE_MASK 0x00F0
  568. #define DMAC_PAGE0_SELECTOR 0x0030
  569. #define DMAC_PAGE1_SELECTOR 0x0020
  570. #define DMAC_PAGE2_SELECTOR 0x0010
  571. #define DMAC_PAGE3_SELECTOR 0x0000
  572. #define DMACONTROL_AUTOREPEAT 0x1000
  573. #define DMACONTROL_STOPPED 0x2000
  574. #define DMACONTROL_DIRECTION 0x0100
  575. /*
  576. * an arbitrary volume we set the internal
  577. * volume settings to so that the ac97 volume
  578. * range is a little less insane. 0x7fff is
  579. * max.
  580. */
  581. #define ARB_VOLUME ( 0x6800 )
  582. /*
  583. */
  584. struct m3_list {
  585. int curlen;
  586. int mem_addr;
  587. int max;
  588. };
  589. struct m3_dma {
  590. int number;
  591. struct snd_pcm_substream *substream;
  592. struct assp_instance {
  593. unsigned short code, data;
  594. } inst;
  595. int running;
  596. int opened;
  597. unsigned long buffer_addr;
  598. int dma_size;
  599. int period_size;
  600. unsigned int hwptr;
  601. int count;
  602. int index[3];
  603. struct m3_list *index_list[3];
  604. int in_lists;
  605. struct list_head list;
  606. };
  607. struct snd_m3 {
  608. struct snd_card *card;
  609. unsigned long iobase;
  610. int irq;
  611. unsigned int allegro_flag : 1;
  612. struct snd_ac97 *ac97;
  613. struct snd_pcm *pcm;
  614. struct pci_dev *pci;
  615. int dacs_active;
  616. int timer_users;
  617. struct m3_list msrc_list;
  618. struct m3_list mixer_list;
  619. struct m3_list adc1_list;
  620. struct m3_list dma_list;
  621. /* for storing reset state..*/
  622. u8 reset_state;
  623. int external_amp;
  624. int amp_gpio; /* gpio pin # for external amp, -1 = default */
  625. unsigned int hv_config; /* hardware-volume config bits */
  626. unsigned irda_workaround :1; /* avoid to touch 0x10 on GPIO_DIRECTION
  627. (e.g. for IrDA on Dell Inspirons) */
  628. unsigned is_omnibook :1; /* Do HP OmniBook GPIO magic? */
  629. /* midi */
  630. struct snd_rawmidi *rmidi;
  631. /* pcm streams */
  632. int num_substreams;
  633. struct m3_dma *substreams;
  634. spinlock_t reg_lock;
  635. #ifdef CONFIG_SND_MAESTRO3_INPUT
  636. struct input_dev *input_dev;
  637. char phys[64]; /* physical device path */
  638. #else
  639. struct snd_kcontrol *master_switch;
  640. struct snd_kcontrol *master_volume;
  641. #endif
  642. struct work_struct hwvol_work;
  643. unsigned int in_suspend;
  644. #ifdef CONFIG_PM_SLEEP
  645. u16 *suspend_mem;
  646. #endif
  647. const struct firmware *assp_kernel_image;
  648. const struct firmware *assp_minisrc_image;
  649. };
  650. /*
  651. * pci ids
  652. */
  653. static const struct pci_device_id snd_m3_ids[] = {
  654. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_ALLEGRO_1, PCI_ANY_ID, PCI_ANY_ID,
  655. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  656. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_ALLEGRO, PCI_ANY_ID, PCI_ANY_ID,
  657. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  658. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_CANYON3D_2LE, PCI_ANY_ID, PCI_ANY_ID,
  659. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  660. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_CANYON3D_2, PCI_ANY_ID, PCI_ANY_ID,
  661. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  662. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3, PCI_ANY_ID, PCI_ANY_ID,
  663. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  664. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_1, PCI_ANY_ID, PCI_ANY_ID,
  665. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  666. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_HW, PCI_ANY_ID, PCI_ANY_ID,
  667. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  668. {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_2, PCI_ANY_ID, PCI_ANY_ID,
  669. PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
  670. {0,},
  671. };
  672. MODULE_DEVICE_TABLE(pci, snd_m3_ids);
  673. static const struct snd_pci_quirk m3_amp_quirk_list[] = {
  674. SND_PCI_QUIRK(0x0E11, 0x0094, "Compaq Evo N600c", 0x0c),
  675. SND_PCI_QUIRK(0x10f7, 0x833e, "Panasonic CF-28", 0x0d),
  676. SND_PCI_QUIRK(0x10f7, 0x833d, "Panasonic CF-72", 0x0d),
  677. SND_PCI_QUIRK(0x1033, 0x80f1, "NEC LM800J/7", 0x03),
  678. SND_PCI_QUIRK(0x1509, 0x1740, "LEGEND ZhaoYang 3100CF", 0x03),
  679. { } /* END */
  680. };
  681. static const struct snd_pci_quirk m3_irda_quirk_list[] = {
  682. SND_PCI_QUIRK(0x1028, 0x00b0, "Dell Inspiron 4000", 1),
  683. SND_PCI_QUIRK(0x1028, 0x00a4, "Dell Inspiron 8000", 1),
  684. SND_PCI_QUIRK(0x1028, 0x00e6, "Dell Inspiron 8100", 1),
  685. { } /* END */
  686. };
  687. /* hardware volume quirks */
  688. static const struct snd_pci_quirk m3_hv_quirk_list[] = {
  689. /* Allegro chips */
  690. SND_PCI_QUIRK(0x0E11, 0x002E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  691. SND_PCI_QUIRK(0x0E11, 0x0094, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  692. SND_PCI_QUIRK(0x0E11, 0xB112, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  693. SND_PCI_QUIRK(0x0E11, 0xB114, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  694. SND_PCI_QUIRK(0x103C, 0x0012, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  695. SND_PCI_QUIRK(0x103C, 0x0018, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  696. SND_PCI_QUIRK(0x103C, 0x001C, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  697. SND_PCI_QUIRK(0x103C, 0x001D, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  698. SND_PCI_QUIRK(0x103C, 0x001E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  699. SND_PCI_QUIRK(0x107B, 0x3350, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  700. SND_PCI_QUIRK(0x10F7, 0x8338, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  701. SND_PCI_QUIRK(0x10F7, 0x833C, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  702. SND_PCI_QUIRK(0x10F7, 0x833D, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  703. SND_PCI_QUIRK(0x10F7, 0x833E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  704. SND_PCI_QUIRK(0x10F7, 0x833F, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  705. SND_PCI_QUIRK(0x13BD, 0x1018, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  706. SND_PCI_QUIRK(0x13BD, 0x1019, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  707. SND_PCI_QUIRK(0x13BD, 0x101A, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  708. SND_PCI_QUIRK(0x14FF, 0x0F03, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  709. SND_PCI_QUIRK(0x14FF, 0x0F04, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  710. SND_PCI_QUIRK(0x14FF, 0x0F05, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  711. SND_PCI_QUIRK(0x156D, 0xB400, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  712. SND_PCI_QUIRK(0x156D, 0xB795, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  713. SND_PCI_QUIRK(0x156D, 0xB797, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  714. SND_PCI_QUIRK(0x156D, 0xC700, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
  715. SND_PCI_QUIRK(0x1033, 0x80F1, NULL,
  716. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  717. SND_PCI_QUIRK(0x103C, 0x001A, NULL, /* HP OmniBook 6100 */
  718. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  719. SND_PCI_QUIRK(0x107B, 0x340A, NULL,
  720. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  721. SND_PCI_QUIRK(0x107B, 0x3450, NULL,
  722. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  723. SND_PCI_QUIRK(0x109F, 0x3134, NULL,
  724. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  725. SND_PCI_QUIRK(0x109F, 0x3161, NULL,
  726. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  727. SND_PCI_QUIRK(0x144D, 0x3280, NULL,
  728. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  729. SND_PCI_QUIRK(0x144D, 0x3281, NULL,
  730. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  731. SND_PCI_QUIRK(0x144D, 0xC002, NULL,
  732. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  733. SND_PCI_QUIRK(0x144D, 0xC003, NULL,
  734. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  735. SND_PCI_QUIRK(0x1509, 0x1740, NULL,
  736. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  737. SND_PCI_QUIRK(0x1610, 0x0010, NULL,
  738. HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
  739. SND_PCI_QUIRK(0x1042, 0x1042, NULL, HV_CTRL_ENABLE),
  740. SND_PCI_QUIRK(0x107B, 0x9500, NULL, HV_CTRL_ENABLE),
  741. SND_PCI_QUIRK(0x14FF, 0x0F06, NULL, HV_CTRL_ENABLE),
  742. SND_PCI_QUIRK(0x1558, 0x8586, NULL, HV_CTRL_ENABLE),
  743. SND_PCI_QUIRK(0x161F, 0x2011, NULL, HV_CTRL_ENABLE),
  744. /* Maestro3 chips */
  745. SND_PCI_QUIRK(0x103C, 0x000E, NULL, HV_CTRL_ENABLE),
  746. SND_PCI_QUIRK(0x103C, 0x0010, NULL, HV_CTRL_ENABLE),
  747. SND_PCI_QUIRK(0x103C, 0x0011, NULL, HV_CTRL_ENABLE),
  748. SND_PCI_QUIRK(0x103C, 0x001B, NULL, HV_CTRL_ENABLE),
  749. SND_PCI_QUIRK(0x104D, 0x80A6, NULL, HV_CTRL_ENABLE),
  750. SND_PCI_QUIRK(0x104D, 0x80AA, NULL, HV_CTRL_ENABLE),
  751. SND_PCI_QUIRK(0x107B, 0x5300, NULL, HV_CTRL_ENABLE),
  752. SND_PCI_QUIRK(0x110A, 0x1998, NULL, HV_CTRL_ENABLE),
  753. SND_PCI_QUIRK(0x13BD, 0x1015, NULL, HV_CTRL_ENABLE),
  754. SND_PCI_QUIRK(0x13BD, 0x101C, NULL, HV_CTRL_ENABLE),
  755. SND_PCI_QUIRK(0x13BD, 0x1802, NULL, HV_CTRL_ENABLE),
  756. SND_PCI_QUIRK(0x1599, 0x0715, NULL, HV_CTRL_ENABLE),
  757. SND_PCI_QUIRK(0x5643, 0x5643, NULL, HV_CTRL_ENABLE),
  758. SND_PCI_QUIRK(0x144D, 0x3260, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
  759. SND_PCI_QUIRK(0x144D, 0x3261, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
  760. SND_PCI_QUIRK(0x144D, 0xC000, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
  761. SND_PCI_QUIRK(0x144D, 0xC001, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
  762. { } /* END */
  763. };
  764. /* HP Omnibook quirks */
  765. static const struct snd_pci_quirk m3_omnibook_quirk_list[] = {
  766. SND_PCI_QUIRK_ID(0x103c, 0x0010), /* HP OmniBook 6000 */
  767. SND_PCI_QUIRK_ID(0x103c, 0x0011), /* HP OmniBook 500 */
  768. { } /* END */
  769. };
  770. /*
  771. * lowlevel functions
  772. */
  773. static inline void snd_m3_outw(struct snd_m3 *chip, u16 value, unsigned long reg)
  774. {
  775. outw(value, chip->iobase + reg);
  776. }
  777. static inline u16 snd_m3_inw(struct snd_m3 *chip, unsigned long reg)
  778. {
  779. return inw(chip->iobase + reg);
  780. }
  781. static inline void snd_m3_outb(struct snd_m3 *chip, u8 value, unsigned long reg)
  782. {
  783. outb(value, chip->iobase + reg);
  784. }
  785. static inline u8 snd_m3_inb(struct snd_m3 *chip, unsigned long reg)
  786. {
  787. return inb(chip->iobase + reg);
  788. }
  789. /*
  790. * access 16bit words to the code or data regions of the dsp's memory.
  791. * index addresses 16bit words.
  792. */
  793. static u16 snd_m3_assp_read(struct snd_m3 *chip, u16 region, u16 index)
  794. {
  795. snd_m3_outw(chip, region & MEMTYPE_MASK, DSP_PORT_MEMORY_TYPE);
  796. snd_m3_outw(chip, index, DSP_PORT_MEMORY_INDEX);
  797. return snd_m3_inw(chip, DSP_PORT_MEMORY_DATA);
  798. }
  799. static void snd_m3_assp_write(struct snd_m3 *chip, u16 region, u16 index, u16 data)
  800. {
  801. snd_m3_outw(chip, region & MEMTYPE_MASK, DSP_PORT_MEMORY_TYPE);
  802. snd_m3_outw(chip, index, DSP_PORT_MEMORY_INDEX);
  803. snd_m3_outw(chip, data, DSP_PORT_MEMORY_DATA);
  804. }
  805. static void snd_m3_assp_halt(struct snd_m3 *chip)
  806. {
  807. chip->reset_state = snd_m3_inb(chip, DSP_PORT_CONTROL_REG_B) & ~REGB_STOP_CLOCK;
  808. msleep(10);
  809. snd_m3_outb(chip, chip->reset_state & ~REGB_ENABLE_RESET, DSP_PORT_CONTROL_REG_B);
  810. }
  811. static void snd_m3_assp_continue(struct snd_m3 *chip)
  812. {
  813. snd_m3_outb(chip, chip->reset_state | REGB_ENABLE_RESET, DSP_PORT_CONTROL_REG_B);
  814. }
  815. /*
  816. * This makes me sad. the maestro3 has lists
  817. * internally that must be packed.. 0 terminates,
  818. * apparently, or maybe all unused entries have
  819. * to be 0, the lists have static lengths set
  820. * by the binary code images.
  821. */
  822. static int snd_m3_add_list(struct snd_m3 *chip, struct m3_list *list, u16 val)
  823. {
  824. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  825. list->mem_addr + list->curlen,
  826. val);
  827. return list->curlen++;
  828. }
  829. static void snd_m3_remove_list(struct snd_m3 *chip, struct m3_list *list, int index)
  830. {
  831. u16 val;
  832. int lastindex = list->curlen - 1;
  833. if (index != lastindex) {
  834. val = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  835. list->mem_addr + lastindex);
  836. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  837. list->mem_addr + index,
  838. val);
  839. }
  840. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  841. list->mem_addr + lastindex,
  842. 0);
  843. list->curlen--;
  844. }
  845. static void snd_m3_inc_timer_users(struct snd_m3 *chip)
  846. {
  847. chip->timer_users++;
  848. if (chip->timer_users != 1)
  849. return;
  850. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  851. KDATA_TIMER_COUNT_RELOAD,
  852. 240);
  853. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  854. KDATA_TIMER_COUNT_CURRENT,
  855. 240);
  856. snd_m3_outw(chip,
  857. snd_m3_inw(chip, HOST_INT_CTRL) | CLKRUN_GEN_ENABLE,
  858. HOST_INT_CTRL);
  859. }
  860. static void snd_m3_dec_timer_users(struct snd_m3 *chip)
  861. {
  862. chip->timer_users--;
  863. if (chip->timer_users > 0)
  864. return;
  865. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  866. KDATA_TIMER_COUNT_RELOAD,
  867. 0);
  868. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  869. KDATA_TIMER_COUNT_CURRENT,
  870. 0);
  871. snd_m3_outw(chip,
  872. snd_m3_inw(chip, HOST_INT_CTRL) & ~CLKRUN_GEN_ENABLE,
  873. HOST_INT_CTRL);
  874. }
  875. /*
  876. * start/stop
  877. */
  878. /* spinlock held! */
  879. static int snd_m3_pcm_start(struct snd_m3 *chip, struct m3_dma *s,
  880. struct snd_pcm_substream *subs)
  881. {
  882. if (! s || ! subs)
  883. return -EINVAL;
  884. snd_m3_inc_timer_users(chip);
  885. switch (subs->stream) {
  886. case SNDRV_PCM_STREAM_PLAYBACK:
  887. chip->dacs_active++;
  888. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  889. s->inst.data + CDATA_INSTANCE_READY, 1);
  890. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  891. KDATA_MIXER_TASK_NUMBER,
  892. chip->dacs_active);
  893. break;
  894. case SNDRV_PCM_STREAM_CAPTURE:
  895. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  896. KDATA_ADC1_REQUEST, 1);
  897. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  898. s->inst.data + CDATA_INSTANCE_READY, 1);
  899. break;
  900. }
  901. return 0;
  902. }
  903. /* spinlock held! */
  904. static int snd_m3_pcm_stop(struct snd_m3 *chip, struct m3_dma *s,
  905. struct snd_pcm_substream *subs)
  906. {
  907. if (! s || ! subs)
  908. return -EINVAL;
  909. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  910. s->inst.data + CDATA_INSTANCE_READY, 0);
  911. snd_m3_dec_timer_users(chip);
  912. switch (subs->stream) {
  913. case SNDRV_PCM_STREAM_PLAYBACK:
  914. chip->dacs_active--;
  915. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  916. KDATA_MIXER_TASK_NUMBER,
  917. chip->dacs_active);
  918. break;
  919. case SNDRV_PCM_STREAM_CAPTURE:
  920. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  921. KDATA_ADC1_REQUEST, 0);
  922. break;
  923. }
  924. return 0;
  925. }
  926. static int
  927. snd_m3_pcm_trigger(struct snd_pcm_substream *subs, int cmd)
  928. {
  929. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  930. struct m3_dma *s = subs->runtime->private_data;
  931. int err = -EINVAL;
  932. if (snd_BUG_ON(!s))
  933. return -ENXIO;
  934. spin_lock(&chip->reg_lock);
  935. switch (cmd) {
  936. case SNDRV_PCM_TRIGGER_START:
  937. case SNDRV_PCM_TRIGGER_RESUME:
  938. if (s->running)
  939. err = -EBUSY;
  940. else {
  941. s->running = 1;
  942. err = snd_m3_pcm_start(chip, s, subs);
  943. }
  944. break;
  945. case SNDRV_PCM_TRIGGER_STOP:
  946. case SNDRV_PCM_TRIGGER_SUSPEND:
  947. if (! s->running)
  948. err = 0; /* should return error? */
  949. else {
  950. s->running = 0;
  951. err = snd_m3_pcm_stop(chip, s, subs);
  952. }
  953. break;
  954. }
  955. spin_unlock(&chip->reg_lock);
  956. return err;
  957. }
  958. /*
  959. * setup
  960. */
  961. static void
  962. snd_m3_pcm_setup1(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
  963. {
  964. int dsp_in_size, dsp_out_size, dsp_in_buffer, dsp_out_buffer;
  965. struct snd_pcm_runtime *runtime = subs->runtime;
  966. if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  967. dsp_in_size = MINISRC_IN_BUFFER_SIZE - (0x20 * 2);
  968. dsp_out_size = MINISRC_OUT_BUFFER_SIZE - (0x20 * 2);
  969. } else {
  970. dsp_in_size = MINISRC_IN_BUFFER_SIZE - (0x10 * 2);
  971. dsp_out_size = MINISRC_OUT_BUFFER_SIZE - (0x10 * 2);
  972. }
  973. dsp_in_buffer = s->inst.data + (MINISRC_TMP_BUFFER_SIZE / 2);
  974. dsp_out_buffer = dsp_in_buffer + (dsp_in_size / 2) + 1;
  975. s->dma_size = frames_to_bytes(runtime, runtime->buffer_size);
  976. s->period_size = frames_to_bytes(runtime, runtime->period_size);
  977. s->hwptr = 0;
  978. s->count = 0;
  979. #define LO(x) ((x) & 0xffff)
  980. #define HI(x) LO((x) >> 16)
  981. /* host dma buffer pointers */
  982. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  983. s->inst.data + CDATA_HOST_SRC_ADDRL,
  984. LO(s->buffer_addr));
  985. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  986. s->inst.data + CDATA_HOST_SRC_ADDRH,
  987. HI(s->buffer_addr));
  988. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  989. s->inst.data + CDATA_HOST_SRC_END_PLUS_1L,
  990. LO(s->buffer_addr + s->dma_size));
  991. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  992. s->inst.data + CDATA_HOST_SRC_END_PLUS_1H,
  993. HI(s->buffer_addr + s->dma_size));
  994. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  995. s->inst.data + CDATA_HOST_SRC_CURRENTL,
  996. LO(s->buffer_addr));
  997. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  998. s->inst.data + CDATA_HOST_SRC_CURRENTH,
  999. HI(s->buffer_addr));
  1000. #undef LO
  1001. #undef HI
  1002. /* dsp buffers */
  1003. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1004. s->inst.data + CDATA_IN_BUF_BEGIN,
  1005. dsp_in_buffer);
  1006. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1007. s->inst.data + CDATA_IN_BUF_END_PLUS_1,
  1008. dsp_in_buffer + (dsp_in_size / 2));
  1009. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1010. s->inst.data + CDATA_IN_BUF_HEAD,
  1011. dsp_in_buffer);
  1012. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1013. s->inst.data + CDATA_IN_BUF_TAIL,
  1014. dsp_in_buffer);
  1015. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1016. s->inst.data + CDATA_OUT_BUF_BEGIN,
  1017. dsp_out_buffer);
  1018. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1019. s->inst.data + CDATA_OUT_BUF_END_PLUS_1,
  1020. dsp_out_buffer + (dsp_out_size / 2));
  1021. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1022. s->inst.data + CDATA_OUT_BUF_HEAD,
  1023. dsp_out_buffer);
  1024. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1025. s->inst.data + CDATA_OUT_BUF_TAIL,
  1026. dsp_out_buffer);
  1027. }
  1028. static void snd_m3_pcm_setup2(struct snd_m3 *chip, struct m3_dma *s,
  1029. struct snd_pcm_runtime *runtime)
  1030. {
  1031. u32 freq;
  1032. /*
  1033. * put us in the lists if we're not already there
  1034. */
  1035. if (! s->in_lists) {
  1036. s->index[0] = snd_m3_add_list(chip, s->index_list[0],
  1037. s->inst.data >> DP_SHIFT_COUNT);
  1038. s->index[1] = snd_m3_add_list(chip, s->index_list[1],
  1039. s->inst.data >> DP_SHIFT_COUNT);
  1040. s->index[2] = snd_m3_add_list(chip, s->index_list[2],
  1041. s->inst.data >> DP_SHIFT_COUNT);
  1042. s->in_lists = 1;
  1043. }
  1044. /* write to 'mono' word */
  1045. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1046. s->inst.data + SRC3_DIRECTION_OFFSET + 1,
  1047. runtime->channels == 2 ? 0 : 1);
  1048. /* write to '8bit' word */
  1049. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1050. s->inst.data + SRC3_DIRECTION_OFFSET + 2,
  1051. snd_pcm_format_width(runtime->format) == 16 ? 0 : 1);
  1052. /* set up dac/adc rate */
  1053. freq = DIV_ROUND_CLOSEST(runtime->rate << 15, 48000);
  1054. if (freq)
  1055. freq--;
  1056. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1057. s->inst.data + CDATA_FREQUENCY,
  1058. freq);
  1059. }
  1060. static const struct play_vals {
  1061. u16 addr, val;
  1062. } pv[] = {
  1063. {CDATA_LEFT_VOLUME, ARB_VOLUME},
  1064. {CDATA_RIGHT_VOLUME, ARB_VOLUME},
  1065. {SRC3_DIRECTION_OFFSET, 0} ,
  1066. /* +1, +2 are stereo/16 bit */
  1067. {SRC3_DIRECTION_OFFSET + 3, 0x0000}, /* fraction? */
  1068. {SRC3_DIRECTION_OFFSET + 4, 0}, /* first l */
  1069. {SRC3_DIRECTION_OFFSET + 5, 0}, /* first r */
  1070. {SRC3_DIRECTION_OFFSET + 6, 0}, /* second l */
  1071. {SRC3_DIRECTION_OFFSET + 7, 0}, /* second r */
  1072. {SRC3_DIRECTION_OFFSET + 8, 0}, /* delta l */
  1073. {SRC3_DIRECTION_OFFSET + 9, 0}, /* delta r */
  1074. {SRC3_DIRECTION_OFFSET + 10, 0x8000}, /* round */
  1075. {SRC3_DIRECTION_OFFSET + 11, 0xFF00}, /* higher bute mark */
  1076. {SRC3_DIRECTION_OFFSET + 13, 0}, /* temp0 */
  1077. {SRC3_DIRECTION_OFFSET + 14, 0}, /* c fraction */
  1078. {SRC3_DIRECTION_OFFSET + 15, 0}, /* counter */
  1079. {SRC3_DIRECTION_OFFSET + 16, 8}, /* numin */
  1080. {SRC3_DIRECTION_OFFSET + 17, 50*2}, /* numout */
  1081. {SRC3_DIRECTION_OFFSET + 18, MINISRC_BIQUAD_STAGE - 1}, /* numstage */
  1082. {SRC3_DIRECTION_OFFSET + 20, 0}, /* filtertap */
  1083. {SRC3_DIRECTION_OFFSET + 21, 0} /* booster */
  1084. };
  1085. /* the mode passed should be already shifted and masked */
  1086. static void
  1087. snd_m3_playback_setup(struct snd_m3 *chip, struct m3_dma *s,
  1088. struct snd_pcm_substream *subs)
  1089. {
  1090. unsigned int i;
  1091. /*
  1092. * some per client initializers
  1093. */
  1094. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1095. s->inst.data + SRC3_DIRECTION_OFFSET + 12,
  1096. s->inst.data + 40 + 8);
  1097. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1098. s->inst.data + SRC3_DIRECTION_OFFSET + 19,
  1099. s->inst.code + MINISRC_COEF_LOC);
  1100. /* enable or disable low pass filter? */
  1101. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1102. s->inst.data + SRC3_DIRECTION_OFFSET + 22,
  1103. subs->runtime->rate > 45000 ? 0xff : 0);
  1104. /* tell it which way dma is going? */
  1105. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1106. s->inst.data + CDATA_DMA_CONTROL,
  1107. DMACONTROL_AUTOREPEAT + DMAC_PAGE3_SELECTOR + DMAC_BLOCKF_SELECTOR);
  1108. /*
  1109. * set an armload of static initializers
  1110. */
  1111. for (i = 0; i < ARRAY_SIZE(pv); i++)
  1112. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1113. s->inst.data + pv[i].addr, pv[i].val);
  1114. }
  1115. /*
  1116. * Native record driver
  1117. */
  1118. static const struct rec_vals {
  1119. u16 addr, val;
  1120. } rv[] = {
  1121. {CDATA_LEFT_VOLUME, ARB_VOLUME},
  1122. {CDATA_RIGHT_VOLUME, ARB_VOLUME},
  1123. {SRC3_DIRECTION_OFFSET, 1} ,
  1124. /* +1, +2 are stereo/16 bit */
  1125. {SRC3_DIRECTION_OFFSET + 3, 0x0000}, /* fraction? */
  1126. {SRC3_DIRECTION_OFFSET + 4, 0}, /* first l */
  1127. {SRC3_DIRECTION_OFFSET + 5, 0}, /* first r */
  1128. {SRC3_DIRECTION_OFFSET + 6, 0}, /* second l */
  1129. {SRC3_DIRECTION_OFFSET + 7, 0}, /* second r */
  1130. {SRC3_DIRECTION_OFFSET + 8, 0}, /* delta l */
  1131. {SRC3_DIRECTION_OFFSET + 9, 0}, /* delta r */
  1132. {SRC3_DIRECTION_OFFSET + 10, 0x8000}, /* round */
  1133. {SRC3_DIRECTION_OFFSET + 11, 0xFF00}, /* higher bute mark */
  1134. {SRC3_DIRECTION_OFFSET + 13, 0}, /* temp0 */
  1135. {SRC3_DIRECTION_OFFSET + 14, 0}, /* c fraction */
  1136. {SRC3_DIRECTION_OFFSET + 15, 0}, /* counter */
  1137. {SRC3_DIRECTION_OFFSET + 16, 50},/* numin */
  1138. {SRC3_DIRECTION_OFFSET + 17, 8}, /* numout */
  1139. {SRC3_DIRECTION_OFFSET + 18, 0}, /* numstage */
  1140. {SRC3_DIRECTION_OFFSET + 19, 0}, /* coef */
  1141. {SRC3_DIRECTION_OFFSET + 20, 0}, /* filtertap */
  1142. {SRC3_DIRECTION_OFFSET + 21, 0}, /* booster */
  1143. {SRC3_DIRECTION_OFFSET + 22, 0xff} /* skip lpf */
  1144. };
  1145. static void
  1146. snd_m3_capture_setup(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
  1147. {
  1148. unsigned int i;
  1149. /*
  1150. * some per client initializers
  1151. */
  1152. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1153. s->inst.data + SRC3_DIRECTION_OFFSET + 12,
  1154. s->inst.data + 40 + 8);
  1155. /* tell it which way dma is going? */
  1156. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1157. s->inst.data + CDATA_DMA_CONTROL,
  1158. DMACONTROL_DIRECTION + DMACONTROL_AUTOREPEAT +
  1159. DMAC_PAGE3_SELECTOR + DMAC_BLOCKF_SELECTOR);
  1160. /*
  1161. * set an armload of static initializers
  1162. */
  1163. for (i = 0; i < ARRAY_SIZE(rv); i++)
  1164. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1165. s->inst.data + rv[i].addr, rv[i].val);
  1166. }
  1167. static int snd_m3_pcm_hw_params(struct snd_pcm_substream *substream,
  1168. struct snd_pcm_hw_params *hw_params)
  1169. {
  1170. struct m3_dma *s = substream->runtime->private_data;
  1171. /* set buffer address */
  1172. s->buffer_addr = substream->runtime->dma_addr;
  1173. if (s->buffer_addr & 0x3) {
  1174. dev_err(substream->pcm->card->dev, "oh my, not aligned\n");
  1175. s->buffer_addr = s->buffer_addr & ~0x3;
  1176. }
  1177. return 0;
  1178. }
  1179. static int snd_m3_pcm_hw_free(struct snd_pcm_substream *substream)
  1180. {
  1181. struct m3_dma *s;
  1182. if (substream->runtime->private_data == NULL)
  1183. return 0;
  1184. s = substream->runtime->private_data;
  1185. s->buffer_addr = 0;
  1186. return 0;
  1187. }
  1188. static int
  1189. snd_m3_pcm_prepare(struct snd_pcm_substream *subs)
  1190. {
  1191. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1192. struct snd_pcm_runtime *runtime = subs->runtime;
  1193. struct m3_dma *s = runtime->private_data;
  1194. if (snd_BUG_ON(!s))
  1195. return -ENXIO;
  1196. if (runtime->format != SNDRV_PCM_FORMAT_U8 &&
  1197. runtime->format != SNDRV_PCM_FORMAT_S16_LE)
  1198. return -EINVAL;
  1199. if (runtime->rate > 48000 ||
  1200. runtime->rate < 8000)
  1201. return -EINVAL;
  1202. spin_lock_irq(&chip->reg_lock);
  1203. snd_m3_pcm_setup1(chip, s, subs);
  1204. if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1205. snd_m3_playback_setup(chip, s, subs);
  1206. else
  1207. snd_m3_capture_setup(chip, s, subs);
  1208. snd_m3_pcm_setup2(chip, s, runtime);
  1209. spin_unlock_irq(&chip->reg_lock);
  1210. return 0;
  1211. }
  1212. /*
  1213. * get current pointer
  1214. */
  1215. static unsigned int
  1216. snd_m3_get_pointer(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
  1217. {
  1218. u16 hi = 0, lo = 0;
  1219. int retry = 10;
  1220. u32 addr;
  1221. /*
  1222. * try and get a valid answer
  1223. */
  1224. while (retry--) {
  1225. hi = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  1226. s->inst.data + CDATA_HOST_SRC_CURRENTH);
  1227. lo = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  1228. s->inst.data + CDATA_HOST_SRC_CURRENTL);
  1229. if (hi == snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
  1230. s->inst.data + CDATA_HOST_SRC_CURRENTH))
  1231. break;
  1232. }
  1233. addr = lo | ((u32)hi<<16);
  1234. return (unsigned int)(addr - s->buffer_addr);
  1235. }
  1236. static snd_pcm_uframes_t
  1237. snd_m3_pcm_pointer(struct snd_pcm_substream *subs)
  1238. {
  1239. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1240. unsigned int ptr;
  1241. struct m3_dma *s = subs->runtime->private_data;
  1242. if (snd_BUG_ON(!s))
  1243. return 0;
  1244. spin_lock(&chip->reg_lock);
  1245. ptr = snd_m3_get_pointer(chip, s, subs);
  1246. spin_unlock(&chip->reg_lock);
  1247. return bytes_to_frames(subs->runtime, ptr);
  1248. }
  1249. /* update pointer */
  1250. /* spinlock held! */
  1251. static void snd_m3_update_ptr(struct snd_m3 *chip, struct m3_dma *s)
  1252. {
  1253. struct snd_pcm_substream *subs = s->substream;
  1254. unsigned int hwptr;
  1255. int diff;
  1256. if (! s->running)
  1257. return;
  1258. hwptr = snd_m3_get_pointer(chip, s, subs);
  1259. /* try to avoid expensive modulo divisions */
  1260. if (hwptr >= s->dma_size)
  1261. hwptr %= s->dma_size;
  1262. diff = s->dma_size + hwptr - s->hwptr;
  1263. if (diff >= s->dma_size)
  1264. diff %= s->dma_size;
  1265. s->hwptr = hwptr;
  1266. s->count += diff;
  1267. if (s->count >= (signed)s->period_size) {
  1268. if (s->count < 2 * (signed)s->period_size)
  1269. s->count -= (signed)s->period_size;
  1270. else
  1271. s->count %= s->period_size;
  1272. spin_unlock(&chip->reg_lock);
  1273. snd_pcm_period_elapsed(subs);
  1274. spin_lock(&chip->reg_lock);
  1275. }
  1276. }
  1277. /* The m3's hardware volume works by incrementing / decrementing 2 counters
  1278. (without wrap around) in response to volume button presses and then
  1279. generating an interrupt. The pair of counters is stored in bits 1-3 and 5-7
  1280. of a byte wide register. The meaning of bits 0 and 4 is unknown. */
  1281. static void snd_m3_update_hw_volume(struct work_struct *work)
  1282. {
  1283. struct snd_m3 *chip = container_of(work, struct snd_m3, hwvol_work);
  1284. int x, val;
  1285. /* Figure out which volume control button was pushed,
  1286. based on differences from the default register
  1287. values. */
  1288. x = inb(chip->iobase + SHADOW_MIX_REG_VOICE) & 0xee;
  1289. /* Reset the volume counters to 4. Tests on the allegro integrated
  1290. into a Compaq N600C laptop, have revealed that:
  1291. 1) Writing any value will result in the 2 counters being reset to
  1292. 4 so writing 0x88 is not strictly necessary
  1293. 2) Writing to any of the 4 involved registers will reset all 4
  1294. of them (and reading them always returns the same value for all
  1295. of them)
  1296. It could be that a maestro deviates from this, so leave the code
  1297. as is. */
  1298. outb(0x88, chip->iobase + SHADOW_MIX_REG_VOICE);
  1299. outb(0x88, chip->iobase + HW_VOL_COUNTER_VOICE);
  1300. outb(0x88, chip->iobase + SHADOW_MIX_REG_MASTER);
  1301. outb(0x88, chip->iobase + HW_VOL_COUNTER_MASTER);
  1302. /* Ignore spurious HV interrupts during suspend / resume, this avoids
  1303. mistaking them for a mute button press. */
  1304. if (chip->in_suspend)
  1305. return;
  1306. #ifndef CONFIG_SND_MAESTRO3_INPUT
  1307. if (!chip->master_switch || !chip->master_volume)
  1308. return;
  1309. val = snd_ac97_read(chip->ac97, AC97_MASTER);
  1310. switch (x) {
  1311. case 0x88:
  1312. /* The counters have not changed, yet we've received a HV
  1313. interrupt. According to tests run by various people this
  1314. happens when pressing the mute button. */
  1315. val ^= 0x8000;
  1316. break;
  1317. case 0xaa:
  1318. /* counters increased by 1 -> volume up */
  1319. if ((val & 0x7f) > 0)
  1320. val--;
  1321. if ((val & 0x7f00) > 0)
  1322. val -= 0x0100;
  1323. break;
  1324. case 0x66:
  1325. /* counters decreased by 1 -> volume down */
  1326. if ((val & 0x7f) < 0x1f)
  1327. val++;
  1328. if ((val & 0x7f00) < 0x1f00)
  1329. val += 0x0100;
  1330. break;
  1331. }
  1332. if (snd_ac97_update(chip->ac97, AC97_MASTER, val))
  1333. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
  1334. &chip->master_switch->id);
  1335. #else
  1336. if (!chip->input_dev)
  1337. return;
  1338. val = 0;
  1339. switch (x) {
  1340. case 0x88:
  1341. /* The counters have not changed, yet we've received a HV
  1342. interrupt. According to tests run by various people this
  1343. happens when pressing the mute button. */
  1344. val = KEY_MUTE;
  1345. break;
  1346. case 0xaa:
  1347. /* counters increased by 1 -> volume up */
  1348. val = KEY_VOLUMEUP;
  1349. break;
  1350. case 0x66:
  1351. /* counters decreased by 1 -> volume down */
  1352. val = KEY_VOLUMEDOWN;
  1353. break;
  1354. }
  1355. if (val) {
  1356. input_report_key(chip->input_dev, val, 1);
  1357. input_sync(chip->input_dev);
  1358. input_report_key(chip->input_dev, val, 0);
  1359. input_sync(chip->input_dev);
  1360. }
  1361. #endif
  1362. }
  1363. static irqreturn_t snd_m3_interrupt(int irq, void *dev_id)
  1364. {
  1365. struct snd_m3 *chip = dev_id;
  1366. u8 status;
  1367. int i;
  1368. status = inb(chip->iobase + HOST_INT_STATUS);
  1369. if (status == 0xff)
  1370. return IRQ_NONE;
  1371. if (status & HV_INT_PENDING)
  1372. schedule_work(&chip->hwvol_work);
  1373. /*
  1374. * ack an assp int if its running
  1375. * and has an int pending
  1376. */
  1377. if (status & ASSP_INT_PENDING) {
  1378. u8 ctl = inb(chip->iobase + ASSP_CONTROL_B);
  1379. if (!(ctl & STOP_ASSP_CLOCK)) {
  1380. ctl = inb(chip->iobase + ASSP_HOST_INT_STATUS);
  1381. if (ctl & DSP2HOST_REQ_TIMER) {
  1382. outb(DSP2HOST_REQ_TIMER, chip->iobase + ASSP_HOST_INT_STATUS);
  1383. /* update adc/dac info if it was a timer int */
  1384. spin_lock(&chip->reg_lock);
  1385. for (i = 0; i < chip->num_substreams; i++) {
  1386. struct m3_dma *s = &chip->substreams[i];
  1387. if (s->running)
  1388. snd_m3_update_ptr(chip, s);
  1389. }
  1390. spin_unlock(&chip->reg_lock);
  1391. }
  1392. }
  1393. }
  1394. #if 0 /* TODO: not supported yet */
  1395. if ((status & MPU401_INT_PENDING) && chip->rmidi)
  1396. snd_mpu401_uart_interrupt(irq, chip->rmidi->private_data, regs);
  1397. #endif
  1398. /* ack ints */
  1399. outb(status, chip->iobase + HOST_INT_STATUS);
  1400. return IRQ_HANDLED;
  1401. }
  1402. /*
  1403. */
  1404. static const struct snd_pcm_hardware snd_m3_playback =
  1405. {
  1406. .info = (SNDRV_PCM_INFO_MMAP |
  1407. SNDRV_PCM_INFO_INTERLEAVED |
  1408. SNDRV_PCM_INFO_MMAP_VALID |
  1409. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1410. /*SNDRV_PCM_INFO_PAUSE |*/
  1411. SNDRV_PCM_INFO_RESUME),
  1412. .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
  1413. .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
  1414. .rate_min = 8000,
  1415. .rate_max = 48000,
  1416. .channels_min = 1,
  1417. .channels_max = 2,
  1418. .buffer_bytes_max = (512*1024),
  1419. .period_bytes_min = 64,
  1420. .period_bytes_max = (512*1024),
  1421. .periods_min = 1,
  1422. .periods_max = 1024,
  1423. };
  1424. static const struct snd_pcm_hardware snd_m3_capture =
  1425. {
  1426. .info = (SNDRV_PCM_INFO_MMAP |
  1427. SNDRV_PCM_INFO_INTERLEAVED |
  1428. SNDRV_PCM_INFO_MMAP_VALID |
  1429. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1430. /*SNDRV_PCM_INFO_PAUSE |*/
  1431. SNDRV_PCM_INFO_RESUME),
  1432. .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
  1433. .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
  1434. .rate_min = 8000,
  1435. .rate_max = 48000,
  1436. .channels_min = 1,
  1437. .channels_max = 2,
  1438. .buffer_bytes_max = (512*1024),
  1439. .period_bytes_min = 64,
  1440. .period_bytes_max = (512*1024),
  1441. .periods_min = 1,
  1442. .periods_max = 1024,
  1443. };
  1444. /*
  1445. */
  1446. static int
  1447. snd_m3_substream_open(struct snd_m3 *chip, struct snd_pcm_substream *subs)
  1448. {
  1449. int i;
  1450. struct m3_dma *s;
  1451. spin_lock_irq(&chip->reg_lock);
  1452. for (i = 0; i < chip->num_substreams; i++) {
  1453. s = &chip->substreams[i];
  1454. if (! s->opened)
  1455. goto __found;
  1456. }
  1457. spin_unlock_irq(&chip->reg_lock);
  1458. return -ENOMEM;
  1459. __found:
  1460. s->opened = 1;
  1461. s->running = 0;
  1462. spin_unlock_irq(&chip->reg_lock);
  1463. subs->runtime->private_data = s;
  1464. s->substream = subs;
  1465. /* set list owners */
  1466. if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1467. s->index_list[0] = &chip->mixer_list;
  1468. } else
  1469. s->index_list[0] = &chip->adc1_list;
  1470. s->index_list[1] = &chip->msrc_list;
  1471. s->index_list[2] = &chip->dma_list;
  1472. return 0;
  1473. }
  1474. static void
  1475. snd_m3_substream_close(struct snd_m3 *chip, struct snd_pcm_substream *subs)
  1476. {
  1477. struct m3_dma *s = subs->runtime->private_data;
  1478. if (s == NULL)
  1479. return; /* not opened properly */
  1480. spin_lock_irq(&chip->reg_lock);
  1481. if (s->substream && s->running)
  1482. snd_m3_pcm_stop(chip, s, s->substream); /* does this happen? */
  1483. if (s->in_lists) {
  1484. snd_m3_remove_list(chip, s->index_list[0], s->index[0]);
  1485. snd_m3_remove_list(chip, s->index_list[1], s->index[1]);
  1486. snd_m3_remove_list(chip, s->index_list[2], s->index[2]);
  1487. s->in_lists = 0;
  1488. }
  1489. s->running = 0;
  1490. s->opened = 0;
  1491. spin_unlock_irq(&chip->reg_lock);
  1492. }
  1493. static int
  1494. snd_m3_playback_open(struct snd_pcm_substream *subs)
  1495. {
  1496. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1497. struct snd_pcm_runtime *runtime = subs->runtime;
  1498. int err;
  1499. err = snd_m3_substream_open(chip, subs);
  1500. if (err < 0)
  1501. return err;
  1502. runtime->hw = snd_m3_playback;
  1503. return 0;
  1504. }
  1505. static int
  1506. snd_m3_playback_close(struct snd_pcm_substream *subs)
  1507. {
  1508. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1509. snd_m3_substream_close(chip, subs);
  1510. return 0;
  1511. }
  1512. static int
  1513. snd_m3_capture_open(struct snd_pcm_substream *subs)
  1514. {
  1515. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1516. struct snd_pcm_runtime *runtime = subs->runtime;
  1517. int err;
  1518. err = snd_m3_substream_open(chip, subs);
  1519. if (err < 0)
  1520. return err;
  1521. runtime->hw = snd_m3_capture;
  1522. return 0;
  1523. }
  1524. static int
  1525. snd_m3_capture_close(struct snd_pcm_substream *subs)
  1526. {
  1527. struct snd_m3 *chip = snd_pcm_substream_chip(subs);
  1528. snd_m3_substream_close(chip, subs);
  1529. return 0;
  1530. }
  1531. /*
  1532. * create pcm instance
  1533. */
  1534. static const struct snd_pcm_ops snd_m3_playback_ops = {
  1535. .open = snd_m3_playback_open,
  1536. .close = snd_m3_playback_close,
  1537. .hw_params = snd_m3_pcm_hw_params,
  1538. .hw_free = snd_m3_pcm_hw_free,
  1539. .prepare = snd_m3_pcm_prepare,
  1540. .trigger = snd_m3_pcm_trigger,
  1541. .pointer = snd_m3_pcm_pointer,
  1542. };
  1543. static const struct snd_pcm_ops snd_m3_capture_ops = {
  1544. .open = snd_m3_capture_open,
  1545. .close = snd_m3_capture_close,
  1546. .hw_params = snd_m3_pcm_hw_params,
  1547. .hw_free = snd_m3_pcm_hw_free,
  1548. .prepare = snd_m3_pcm_prepare,
  1549. .trigger = snd_m3_pcm_trigger,
  1550. .pointer = snd_m3_pcm_pointer,
  1551. };
  1552. static int
  1553. snd_m3_pcm(struct snd_m3 * chip, int device)
  1554. {
  1555. struct snd_pcm *pcm;
  1556. int err;
  1557. err = snd_pcm_new(chip->card, chip->card->driver, device,
  1558. MAX_PLAYBACKS, MAX_CAPTURES, &pcm);
  1559. if (err < 0)
  1560. return err;
  1561. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_m3_playback_ops);
  1562. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_m3_capture_ops);
  1563. pcm->private_data = chip;
  1564. pcm->info_flags = 0;
  1565. strcpy(pcm->name, chip->card->driver);
  1566. chip->pcm = pcm;
  1567. snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
  1568. &chip->pci->dev, 64*1024, 64*1024);
  1569. return 0;
  1570. }
  1571. /*
  1572. * ac97 interface
  1573. */
  1574. /*
  1575. * Wait for the ac97 serial bus to be free.
  1576. * return nonzero if the bus is still busy.
  1577. */
  1578. static int snd_m3_ac97_wait(struct snd_m3 *chip)
  1579. {
  1580. int i = 10000;
  1581. do {
  1582. if (! (snd_m3_inb(chip, 0x30) & 1))
  1583. return 0;
  1584. cpu_relax();
  1585. } while (i-- > 0);
  1586. dev_err(chip->card->dev, "ac97 serial bus busy\n");
  1587. return 1;
  1588. }
  1589. static unsigned short
  1590. snd_m3_ac97_read(struct snd_ac97 *ac97, unsigned short reg)
  1591. {
  1592. struct snd_m3 *chip = ac97->private_data;
  1593. unsigned short data = 0xffff;
  1594. if (snd_m3_ac97_wait(chip))
  1595. goto fail;
  1596. snd_m3_outb(chip, 0x80 | (reg & 0x7f), CODEC_COMMAND);
  1597. if (snd_m3_ac97_wait(chip))
  1598. goto fail;
  1599. data = snd_m3_inw(chip, CODEC_DATA);
  1600. fail:
  1601. return data;
  1602. }
  1603. static void
  1604. snd_m3_ac97_write(struct snd_ac97 *ac97, unsigned short reg, unsigned short val)
  1605. {
  1606. struct snd_m3 *chip = ac97->private_data;
  1607. if (snd_m3_ac97_wait(chip))
  1608. return;
  1609. snd_m3_outw(chip, val, CODEC_DATA);
  1610. snd_m3_outb(chip, reg & 0x7f, CODEC_COMMAND);
  1611. /*
  1612. * Workaround for buggy ES1988 integrated AC'97 codec. It remains silent
  1613. * until the MASTER volume or mute is touched (alsactl restore does not
  1614. * work).
  1615. */
  1616. if (ac97->id == 0x45838308 && reg == AC97_MASTER) {
  1617. snd_m3_ac97_wait(chip);
  1618. snd_m3_outw(chip, val, CODEC_DATA);
  1619. snd_m3_outb(chip, reg & 0x7f, CODEC_COMMAND);
  1620. }
  1621. }
  1622. static void snd_m3_remote_codec_config(struct snd_m3 *chip, int isremote)
  1623. {
  1624. int io = chip->iobase;
  1625. u16 tmp;
  1626. isremote = isremote ? 1 : 0;
  1627. tmp = inw(io + RING_BUS_CTRL_B) & ~SECOND_CODEC_ID_MASK;
  1628. /* enable dock on Dell Latitude C810 */
  1629. if (chip->pci->subsystem_vendor == 0x1028 &&
  1630. chip->pci->subsystem_device == 0x00e5)
  1631. tmp |= M3I_DOCK_ENABLE;
  1632. outw(tmp | isremote, io + RING_BUS_CTRL_B);
  1633. outw((inw(io + SDO_OUT_DEST_CTRL) & ~COMMAND_ADDR_OUT) | isremote,
  1634. io + SDO_OUT_DEST_CTRL);
  1635. outw((inw(io + SDO_IN_DEST_CTRL) & ~STATUS_ADDR_IN) | isremote,
  1636. io + SDO_IN_DEST_CTRL);
  1637. }
  1638. /*
  1639. * hack, returns non zero on err
  1640. */
  1641. static int snd_m3_try_read_vendor(struct snd_m3 *chip)
  1642. {
  1643. u16 ret;
  1644. if (snd_m3_ac97_wait(chip))
  1645. return 1;
  1646. snd_m3_outb(chip, 0x80 | (AC97_VENDOR_ID1 & 0x7f), 0x30);
  1647. if (snd_m3_ac97_wait(chip))
  1648. return 1;
  1649. ret = snd_m3_inw(chip, 0x32);
  1650. return (ret == 0) || (ret == 0xffff);
  1651. }
  1652. static void snd_m3_ac97_reset(struct snd_m3 *chip)
  1653. {
  1654. u16 dir;
  1655. int delay1 = 0, delay2 = 0, i;
  1656. int io = chip->iobase;
  1657. if (chip->allegro_flag) {
  1658. /*
  1659. * the onboard codec on the allegro seems
  1660. * to want to wait a very long time before
  1661. * coming back to life
  1662. */
  1663. delay1 = 50;
  1664. delay2 = 800;
  1665. } else {
  1666. /* maestro3 */
  1667. delay1 = 20;
  1668. delay2 = 500;
  1669. }
  1670. for (i = 0; i < 5; i++) {
  1671. dir = inw(io + GPIO_DIRECTION);
  1672. if (!chip->irda_workaround)
  1673. dir |= 0x10; /* assuming pci bus master? */
  1674. snd_m3_remote_codec_config(chip, 0);
  1675. outw(IO_SRAM_ENABLE, io + RING_BUS_CTRL_A);
  1676. udelay(20);
  1677. outw(dir & ~GPO_PRIMARY_AC97 , io + GPIO_DIRECTION);
  1678. outw(~GPO_PRIMARY_AC97 , io + GPIO_MASK);
  1679. outw(0, io + GPIO_DATA);
  1680. outw(dir | GPO_PRIMARY_AC97, io + GPIO_DIRECTION);
  1681. schedule_timeout_uninterruptible(msecs_to_jiffies(delay1));
  1682. outw(GPO_PRIMARY_AC97, io + GPIO_DATA);
  1683. udelay(5);
  1684. /* ok, bring back the ac-link */
  1685. outw(IO_SRAM_ENABLE | SERIAL_AC_LINK_ENABLE, io + RING_BUS_CTRL_A);
  1686. outw(~0, io + GPIO_MASK);
  1687. schedule_timeout_uninterruptible(msecs_to_jiffies(delay2));
  1688. if (! snd_m3_try_read_vendor(chip))
  1689. break;
  1690. delay1 += 10;
  1691. delay2 += 100;
  1692. dev_dbg(chip->card->dev,
  1693. "retrying codec reset with delays of %d and %d ms\n",
  1694. delay1, delay2);
  1695. }
  1696. #if 0
  1697. /* more gung-ho reset that doesn't
  1698. * seem to work anywhere :)
  1699. */
  1700. tmp = inw(io + RING_BUS_CTRL_A);
  1701. outw(RAC_SDFS_ENABLE|LAC_SDFS_ENABLE, io + RING_BUS_CTRL_A);
  1702. msleep(20);
  1703. outw(tmp, io + RING_BUS_CTRL_A);
  1704. msleep(50);
  1705. #endif
  1706. }
  1707. static int snd_m3_mixer(struct snd_m3 *chip)
  1708. {
  1709. struct snd_ac97_bus *pbus;
  1710. struct snd_ac97_template ac97;
  1711. #ifndef CONFIG_SND_MAESTRO3_INPUT
  1712. struct snd_ctl_elem_id elem_id;
  1713. #endif
  1714. int err;
  1715. static const struct snd_ac97_bus_ops ops = {
  1716. .write = snd_m3_ac97_write,
  1717. .read = snd_m3_ac97_read,
  1718. };
  1719. err = snd_ac97_bus(chip->card, 0, &ops, NULL, &pbus);
  1720. if (err < 0)
  1721. return err;
  1722. memset(&ac97, 0, sizeof(ac97));
  1723. ac97.private_data = chip;
  1724. err = snd_ac97_mixer(pbus, &ac97, &chip->ac97);
  1725. if (err < 0)
  1726. return err;
  1727. /* seems ac97 PCM needs initialization.. hack hack.. */
  1728. snd_ac97_write(chip->ac97, AC97_PCM, 0x8000 | (15 << 8) | 15);
  1729. schedule_timeout_uninterruptible(msecs_to_jiffies(100));
  1730. snd_ac97_write(chip->ac97, AC97_PCM, 0);
  1731. #ifndef CONFIG_SND_MAESTRO3_INPUT
  1732. memset(&elem_id, 0, sizeof(elem_id));
  1733. elem_id.iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  1734. strcpy(elem_id.name, "Master Playback Switch");
  1735. chip->master_switch = snd_ctl_find_id(chip->card, &elem_id);
  1736. memset(&elem_id, 0, sizeof(elem_id));
  1737. elem_id.iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  1738. strcpy(elem_id.name, "Master Playback Volume");
  1739. chip->master_volume = snd_ctl_find_id(chip->card, &elem_id);
  1740. #endif
  1741. return 0;
  1742. }
  1743. /*
  1744. * initialize ASSP
  1745. */
  1746. #define MINISRC_LPF_LEN 10
  1747. static const u16 minisrc_lpf[MINISRC_LPF_LEN] = {
  1748. 0X0743, 0X1104, 0X0A4C, 0XF88D, 0X242C,
  1749. 0X1023, 0X1AA9, 0X0B60, 0XEFDD, 0X186F
  1750. };
  1751. static void snd_m3_assp_init(struct snd_m3 *chip)
  1752. {
  1753. unsigned int i;
  1754. const __le16 *data;
  1755. /* zero kernel data */
  1756. for (i = 0; i < (REV_B_DATA_MEMORY_UNIT_LENGTH * NUM_UNITS_KERNEL_DATA) / 2; i++)
  1757. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1758. KDATA_BASE_ADDR + i, 0);
  1759. /* zero mixer data? */
  1760. for (i = 0; i < (REV_B_DATA_MEMORY_UNIT_LENGTH * NUM_UNITS_KERNEL_DATA) / 2; i++)
  1761. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1762. KDATA_BASE_ADDR2 + i, 0);
  1763. /* init dma pointer */
  1764. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1765. KDATA_CURRENT_DMA,
  1766. KDATA_DMA_XFER0);
  1767. /* write kernel into code memory.. */
  1768. data = (const __le16 *)chip->assp_kernel_image->data;
  1769. for (i = 0 ; i * 2 < chip->assp_kernel_image->size; i++) {
  1770. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1771. REV_B_CODE_MEMORY_BEGIN + i,
  1772. le16_to_cpu(data[i]));
  1773. }
  1774. /*
  1775. * We only have this one client and we know that 0x400
  1776. * is free in our kernel's mem map, so lets just
  1777. * drop it there. It seems that the minisrc doesn't
  1778. * need vectors, so we won't bother with them..
  1779. */
  1780. data = (const __le16 *)chip->assp_minisrc_image->data;
  1781. for (i = 0; i * 2 < chip->assp_minisrc_image->size; i++) {
  1782. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1783. 0x400 + i, le16_to_cpu(data[i]));
  1784. }
  1785. /*
  1786. * write the coefficients for the low pass filter?
  1787. */
  1788. for (i = 0; i < MINISRC_LPF_LEN ; i++) {
  1789. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1790. 0x400 + MINISRC_COEF_LOC + i,
  1791. minisrc_lpf[i]);
  1792. }
  1793. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
  1794. 0x400 + MINISRC_COEF_LOC + MINISRC_LPF_LEN,
  1795. 0x8000);
  1796. /*
  1797. * the minisrc is the only thing on
  1798. * our task list..
  1799. */
  1800. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1801. KDATA_TASK0,
  1802. 0x400);
  1803. /*
  1804. * init the mixer number..
  1805. */
  1806. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1807. KDATA_MIXER_TASK_NUMBER,0);
  1808. /*
  1809. * EXTREME KERNEL MASTER VOLUME
  1810. */
  1811. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1812. KDATA_DAC_LEFT_VOLUME, ARB_VOLUME);
  1813. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1814. KDATA_DAC_RIGHT_VOLUME, ARB_VOLUME);
  1815. chip->mixer_list.curlen = 0;
  1816. chip->mixer_list.mem_addr = KDATA_MIXER_XFER0;
  1817. chip->mixer_list.max = MAX_VIRTUAL_MIXER_CHANNELS;
  1818. chip->adc1_list.curlen = 0;
  1819. chip->adc1_list.mem_addr = KDATA_ADC1_XFER0;
  1820. chip->adc1_list.max = MAX_VIRTUAL_ADC1_CHANNELS;
  1821. chip->dma_list.curlen = 0;
  1822. chip->dma_list.mem_addr = KDATA_DMA_XFER0;
  1823. chip->dma_list.max = MAX_VIRTUAL_DMA_CHANNELS;
  1824. chip->msrc_list.curlen = 0;
  1825. chip->msrc_list.mem_addr = KDATA_INSTANCE0_MINISRC;
  1826. chip->msrc_list.max = MAX_INSTANCE_MINISRC;
  1827. }
  1828. static int snd_m3_assp_client_init(struct snd_m3 *chip, struct m3_dma *s, int index)
  1829. {
  1830. int data_bytes = 2 * ( MINISRC_TMP_BUFFER_SIZE / 2 +
  1831. MINISRC_IN_BUFFER_SIZE / 2 +
  1832. 1 + MINISRC_OUT_BUFFER_SIZE / 2 + 1 );
  1833. int address, i;
  1834. /*
  1835. * the revb memory map has 0x1100 through 0x1c00
  1836. * free.
  1837. */
  1838. /*
  1839. * align instance address to 256 bytes so that its
  1840. * shifted list address is aligned.
  1841. * list address = (mem address >> 1) >> 7;
  1842. */
  1843. data_bytes = ALIGN(data_bytes, 256);
  1844. address = 0x1100 + ((data_bytes/2) * index);
  1845. if ((address + (data_bytes/2)) >= 0x1c00) {
  1846. dev_err(chip->card->dev,
  1847. "no memory for %d bytes at ind %d (addr 0x%x)\n",
  1848. data_bytes, index, address);
  1849. return -ENOMEM;
  1850. }
  1851. s->number = index;
  1852. s->inst.code = 0x400;
  1853. s->inst.data = address;
  1854. for (i = data_bytes / 2; i > 0; address++, i--) {
  1855. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  1856. address, 0);
  1857. }
  1858. return 0;
  1859. }
  1860. /*
  1861. * this works for the reference board, have to find
  1862. * out about others
  1863. *
  1864. * this needs more magic for 4 speaker, but..
  1865. */
  1866. static void
  1867. snd_m3_amp_enable(struct snd_m3 *chip, int enable)
  1868. {
  1869. int io = chip->iobase;
  1870. u16 gpo, polarity;
  1871. if (! chip->external_amp)
  1872. return;
  1873. polarity = enable ? 0 : 1;
  1874. polarity = polarity << chip->amp_gpio;
  1875. gpo = 1 << chip->amp_gpio;
  1876. outw(~gpo, io + GPIO_MASK);
  1877. outw(inw(io + GPIO_DIRECTION) | gpo,
  1878. io + GPIO_DIRECTION);
  1879. outw((GPO_SECONDARY_AC97 | GPO_PRIMARY_AC97 | polarity),
  1880. io + GPIO_DATA);
  1881. outw(0xffff, io + GPIO_MASK);
  1882. }
  1883. static void
  1884. snd_m3_hv_init(struct snd_m3 *chip)
  1885. {
  1886. unsigned long io = chip->iobase;
  1887. u16 val = GPI_VOL_DOWN | GPI_VOL_UP;
  1888. if (!chip->is_omnibook)
  1889. return;
  1890. /*
  1891. * Volume buttons on some HP OmniBook laptops
  1892. * require some GPIO magic to work correctly.
  1893. */
  1894. outw(0xffff, io + GPIO_MASK);
  1895. outw(0x0000, io + GPIO_DATA);
  1896. outw(~val, io + GPIO_MASK);
  1897. outw(inw(io + GPIO_DIRECTION) & ~val, io + GPIO_DIRECTION);
  1898. outw(val, io + GPIO_MASK);
  1899. outw(0xffff, io + GPIO_MASK);
  1900. }
  1901. static int
  1902. snd_m3_chip_init(struct snd_m3 *chip)
  1903. {
  1904. struct pci_dev *pcidev = chip->pci;
  1905. unsigned long io = chip->iobase;
  1906. u32 n;
  1907. u16 w;
  1908. u8 t; /* makes as much sense as 'n', no? */
  1909. pci_read_config_word(pcidev, PCI_LEGACY_AUDIO_CTRL, &w);
  1910. w &= ~(SOUND_BLASTER_ENABLE|FM_SYNTHESIS_ENABLE|
  1911. MPU401_IO_ENABLE|MPU401_IRQ_ENABLE|ALIAS_10BIT_IO|
  1912. DISABLE_LEGACY);
  1913. pci_write_config_word(pcidev, PCI_LEGACY_AUDIO_CTRL, w);
  1914. pci_read_config_dword(pcidev, PCI_ALLEGRO_CONFIG, &n);
  1915. n &= ~(HV_CTRL_ENABLE | REDUCED_DEBOUNCE | HV_BUTTON_FROM_GD);
  1916. n |= chip->hv_config;
  1917. /* For some reason we must always use reduced debounce. */
  1918. n |= REDUCED_DEBOUNCE;
  1919. n |= PM_CTRL_ENABLE | CLK_DIV_BY_49 | USE_PCI_TIMING;
  1920. pci_write_config_dword(pcidev, PCI_ALLEGRO_CONFIG, n);
  1921. outb(RESET_ASSP, chip->iobase + ASSP_CONTROL_B);
  1922. pci_read_config_dword(pcidev, PCI_ALLEGRO_CONFIG, &n);
  1923. n &= ~INT_CLK_SELECT;
  1924. if (!chip->allegro_flag) {
  1925. n &= ~INT_CLK_MULT_ENABLE;
  1926. n |= INT_CLK_SRC_NOT_PCI;
  1927. }
  1928. n &= ~( CLK_MULT_MODE_SELECT | CLK_MULT_MODE_SELECT_2 );
  1929. pci_write_config_dword(pcidev, PCI_ALLEGRO_CONFIG, n);
  1930. if (chip->allegro_flag) {
  1931. pci_read_config_dword(pcidev, PCI_USER_CONFIG, &n);
  1932. n |= IN_CLK_12MHZ_SELECT;
  1933. pci_write_config_dword(pcidev, PCI_USER_CONFIG, n);
  1934. }
  1935. t = inb(chip->iobase + ASSP_CONTROL_A);
  1936. t &= ~( DSP_CLK_36MHZ_SELECT | ASSP_CLK_49MHZ_SELECT);
  1937. t |= ASSP_CLK_49MHZ_SELECT;
  1938. t |= ASSP_0_WS_ENABLE;
  1939. outb(t, chip->iobase + ASSP_CONTROL_A);
  1940. snd_m3_assp_init(chip); /* download DSP code before starting ASSP below */
  1941. outb(RUN_ASSP, chip->iobase + ASSP_CONTROL_B);
  1942. outb(0x00, io + HARDWARE_VOL_CTRL);
  1943. outb(0x88, io + SHADOW_MIX_REG_VOICE);
  1944. outb(0x88, io + HW_VOL_COUNTER_VOICE);
  1945. outb(0x88, io + SHADOW_MIX_REG_MASTER);
  1946. outb(0x88, io + HW_VOL_COUNTER_MASTER);
  1947. return 0;
  1948. }
  1949. static void
  1950. snd_m3_enable_ints(struct snd_m3 *chip)
  1951. {
  1952. unsigned long io = chip->iobase;
  1953. unsigned short val;
  1954. /* TODO: MPU401 not supported yet */
  1955. val = ASSP_INT_ENABLE /*| MPU401_INT_ENABLE*/;
  1956. if (chip->hv_config & HV_CTRL_ENABLE)
  1957. val |= HV_INT_ENABLE;
  1958. outb(val, chip->iobase + HOST_INT_STATUS);
  1959. outw(val, io + HOST_INT_CTRL);
  1960. outb(inb(io + ASSP_CONTROL_C) | ASSP_HOST_INT_ENABLE,
  1961. io + ASSP_CONTROL_C);
  1962. }
  1963. /*
  1964. */
  1965. static void snd_m3_free(struct snd_card *card)
  1966. {
  1967. struct snd_m3 *chip = card->private_data;
  1968. struct m3_dma *s;
  1969. int i;
  1970. cancel_work_sync(&chip->hwvol_work);
  1971. if (chip->substreams) {
  1972. spin_lock_irq(&chip->reg_lock);
  1973. for (i = 0; i < chip->num_substreams; i++) {
  1974. s = &chip->substreams[i];
  1975. /* check surviving pcms; this should not happen though.. */
  1976. if (s->substream && s->running)
  1977. snd_m3_pcm_stop(chip, s, s->substream);
  1978. }
  1979. spin_unlock_irq(&chip->reg_lock);
  1980. }
  1981. if (chip->iobase) {
  1982. outw(0, chip->iobase + HOST_INT_CTRL); /* disable ints */
  1983. }
  1984. #ifdef CONFIG_PM_SLEEP
  1985. vfree(chip->suspend_mem);
  1986. #endif
  1987. release_firmware(chip->assp_kernel_image);
  1988. release_firmware(chip->assp_minisrc_image);
  1989. }
  1990. /*
  1991. * APM support
  1992. */
  1993. #ifdef CONFIG_PM_SLEEP
  1994. static int m3_suspend(struct device *dev)
  1995. {
  1996. struct snd_card *card = dev_get_drvdata(dev);
  1997. struct snd_m3 *chip = card->private_data;
  1998. int i, dsp_index;
  1999. if (chip->suspend_mem == NULL)
  2000. return 0;
  2001. chip->in_suspend = 1;
  2002. cancel_work_sync(&chip->hwvol_work);
  2003. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  2004. snd_ac97_suspend(chip->ac97);
  2005. msleep(10); /* give the assp a chance to idle.. */
  2006. snd_m3_assp_halt(chip);
  2007. /* save dsp image */
  2008. dsp_index = 0;
  2009. for (i = REV_B_CODE_MEMORY_BEGIN; i <= REV_B_CODE_MEMORY_END; i++)
  2010. chip->suspend_mem[dsp_index++] =
  2011. snd_m3_assp_read(chip, MEMTYPE_INTERNAL_CODE, i);
  2012. for (i = REV_B_DATA_MEMORY_BEGIN ; i <= REV_B_DATA_MEMORY_END; i++)
  2013. chip->suspend_mem[dsp_index++] =
  2014. snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA, i);
  2015. return 0;
  2016. }
  2017. static int m3_resume(struct device *dev)
  2018. {
  2019. struct snd_card *card = dev_get_drvdata(dev);
  2020. struct snd_m3 *chip = card->private_data;
  2021. int i, dsp_index;
  2022. if (chip->suspend_mem == NULL)
  2023. return 0;
  2024. /* first lets just bring everything back. .*/
  2025. snd_m3_outw(chip, 0, 0x54);
  2026. snd_m3_outw(chip, 0, 0x56);
  2027. snd_m3_chip_init(chip);
  2028. snd_m3_assp_halt(chip);
  2029. snd_m3_ac97_reset(chip);
  2030. /* restore dsp image */
  2031. dsp_index = 0;
  2032. for (i = REV_B_CODE_MEMORY_BEGIN; i <= REV_B_CODE_MEMORY_END; i++)
  2033. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE, i,
  2034. chip->suspend_mem[dsp_index++]);
  2035. for (i = REV_B_DATA_MEMORY_BEGIN ; i <= REV_B_DATA_MEMORY_END; i++)
  2036. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA, i,
  2037. chip->suspend_mem[dsp_index++]);
  2038. /* tell the dma engine to restart itself */
  2039. snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
  2040. KDATA_DMA_ACTIVE, 0);
  2041. /* restore ac97 registers */
  2042. snd_ac97_resume(chip->ac97);
  2043. snd_m3_assp_continue(chip);
  2044. snd_m3_enable_ints(chip);
  2045. snd_m3_amp_enable(chip, 1);
  2046. snd_m3_hv_init(chip);
  2047. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  2048. chip->in_suspend = 0;
  2049. return 0;
  2050. }
  2051. static SIMPLE_DEV_PM_OPS(m3_pm, m3_suspend, m3_resume);
  2052. #define M3_PM_OPS &m3_pm
  2053. #else
  2054. #define M3_PM_OPS NULL
  2055. #endif /* CONFIG_PM_SLEEP */
  2056. #ifdef CONFIG_SND_MAESTRO3_INPUT
  2057. static int snd_m3_input_register(struct snd_m3 *chip)
  2058. {
  2059. struct input_dev *input_dev;
  2060. int err;
  2061. input_dev = devm_input_allocate_device(&chip->pci->dev);
  2062. if (!input_dev)
  2063. return -ENOMEM;
  2064. snprintf(chip->phys, sizeof(chip->phys), "pci-%s/input0",
  2065. pci_name(chip->pci));
  2066. input_dev->name = chip->card->driver;
  2067. input_dev->phys = chip->phys;
  2068. input_dev->id.bustype = BUS_PCI;
  2069. input_dev->id.vendor = chip->pci->vendor;
  2070. input_dev->id.product = chip->pci->device;
  2071. input_dev->dev.parent = &chip->pci->dev;
  2072. __set_bit(EV_KEY, input_dev->evbit);
  2073. __set_bit(KEY_MUTE, input_dev->keybit);
  2074. __set_bit(KEY_VOLUMEDOWN, input_dev->keybit);
  2075. __set_bit(KEY_VOLUMEUP, input_dev->keybit);
  2076. err = input_register_device(input_dev);
  2077. if (err)
  2078. return err;
  2079. chip->input_dev = input_dev;
  2080. return 0;
  2081. }
  2082. #endif /* CONFIG_INPUT */
  2083. /*
  2084. */
  2085. static int
  2086. snd_m3_create(struct snd_card *card, struct pci_dev *pci,
  2087. int enable_amp,
  2088. int amp_gpio)
  2089. {
  2090. struct snd_m3 *chip = card->private_data;
  2091. int i, err;
  2092. const struct snd_pci_quirk *quirk;
  2093. if (pcim_enable_device(pci))
  2094. return -EIO;
  2095. /* check, if we can restrict PCI DMA transfers to 28 bits */
  2096. if (dma_set_mask_and_coherent(&pci->dev, DMA_BIT_MASK(28))) {
  2097. dev_err(card->dev,
  2098. "architecture does not support 28bit PCI busmaster DMA\n");
  2099. return -ENXIO;
  2100. }
  2101. spin_lock_init(&chip->reg_lock);
  2102. switch (pci->device) {
  2103. case PCI_DEVICE_ID_ESS_ALLEGRO:
  2104. case PCI_DEVICE_ID_ESS_ALLEGRO_1:
  2105. case PCI_DEVICE_ID_ESS_CANYON3D_2LE:
  2106. case PCI_DEVICE_ID_ESS_CANYON3D_2:
  2107. chip->allegro_flag = 1;
  2108. break;
  2109. }
  2110. chip->card = card;
  2111. chip->pci = pci;
  2112. chip->irq = -1;
  2113. INIT_WORK(&chip->hwvol_work, snd_m3_update_hw_volume);
  2114. card->private_free = snd_m3_free;
  2115. chip->external_amp = enable_amp;
  2116. if (amp_gpio >= 0 && amp_gpio <= 0x0f)
  2117. chip->amp_gpio = amp_gpio;
  2118. else {
  2119. quirk = snd_pci_quirk_lookup(pci, m3_amp_quirk_list);
  2120. if (quirk) {
  2121. dev_info(card->dev, "set amp-gpio for '%s'\n",
  2122. snd_pci_quirk_name(quirk));
  2123. chip->amp_gpio = quirk->value;
  2124. } else if (chip->allegro_flag)
  2125. chip->amp_gpio = GPO_EXT_AMP_ALLEGRO;
  2126. else /* presumably this is for all 'maestro3's.. */
  2127. chip->amp_gpio = GPO_EXT_AMP_M3;
  2128. }
  2129. quirk = snd_pci_quirk_lookup(pci, m3_irda_quirk_list);
  2130. if (quirk) {
  2131. dev_info(card->dev, "enabled irda workaround for '%s'\n",
  2132. snd_pci_quirk_name(quirk));
  2133. chip->irda_workaround = 1;
  2134. }
  2135. quirk = snd_pci_quirk_lookup(pci, m3_hv_quirk_list);
  2136. if (quirk)
  2137. chip->hv_config = quirk->value;
  2138. if (snd_pci_quirk_lookup(pci, m3_omnibook_quirk_list))
  2139. chip->is_omnibook = 1;
  2140. chip->num_substreams = NR_DSPS;
  2141. chip->substreams = devm_kcalloc(&pci->dev, chip->num_substreams,
  2142. sizeof(struct m3_dma), GFP_KERNEL);
  2143. if (!chip->substreams)
  2144. return -ENOMEM;
  2145. err = request_firmware(&chip->assp_kernel_image,
  2146. "ess/maestro3_assp_kernel.fw", &pci->dev);
  2147. if (err < 0)
  2148. return err;
  2149. err = request_firmware(&chip->assp_minisrc_image,
  2150. "ess/maestro3_assp_minisrc.fw", &pci->dev);
  2151. if (err < 0)
  2152. return err;
  2153. err = pci_request_regions(pci, card->driver);
  2154. if (err < 0)
  2155. return err;
  2156. chip->iobase = pci_resource_start(pci, 0);
  2157. /* just to be sure */
  2158. pci_set_master(pci);
  2159. snd_m3_chip_init(chip);
  2160. snd_m3_assp_halt(chip);
  2161. snd_m3_ac97_reset(chip);
  2162. snd_m3_amp_enable(chip, 1);
  2163. snd_m3_hv_init(chip);
  2164. if (devm_request_irq(&pci->dev, pci->irq, snd_m3_interrupt, IRQF_SHARED,
  2165. KBUILD_MODNAME, chip)) {
  2166. dev_err(card->dev, "unable to grab IRQ %d\n", pci->irq);
  2167. return -ENOMEM;
  2168. }
  2169. chip->irq = pci->irq;
  2170. card->sync_irq = chip->irq;
  2171. #ifdef CONFIG_PM_SLEEP
  2172. chip->suspend_mem =
  2173. vmalloc(array_size(sizeof(u16),
  2174. REV_B_CODE_MEMORY_LENGTH +
  2175. REV_B_DATA_MEMORY_LENGTH));
  2176. if (chip->suspend_mem == NULL)
  2177. dev_warn(card->dev, "can't allocate apm buffer\n");
  2178. #endif
  2179. err = snd_m3_mixer(chip);
  2180. if (err < 0)
  2181. return err;
  2182. for (i = 0; i < chip->num_substreams; i++) {
  2183. struct m3_dma *s = &chip->substreams[i];
  2184. err = snd_m3_assp_client_init(chip, s, i);
  2185. if (err < 0)
  2186. return err;
  2187. }
  2188. err = snd_m3_pcm(chip, 0);
  2189. if (err < 0)
  2190. return err;
  2191. #ifdef CONFIG_SND_MAESTRO3_INPUT
  2192. if (chip->hv_config & HV_CTRL_ENABLE) {
  2193. err = snd_m3_input_register(chip);
  2194. if (err)
  2195. dev_warn(card->dev,
  2196. "Input device registration failed with error %i",
  2197. err);
  2198. }
  2199. #endif
  2200. snd_m3_enable_ints(chip);
  2201. snd_m3_assp_continue(chip);
  2202. return 0;
  2203. }
  2204. /*
  2205. */
  2206. static int
  2207. __snd_m3_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  2208. {
  2209. static int dev;
  2210. struct snd_card *card;
  2211. struct snd_m3 *chip;
  2212. int err;
  2213. /* don't pick up modems */
  2214. if (((pci->class >> 8) & 0xffff) != PCI_CLASS_MULTIMEDIA_AUDIO)
  2215. return -ENODEV;
  2216. if (dev >= SNDRV_CARDS)
  2217. return -ENODEV;
  2218. if (!enable[dev]) {
  2219. dev++;
  2220. return -ENOENT;
  2221. }
  2222. err = snd_devm_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
  2223. sizeof(*chip), &card);
  2224. if (err < 0)
  2225. return err;
  2226. chip = card->private_data;
  2227. switch (pci->device) {
  2228. case PCI_DEVICE_ID_ESS_ALLEGRO:
  2229. case PCI_DEVICE_ID_ESS_ALLEGRO_1:
  2230. strcpy(card->driver, "Allegro");
  2231. break;
  2232. case PCI_DEVICE_ID_ESS_CANYON3D_2LE:
  2233. case PCI_DEVICE_ID_ESS_CANYON3D_2:
  2234. strcpy(card->driver, "Canyon3D-2");
  2235. break;
  2236. default:
  2237. strcpy(card->driver, "Maestro3");
  2238. break;
  2239. }
  2240. err = snd_m3_create(card, pci, external_amp[dev], amp_gpio[dev]);
  2241. if (err < 0)
  2242. return err;
  2243. sprintf(card->shortname, "ESS %s PCI", card->driver);
  2244. sprintf(card->longname, "%s at 0x%lx, irq %d",
  2245. card->shortname, chip->iobase, chip->irq);
  2246. err = snd_card_register(card);
  2247. if (err < 0)
  2248. return err;
  2249. #if 0 /* TODO: not supported yet */
  2250. /* TODO enable MIDI IRQ and I/O */
  2251. err = snd_mpu401_uart_new(chip->card, 0, MPU401_HW_MPU401,
  2252. chip->iobase + MPU401_DATA_PORT,
  2253. MPU401_INFO_INTEGRATED | MPU401_INFO_IRQ_HOOK,
  2254. -1, &chip->rmidi);
  2255. if (err < 0)
  2256. dev_warn(card->dev, "no MIDI support.\n");
  2257. #endif
  2258. pci_set_drvdata(pci, card);
  2259. dev++;
  2260. return 0;
  2261. }
  2262. static int
  2263. snd_m3_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  2264. {
  2265. return snd_card_free_on_error(&pci->dev, __snd_m3_probe(pci, pci_id));
  2266. }
  2267. static struct pci_driver m3_driver = {
  2268. .name = KBUILD_MODNAME,
  2269. .id_table = snd_m3_ids,
  2270. .probe = snd_m3_probe,
  2271. .driver = {
  2272. .pm = M3_PM_OPS,
  2273. },
  2274. };
  2275. module_pci_driver(m3_driver);