hda_controller.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Common functionality for the alsa driver code base for HD Audio.
  4. */
  5. #ifndef __SOUND_HDA_CONTROLLER_H
  6. #define __SOUND_HDA_CONTROLLER_H
  7. #include <linux/timecounter.h>
  8. #include <linux/interrupt.h>
  9. #include <sound/core.h>
  10. #include <sound/pcm.h>
  11. #include <sound/initval.h>
  12. #include <sound/hda_codec.h>
  13. #include <sound/hda_register.h>
  14. #define AZX_MAX_CODECS HDA_MAX_CODECS
  15. #define AZX_DEFAULT_CODECS 4
  16. /* driver quirks (capabilities) */
  17. /* bits 0-7 are used for indicating driver type */
  18. #define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
  19. #define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
  20. #define AZX_DCAPS_SNOOP_MASK (3 << 10) /* snoop type mask */
  21. #define AZX_DCAPS_SNOOP_OFF (1 << 12) /* snoop default off */
  22. #ifdef CONFIG_SND_HDA_I915
  23. #define AZX_DCAPS_I915_COMPONENT (1 << 13) /* bind with i915 gfx */
  24. #else
  25. #define AZX_DCAPS_I915_COMPONENT 0 /* NOP */
  26. #endif
  27. /* 14 unused */
  28. #define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
  29. #define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
  30. #define AZX_DCAPS_AMD_WORKAROUND (1 << 17) /* AMD-specific workaround */
  31. #define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
  32. /* 19 unused */
  33. #define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
  34. #define AZX_DCAPS_NO_ALIGN_BUFSIZE (1 << 21) /* no buffer size alignment */
  35. /* 22 unused */
  36. #define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
  37. /* 24 unused */
  38. #define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
  39. #define AZX_DCAPS_PM_RUNTIME (1 << 26) /* runtime PM support */
  40. #define AZX_DCAPS_RETRY_PROBE (1 << 27) /* retry probe if no codec is configured */
  41. #define AZX_DCAPS_CORBRP_SELF_CLEAR (1 << 28) /* CORBRP clears itself after reset */
  42. #define AZX_DCAPS_NO_MSI64 (1 << 29) /* Stick to 32-bit MSIs */
  43. #define AZX_DCAPS_SEPARATE_STREAM_TAG (1 << 30) /* capture and playback use separate stream tag */
  44. enum {
  45. AZX_SNOOP_TYPE_NONE,
  46. AZX_SNOOP_TYPE_SCH,
  47. AZX_SNOOP_TYPE_ATI,
  48. AZX_SNOOP_TYPE_NVIDIA,
  49. };
  50. struct azx_dev {
  51. struct hdac_stream core;
  52. unsigned int irq_pending:1;
  53. /*
  54. * For VIA:
  55. * A flag to ensure DMA position is 0
  56. * when link position is not greater than FIFO size
  57. */
  58. unsigned int insufficient:1;
  59. };
  60. #define azx_stream(dev) (&(dev)->core)
  61. #define stream_to_azx_dev(s) container_of(s, struct azx_dev, core)
  62. struct azx;
  63. /* Functions to read/write to hda registers. */
  64. struct hda_controller_ops {
  65. /* Disable msi if supported, PCI only */
  66. int (*disable_msi_reset_irq)(struct azx *);
  67. /* Check if current position is acceptable */
  68. int (*position_check)(struct azx *chip, struct azx_dev *azx_dev);
  69. /* enable/disable the link power */
  70. int (*link_power)(struct azx *chip, bool enable);
  71. };
  72. struct azx_pcm {
  73. struct azx *chip;
  74. struct snd_pcm *pcm;
  75. struct hda_codec *codec;
  76. struct hda_pcm *info;
  77. struct list_head list;
  78. };
  79. typedef unsigned int (*azx_get_pos_callback_t)(struct azx *, struct azx_dev *);
  80. typedef int (*azx_get_delay_callback_t)(struct azx *, struct azx_dev *, unsigned int pos);
  81. struct azx {
  82. struct hda_bus bus;
  83. struct snd_card *card;
  84. struct pci_dev *pci;
  85. int dev_index;
  86. /* chip type specific */
  87. int driver_type;
  88. unsigned int driver_caps;
  89. int playback_streams;
  90. int playback_index_offset;
  91. int capture_streams;
  92. int capture_index_offset;
  93. int num_streams;
  94. int jackpoll_interval; /* jack poll interval in jiffies */
  95. /* Register interaction. */
  96. const struct hda_controller_ops *ops;
  97. /* position adjustment callbacks */
  98. azx_get_pos_callback_t get_position[2];
  99. azx_get_delay_callback_t get_delay[2];
  100. /* locks */
  101. struct mutex open_mutex; /* Prevents concurrent open/close operations */
  102. /* PCM */
  103. struct list_head pcm_list; /* azx_pcm list */
  104. /* HD codec */
  105. int codec_probe_mask; /* copied from probe_mask option */
  106. unsigned int beep_mode;
  107. bool ctl_dev_id;
  108. #ifdef CONFIG_SND_HDA_PATCH_LOADER
  109. const struct firmware *fw;
  110. #endif
  111. /* flags */
  112. int bdl_pos_adj;
  113. unsigned int running:1;
  114. unsigned int fallback_to_single_cmd:1;
  115. unsigned int single_cmd:1;
  116. unsigned int msi:1;
  117. unsigned int probing:1; /* codec probing phase */
  118. unsigned int snoop:1;
  119. unsigned int uc_buffer:1; /* non-cached pages for stream buffers */
  120. unsigned int align_buffer_size:1;
  121. unsigned int disabled:1; /* disabled by vga_switcheroo */
  122. unsigned int pm_prepared:1;
  123. /* GTS present */
  124. unsigned int gts_present:1;
  125. #ifdef CONFIG_SND_HDA_DSP_LOADER
  126. struct azx_dev saved_azx_dev;
  127. #endif
  128. };
  129. #define azx_bus(chip) (&(chip)->bus.core)
  130. #define bus_to_azx(_bus) container_of(_bus, struct azx, bus.core)
  131. static inline bool azx_snoop(struct azx *chip)
  132. {
  133. return !IS_ENABLED(CONFIG_X86) || chip->snoop;
  134. }
  135. /*
  136. * macros for easy use
  137. */
  138. #define azx_writel(chip, reg, value) \
  139. snd_hdac_chip_writel(azx_bus(chip), reg, value)
  140. #define azx_readl(chip, reg) \
  141. snd_hdac_chip_readl(azx_bus(chip), reg)
  142. #define azx_writew(chip, reg, value) \
  143. snd_hdac_chip_writew(azx_bus(chip), reg, value)
  144. #define azx_readw(chip, reg) \
  145. snd_hdac_chip_readw(azx_bus(chip), reg)
  146. #define azx_writeb(chip, reg, value) \
  147. snd_hdac_chip_writeb(azx_bus(chip), reg, value)
  148. #define azx_readb(chip, reg) \
  149. snd_hdac_chip_readb(azx_bus(chip), reg)
  150. #define azx_has_pm_runtime(chip) \
  151. ((chip)->driver_caps & AZX_DCAPS_PM_RUNTIME)
  152. /* PCM setup */
  153. static inline struct azx_dev *get_azx_dev(struct snd_pcm_substream *substream)
  154. {
  155. return substream->runtime->private_data;
  156. }
  157. unsigned int azx_get_position(struct azx *chip, struct azx_dev *azx_dev);
  158. unsigned int azx_get_pos_lpib(struct azx *chip, struct azx_dev *azx_dev);
  159. unsigned int azx_get_pos_posbuf(struct azx *chip, struct azx_dev *azx_dev);
  160. /* Stream control. */
  161. void azx_stop_all_streams(struct azx *chip);
  162. /* Allocation functions. */
  163. #define azx_alloc_stream_pages(chip) \
  164. snd_hdac_bus_alloc_stream_pages(azx_bus(chip))
  165. #define azx_free_stream_pages(chip) \
  166. snd_hdac_bus_free_stream_pages(azx_bus(chip))
  167. /* Low level azx interface */
  168. void azx_init_chip(struct azx *chip, bool full_reset);
  169. void azx_stop_chip(struct azx *chip);
  170. #define azx_enter_link_reset(chip) \
  171. snd_hdac_bus_enter_link_reset(azx_bus(chip))
  172. irqreturn_t azx_interrupt(int irq, void *dev_id);
  173. /* Codec interface */
  174. int azx_bus_init(struct azx *chip, const char *model);
  175. int azx_probe_codecs(struct azx *chip, unsigned int max_slots);
  176. int azx_codec_configure(struct azx *chip);
  177. int azx_init_streams(struct azx *chip);
  178. void azx_free_streams(struct azx *chip);
  179. #endif /* __SOUND_HDA_CONTROLLER_H */