ca0132_regs.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * HD audio interface patch for Creative CA0132 chip.
  4. * CA0132 registers defines.
  5. *
  6. * Copyright (c) 2011, Creative Technology Ltd.
  7. */
  8. #ifndef __CA0132_REGS_H
  9. #define __CA0132_REGS_H
  10. #define DSP_CHIP_OFFSET 0x100000
  11. #define DSP_DBGCNTL_MODULE_OFFSET 0xE30
  12. #define DSP_DBGCNTL_INST_OFFSET \
  13. (DSP_CHIP_OFFSET + DSP_DBGCNTL_MODULE_OFFSET)
  14. #define DSP_DBGCNTL_EXEC_LOBIT 0x0
  15. #define DSP_DBGCNTL_EXEC_HIBIT 0x3
  16. #define DSP_DBGCNTL_EXEC_MASK 0xF
  17. #define DSP_DBGCNTL_SS_LOBIT 0x4
  18. #define DSP_DBGCNTL_SS_HIBIT 0x7
  19. #define DSP_DBGCNTL_SS_MASK 0xF0
  20. #define DSP_DBGCNTL_STATE_LOBIT 0xA
  21. #define DSP_DBGCNTL_STATE_HIBIT 0xD
  22. #define DSP_DBGCNTL_STATE_MASK 0x3C00
  23. #define XRAM_CHIP_OFFSET 0x0
  24. #define XRAM_XRAM_CHANNEL_COUNT 0xE000
  25. #define XRAM_XRAM_MODULE_OFFSET 0x0
  26. #define XRAM_XRAM_CHAN_INCR 4
  27. #define XRAM_XRAM_INST_OFFSET(_chan) \
  28. (XRAM_CHIP_OFFSET + XRAM_XRAM_MODULE_OFFSET + \
  29. (_chan * XRAM_XRAM_CHAN_INCR))
  30. #define YRAM_CHIP_OFFSET 0x40000
  31. #define YRAM_YRAM_CHANNEL_COUNT 0x8000
  32. #define YRAM_YRAM_MODULE_OFFSET 0x0
  33. #define YRAM_YRAM_CHAN_INCR 4
  34. #define YRAM_YRAM_INST_OFFSET(_chan) \
  35. (YRAM_CHIP_OFFSET + YRAM_YRAM_MODULE_OFFSET + \
  36. (_chan * YRAM_YRAM_CHAN_INCR))
  37. #define UC_CHIP_OFFSET 0x80000
  38. #define UC_UC_CHANNEL_COUNT 0x10000
  39. #define UC_UC_MODULE_OFFSET 0x0
  40. #define UC_UC_CHAN_INCR 4
  41. #define UC_UC_INST_OFFSET(_chan) \
  42. (UC_CHIP_OFFSET + UC_UC_MODULE_OFFSET + \
  43. (_chan * UC_UC_CHAN_INCR))
  44. #define AXRAM_CHIP_OFFSET 0x3C000
  45. #define AXRAM_AXRAM_CHANNEL_COUNT 0x1000
  46. #define AXRAM_AXRAM_MODULE_OFFSET 0x0
  47. #define AXRAM_AXRAM_CHAN_INCR 4
  48. #define AXRAM_AXRAM_INST_OFFSET(_chan) \
  49. (AXRAM_CHIP_OFFSET + AXRAM_AXRAM_MODULE_OFFSET + \
  50. (_chan * AXRAM_AXRAM_CHAN_INCR))
  51. #define AYRAM_CHIP_OFFSET 0x78000
  52. #define AYRAM_AYRAM_CHANNEL_COUNT 0x1000
  53. #define AYRAM_AYRAM_MODULE_OFFSET 0x0
  54. #define AYRAM_AYRAM_CHAN_INCR 4
  55. #define AYRAM_AYRAM_INST_OFFSET(_chan) \
  56. (AYRAM_CHIP_OFFSET + AYRAM_AYRAM_MODULE_OFFSET + \
  57. (_chan * AYRAM_AYRAM_CHAN_INCR))
  58. #define DSPDMAC_CHIP_OFFSET 0x110000
  59. #define DSPDMAC_DMA_CFG_CHANNEL_COUNT 12
  60. #define DSPDMAC_DMACFG_MODULE_OFFSET 0xF00
  61. #define DSPDMAC_DMACFG_CHAN_INCR 0x10
  62. #define DSPDMAC_DMACFG_INST_OFFSET(_chan) \
  63. (DSPDMAC_CHIP_OFFSET + DSPDMAC_DMACFG_MODULE_OFFSET + \
  64. (_chan * DSPDMAC_DMACFG_CHAN_INCR))
  65. #define DSPDMAC_DMACFG_DBADR_LOBIT 0x0
  66. #define DSPDMAC_DMACFG_DBADR_HIBIT 0x10
  67. #define DSPDMAC_DMACFG_DBADR_MASK 0x1FFFF
  68. #define DSPDMAC_DMACFG_LP_LOBIT 0x11
  69. #define DSPDMAC_DMACFG_LP_HIBIT 0x11
  70. #define DSPDMAC_DMACFG_LP_MASK 0x20000
  71. #define DSPDMAC_DMACFG_AINCR_LOBIT 0x12
  72. #define DSPDMAC_DMACFG_AINCR_HIBIT 0x12
  73. #define DSPDMAC_DMACFG_AINCR_MASK 0x40000
  74. #define DSPDMAC_DMACFG_DWR_LOBIT 0x13
  75. #define DSPDMAC_DMACFG_DWR_HIBIT 0x13
  76. #define DSPDMAC_DMACFG_DWR_MASK 0x80000
  77. #define DSPDMAC_DMACFG_AJUMP_LOBIT 0x14
  78. #define DSPDMAC_DMACFG_AJUMP_HIBIT 0x17
  79. #define DSPDMAC_DMACFG_AJUMP_MASK 0xF00000
  80. #define DSPDMAC_DMACFG_AMODE_LOBIT 0x18
  81. #define DSPDMAC_DMACFG_AMODE_HIBIT 0x19
  82. #define DSPDMAC_DMACFG_AMODE_MASK 0x3000000
  83. #define DSPDMAC_DMACFG_LK_LOBIT 0x1A
  84. #define DSPDMAC_DMACFG_LK_HIBIT 0x1A
  85. #define DSPDMAC_DMACFG_LK_MASK 0x4000000
  86. #define DSPDMAC_DMACFG_AICS_LOBIT 0x1B
  87. #define DSPDMAC_DMACFG_AICS_HIBIT 0x1F
  88. #define DSPDMAC_DMACFG_AICS_MASK 0xF8000000
  89. #define DSPDMAC_DMACFG_LP_SINGLE 0
  90. #define DSPDMAC_DMACFG_LP_LOOPING 1
  91. #define DSPDMAC_DMACFG_AINCR_XANDY 0
  92. #define DSPDMAC_DMACFG_AINCR_XORY 1
  93. #define DSPDMAC_DMACFG_DWR_DMA_RD 0
  94. #define DSPDMAC_DMACFG_DWR_DMA_WR 1
  95. #define DSPDMAC_DMACFG_AMODE_LINEAR 0
  96. #define DSPDMAC_DMACFG_AMODE_RSV1 1
  97. #define DSPDMAC_DMACFG_AMODE_WINTLV 2
  98. #define DSPDMAC_DMACFG_AMODE_GINTLV 3
  99. #define DSPDMAC_DSP_ADR_OFS_CHANNEL_COUNT 12
  100. #define DSPDMAC_DSPADROFS_MODULE_OFFSET 0xF04
  101. #define DSPDMAC_DSPADROFS_CHAN_INCR 0x10
  102. #define DSPDMAC_DSPADROFS_INST_OFFSET(_chan) \
  103. (DSPDMAC_CHIP_OFFSET + DSPDMAC_DSPADROFS_MODULE_OFFSET + \
  104. (_chan * DSPDMAC_DSPADROFS_CHAN_INCR))
  105. #define DSPDMAC_DSPADROFS_COFS_LOBIT 0x0
  106. #define DSPDMAC_DSPADROFS_COFS_HIBIT 0xF
  107. #define DSPDMAC_DSPADROFS_COFS_MASK 0xFFFF
  108. #define DSPDMAC_DSPADROFS_BOFS_LOBIT 0x10
  109. #define DSPDMAC_DSPADROFS_BOFS_HIBIT 0x1F
  110. #define DSPDMAC_DSPADROFS_BOFS_MASK 0xFFFF0000
  111. #define DSPDMAC_DSP_ADR_WOFS_CHANNEL_COUNT 12
  112. #define DSPDMAC_DSPADRWOFS_MODULE_OFFSET 0xF04
  113. #define DSPDMAC_DSPADRWOFS_CHAN_INCR 0x10
  114. #define DSPDMAC_DSPADRWOFS_INST_OFFSET(_chan) \
  115. (DSPDMAC_CHIP_OFFSET + DSPDMAC_DSPADRWOFS_MODULE_OFFSET + \
  116. (_chan * DSPDMAC_DSPADRWOFS_CHAN_INCR))
  117. #define DSPDMAC_DSPADRWOFS_WCOFS_LOBIT 0x0
  118. #define DSPDMAC_DSPADRWOFS_WCOFS_HIBIT 0xA
  119. #define DSPDMAC_DSPADRWOFS_WCOFS_MASK 0x7FF
  120. #define DSPDMAC_DSPADRWOFS_WCBFR_LOBIT 0xB
  121. #define DSPDMAC_DSPADRWOFS_WCBFR_HIBIT 0xF
  122. #define DSPDMAC_DSPADRWOFS_WCBFR_MASK 0xF800
  123. #define DSPDMAC_DSPADRWOFS_WBOFS_LOBIT 0x10
  124. #define DSPDMAC_DSPADRWOFS_WBOFS_HIBIT 0x1A
  125. #define DSPDMAC_DSPADRWOFS_WBOFS_MASK 0x7FF0000
  126. #define DSPDMAC_DSPADRWOFS_WBBFR_LOBIT 0x1B
  127. #define DSPDMAC_DSPADRWOFS_WBBFR_HIBIT 0x1F
  128. #define DSPDMAC_DSPADRWOFS_WBBFR_MASK 0xF8000000
  129. #define DSPDMAC_DSP_ADR_GOFS_CHANNEL_COUNT 12
  130. #define DSPDMAC_DSPADRGOFS_MODULE_OFFSET 0xF04
  131. #define DSPDMAC_DSPADRGOFS_CHAN_INCR 0x10
  132. #define DSPDMAC_DSPADRGOFS_INST_OFFSET(_chan) \
  133. (DSPDMAC_CHIP_OFFSET + DSPDMAC_DSPADRGOFS_MODULE_OFFSET + \
  134. (_chan * DSPDMAC_DSPADRGOFS_CHAN_INCR))
  135. #define DSPDMAC_DSPADRGOFS_GCOFS_LOBIT 0x0
  136. #define DSPDMAC_DSPADRGOFS_GCOFS_HIBIT 0x9
  137. #define DSPDMAC_DSPADRGOFS_GCOFS_MASK 0x3FF
  138. #define DSPDMAC_DSPADRGOFS_GCS_LOBIT 0xA
  139. #define DSPDMAC_DSPADRGOFS_GCS_HIBIT 0xC
  140. #define DSPDMAC_DSPADRGOFS_GCS_MASK 0x1C00
  141. #define DSPDMAC_DSPADRGOFS_GCBFR_LOBIT 0xD
  142. #define DSPDMAC_DSPADRGOFS_GCBFR_HIBIT 0xF
  143. #define DSPDMAC_DSPADRGOFS_GCBFR_MASK 0xE000
  144. #define DSPDMAC_DSPADRGOFS_GBOFS_LOBIT 0x10
  145. #define DSPDMAC_DSPADRGOFS_GBOFS_HIBIT 0x19
  146. #define DSPDMAC_DSPADRGOFS_GBOFS_MASK 0x3FF0000
  147. #define DSPDMAC_DSPADRGOFS_GBS_LOBIT 0x1A
  148. #define DSPDMAC_DSPADRGOFS_GBS_HIBIT 0x1C
  149. #define DSPDMAC_DSPADRGOFS_GBS_MASK 0x1C000000
  150. #define DSPDMAC_DSPADRGOFS_GBBFR_LOBIT 0x1D
  151. #define DSPDMAC_DSPADRGOFS_GBBFR_HIBIT 0x1F
  152. #define DSPDMAC_DSPADRGOFS_GBBFR_MASK 0xE0000000
  153. #define DSPDMAC_XFR_CNT_CHANNEL_COUNT 12
  154. #define DSPDMAC_XFRCNT_MODULE_OFFSET 0xF08
  155. #define DSPDMAC_XFRCNT_CHAN_INCR 0x10
  156. #define DSPDMAC_XFRCNT_INST_OFFSET(_chan) \
  157. (DSPDMAC_CHIP_OFFSET + DSPDMAC_XFRCNT_MODULE_OFFSET + \
  158. (_chan * DSPDMAC_XFRCNT_CHAN_INCR))
  159. #define DSPDMAC_XFRCNT_CCNT_LOBIT 0x0
  160. #define DSPDMAC_XFRCNT_CCNT_HIBIT 0xF
  161. #define DSPDMAC_XFRCNT_CCNT_MASK 0xFFFF
  162. #define DSPDMAC_XFRCNT_BCNT_LOBIT 0x10
  163. #define DSPDMAC_XFRCNT_BCNT_HIBIT 0x1F
  164. #define DSPDMAC_XFRCNT_BCNT_MASK 0xFFFF0000
  165. #define DSPDMAC_IRQ_CNT_CHANNEL_COUNT 12
  166. #define DSPDMAC_IRQCNT_MODULE_OFFSET 0xF0C
  167. #define DSPDMAC_IRQCNT_CHAN_INCR 0x10
  168. #define DSPDMAC_IRQCNT_INST_OFFSET(_chan) \
  169. (DSPDMAC_CHIP_OFFSET + DSPDMAC_IRQCNT_MODULE_OFFSET + \
  170. (_chan * DSPDMAC_IRQCNT_CHAN_INCR))
  171. #define DSPDMAC_IRQCNT_CICNT_LOBIT 0x0
  172. #define DSPDMAC_IRQCNT_CICNT_HIBIT 0xF
  173. #define DSPDMAC_IRQCNT_CICNT_MASK 0xFFFF
  174. #define DSPDMAC_IRQCNT_BICNT_LOBIT 0x10
  175. #define DSPDMAC_IRQCNT_BICNT_HIBIT 0x1F
  176. #define DSPDMAC_IRQCNT_BICNT_MASK 0xFFFF0000
  177. #define DSPDMAC_AUD_CHSEL_CHANNEL_COUNT 12
  178. #define DSPDMAC_AUDCHSEL_MODULE_OFFSET 0xFC0
  179. #define DSPDMAC_AUDCHSEL_CHAN_INCR 0x4
  180. #define DSPDMAC_AUDCHSEL_INST_OFFSET(_chan) \
  181. (DSPDMAC_CHIP_OFFSET + DSPDMAC_AUDCHSEL_MODULE_OFFSET + \
  182. (_chan * DSPDMAC_AUDCHSEL_CHAN_INCR))
  183. #define DSPDMAC_AUDCHSEL_ACS_LOBIT 0x0
  184. #define DSPDMAC_AUDCHSEL_ACS_HIBIT 0x1F
  185. #define DSPDMAC_AUDCHSEL_ACS_MASK 0xFFFFFFFF
  186. #define DSPDMAC_CHNLSTART_MODULE_OFFSET 0xFF0
  187. #define DSPDMAC_CHNLSTART_INST_OFFSET \
  188. (DSPDMAC_CHIP_OFFSET + DSPDMAC_CHNLSTART_MODULE_OFFSET)
  189. #define DSPDMAC_CHNLSTART_EN_LOBIT 0x0
  190. #define DSPDMAC_CHNLSTART_EN_HIBIT 0xB
  191. #define DSPDMAC_CHNLSTART_EN_MASK 0xFFF
  192. #define DSPDMAC_CHNLSTART_VAI1_LOBIT 0xC
  193. #define DSPDMAC_CHNLSTART_VAI1_HIBIT 0xF
  194. #define DSPDMAC_CHNLSTART_VAI1_MASK 0xF000
  195. #define DSPDMAC_CHNLSTART_DIS_LOBIT 0x10
  196. #define DSPDMAC_CHNLSTART_DIS_HIBIT 0x1B
  197. #define DSPDMAC_CHNLSTART_DIS_MASK 0xFFF0000
  198. #define DSPDMAC_CHNLSTART_VAI2_LOBIT 0x1C
  199. #define DSPDMAC_CHNLSTART_VAI2_HIBIT 0x1F
  200. #define DSPDMAC_CHNLSTART_VAI2_MASK 0xF0000000
  201. #define DSPDMAC_CHNLSTATUS_MODULE_OFFSET 0xFF4
  202. #define DSPDMAC_CHNLSTATUS_INST_OFFSET \
  203. (DSPDMAC_CHIP_OFFSET + DSPDMAC_CHNLSTATUS_MODULE_OFFSET)
  204. #define DSPDMAC_CHNLSTATUS_ISC_LOBIT 0x0
  205. #define DSPDMAC_CHNLSTATUS_ISC_HIBIT 0xB
  206. #define DSPDMAC_CHNLSTATUS_ISC_MASK 0xFFF
  207. #define DSPDMAC_CHNLSTATUS_AOO_LOBIT 0xC
  208. #define DSPDMAC_CHNLSTATUS_AOO_HIBIT 0xC
  209. #define DSPDMAC_CHNLSTATUS_AOO_MASK 0x1000
  210. #define DSPDMAC_CHNLSTATUS_AOU_LOBIT 0xD
  211. #define DSPDMAC_CHNLSTATUS_AOU_HIBIT 0xD
  212. #define DSPDMAC_CHNLSTATUS_AOU_MASK 0x2000
  213. #define DSPDMAC_CHNLSTATUS_AIO_LOBIT 0xE
  214. #define DSPDMAC_CHNLSTATUS_AIO_HIBIT 0xE
  215. #define DSPDMAC_CHNLSTATUS_AIO_MASK 0x4000
  216. #define DSPDMAC_CHNLSTATUS_AIU_LOBIT 0xF
  217. #define DSPDMAC_CHNLSTATUS_AIU_HIBIT 0xF
  218. #define DSPDMAC_CHNLSTATUS_AIU_MASK 0x8000
  219. #define DSPDMAC_CHNLSTATUS_IEN_LOBIT 0x10
  220. #define DSPDMAC_CHNLSTATUS_IEN_HIBIT 0x1B
  221. #define DSPDMAC_CHNLSTATUS_IEN_MASK 0xFFF0000
  222. #define DSPDMAC_CHNLSTATUS_VAI0_LOBIT 0x1C
  223. #define DSPDMAC_CHNLSTATUS_VAI0_HIBIT 0x1F
  224. #define DSPDMAC_CHNLSTATUS_VAI0_MASK 0xF0000000
  225. #define DSPDMAC_CHNLPROP_MODULE_OFFSET 0xFF8
  226. #define DSPDMAC_CHNLPROP_INST_OFFSET \
  227. (DSPDMAC_CHIP_OFFSET + DSPDMAC_CHNLPROP_MODULE_OFFSET)
  228. #define DSPDMAC_CHNLPROP_DCON_LOBIT 0x0
  229. #define DSPDMAC_CHNLPROP_DCON_HIBIT 0xB
  230. #define DSPDMAC_CHNLPROP_DCON_MASK 0xFFF
  231. #define DSPDMAC_CHNLPROP_FFS_LOBIT 0xC
  232. #define DSPDMAC_CHNLPROP_FFS_HIBIT 0xC
  233. #define DSPDMAC_CHNLPROP_FFS_MASK 0x1000
  234. #define DSPDMAC_CHNLPROP_NAJ_LOBIT 0xD
  235. #define DSPDMAC_CHNLPROP_NAJ_HIBIT 0xD
  236. #define DSPDMAC_CHNLPROP_NAJ_MASK 0x2000
  237. #define DSPDMAC_CHNLPROP_ENH_LOBIT 0xE
  238. #define DSPDMAC_CHNLPROP_ENH_HIBIT 0xE
  239. #define DSPDMAC_CHNLPROP_ENH_MASK 0x4000
  240. #define DSPDMAC_CHNLPROP_MSPCE_LOBIT 0x10
  241. #define DSPDMAC_CHNLPROP_MSPCE_HIBIT 0x1B
  242. #define DSPDMAC_CHNLPROP_MSPCE_MASK 0xFFF0000
  243. #define DSPDMAC_CHNLPROP_AC_LOBIT 0x1C
  244. #define DSPDMAC_CHNLPROP_AC_HIBIT 0x1F
  245. #define DSPDMAC_CHNLPROP_AC_MASK 0xF0000000
  246. #define DSPDMAC_ACTIVE_MODULE_OFFSET 0xFFC
  247. #define DSPDMAC_ACTIVE_INST_OFFSET \
  248. (DSPDMAC_CHIP_OFFSET + DSPDMAC_ACTIVE_MODULE_OFFSET)
  249. #define DSPDMAC_ACTIVE_AAR_LOBIT 0x0
  250. #define DSPDMAC_ACTIVE_AAR_HIBIT 0xB
  251. #define DSPDMAC_ACTIVE_AAR_MASK 0xFFF
  252. #define DSPDMAC_ACTIVE_WFR_LOBIT 0xC
  253. #define DSPDMAC_ACTIVE_WFR_HIBIT 0x17
  254. #define DSPDMAC_ACTIVE_WFR_MASK 0xFFF000
  255. #define DSP_AUX_MEM_BASE 0xE000
  256. #define INVALID_CHIP_ADDRESS (~0U)
  257. #define X_SIZE (XRAM_XRAM_CHANNEL_COUNT * XRAM_XRAM_CHAN_INCR)
  258. #define Y_SIZE (YRAM_YRAM_CHANNEL_COUNT * YRAM_YRAM_CHAN_INCR)
  259. #define AX_SIZE (AXRAM_AXRAM_CHANNEL_COUNT * AXRAM_AXRAM_CHAN_INCR)
  260. #define AY_SIZE (AYRAM_AYRAM_CHANNEL_COUNT * AYRAM_AYRAM_CHAN_INCR)
  261. #define UC_SIZE (UC_UC_CHANNEL_COUNT * UC_UC_CHAN_INCR)
  262. #define XEXT_SIZE (X_SIZE + AX_SIZE)
  263. #define YEXT_SIZE (Y_SIZE + AY_SIZE)
  264. #define U64K 0x10000UL
  265. #define X_END (XRAM_CHIP_OFFSET + X_SIZE)
  266. #define X_EXT (XRAM_CHIP_OFFSET + XEXT_SIZE)
  267. #define AX_END (XRAM_CHIP_OFFSET + U64K*4)
  268. #define Y_END (YRAM_CHIP_OFFSET + Y_SIZE)
  269. #define Y_EXT (YRAM_CHIP_OFFSET + YEXT_SIZE)
  270. #define AY_END (YRAM_CHIP_OFFSET + U64K*4)
  271. #define UC_END (UC_CHIP_OFFSET + UC_SIZE)
  272. #define X_RANGE_MAIN(a, s) \
  273. (((a)+((s)-1)*XRAM_XRAM_CHAN_INCR < X_END))
  274. #define X_RANGE_AUX(a, s) \
  275. (((a) >= X_END) && ((a)+((s)-1)*XRAM_XRAM_CHAN_INCR < AX_END))
  276. #define X_RANGE_EXT(a, s) \
  277. (((a)+((s)-1)*XRAM_XRAM_CHAN_INCR < X_EXT))
  278. #define X_RANGE_ALL(a, s) \
  279. (((a)+((s)-1)*XRAM_XRAM_CHAN_INCR < AX_END))
  280. #define Y_RANGE_MAIN(a, s) \
  281. (((a) >= YRAM_CHIP_OFFSET) && \
  282. ((a)+((s)-1)*YRAM_YRAM_CHAN_INCR < Y_END))
  283. #define Y_RANGE_AUX(a, s) \
  284. (((a) >= Y_END) && \
  285. ((a)+((s)-1)*YRAM_YRAM_CHAN_INCR < AY_END))
  286. #define Y_RANGE_EXT(a, s) \
  287. (((a) >= YRAM_CHIP_OFFSET) && \
  288. ((a)+((s)-1)*YRAM_YRAM_CHAN_INCR < Y_EXT))
  289. #define Y_RANGE_ALL(a, s) \
  290. (((a) >= YRAM_CHIP_OFFSET) && \
  291. ((a)+((s)-1)*YRAM_YRAM_CHAN_INCR < AY_END))
  292. #define UC_RANGE(a, s) \
  293. (((a) >= UC_CHIP_OFFSET) && \
  294. ((a)+((s)-1)*UC_UC_CHAN_INCR < UC_END))
  295. #define X_OFF(a) \
  296. (((a) - XRAM_CHIP_OFFSET) / XRAM_XRAM_CHAN_INCR)
  297. #define AX_OFF(a) \
  298. (((a) % (AXRAM_AXRAM_CHANNEL_COUNT * \
  299. AXRAM_AXRAM_CHAN_INCR)) / AXRAM_AXRAM_CHAN_INCR)
  300. #define Y_OFF(a) \
  301. (((a) - YRAM_CHIP_OFFSET) / YRAM_YRAM_CHAN_INCR)
  302. #define AY_OFF(a) \
  303. (((a) % (AYRAM_AYRAM_CHANNEL_COUNT * \
  304. AYRAM_AYRAM_CHAN_INCR)) / AYRAM_AYRAM_CHAN_INCR)
  305. #define UC_OFF(a) (((a) - UC_CHIP_OFFSET) / UC_UC_CHAN_INCR)
  306. #define X_EXT_MAIN_SIZE(a) (XRAM_XRAM_CHANNEL_COUNT - X_OFF(a))
  307. #define X_EXT_AUX_SIZE(a, s) ((s) - X_EXT_MAIN_SIZE(a))
  308. #define Y_EXT_MAIN_SIZE(a) (YRAM_YRAM_CHANNEL_COUNT - Y_OFF(a))
  309. #define Y_EXT_AUX_SIZE(a, s) ((s) - Y_EXT_MAIN_SIZE(a))
  310. #endif