ce4100.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright(c) 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Contact Information:
  6. * Intel Corporation
  7. * 2200 Mission College Blvd.
  8. * Santa Clara, CA 97052
  9. *
  10. * This provides access methods for PCI registers that mis-behave on
  11. * the CE4100. Each register can be assigned a private init, read and
  12. * write routine. The exception to this is the bridge device. The
  13. * bridge device is the only device on bus zero (0) that requires any
  14. * fixup so it is a special case ATM
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <asm/ce4100.h>
  20. #include <asm/pci_x86.h>
  21. struct sim_reg {
  22. u32 value;
  23. u32 mask;
  24. };
  25. struct sim_dev_reg {
  26. int dev_func;
  27. int reg;
  28. void (*init)(struct sim_dev_reg *reg);
  29. void (*read)(struct sim_dev_reg *reg, u32 *value);
  30. void (*write)(struct sim_dev_reg *reg, u32 value);
  31. struct sim_reg sim_reg;
  32. };
  33. struct sim_reg_op {
  34. void (*init)(struct sim_dev_reg *reg);
  35. void (*read)(struct sim_dev_reg *reg, u32 value);
  36. void (*write)(struct sim_dev_reg *reg, u32 value);
  37. };
  38. #define MB (1024 * 1024)
  39. #define KB (1024)
  40. #define SIZE_TO_MASK(size) (~(size - 1))
  41. #define DEFINE_REG(device, func, offset, size, init_op, read_op, write_op)\
  42. { PCI_DEVFN(device, func), offset, init_op, read_op, write_op,\
  43. {0, SIZE_TO_MASK(size)} },
  44. /*
  45. * All read/write functions are called with pci_config_lock held.
  46. */
  47. static void reg_init(struct sim_dev_reg *reg)
  48. {
  49. pci_direct_conf1.read(0, 1, reg->dev_func, reg->reg, 4,
  50. &reg->sim_reg.value);
  51. }
  52. static void reg_read(struct sim_dev_reg *reg, u32 *value)
  53. {
  54. *value = reg->sim_reg.value;
  55. }
  56. static void reg_write(struct sim_dev_reg *reg, u32 value)
  57. {
  58. reg->sim_reg.value = (value & reg->sim_reg.mask) |
  59. (reg->sim_reg.value & ~reg->sim_reg.mask);
  60. }
  61. static void sata_reg_init(struct sim_dev_reg *reg)
  62. {
  63. pci_direct_conf1.read(0, 1, PCI_DEVFN(14, 0), 0x10, 4,
  64. &reg->sim_reg.value);
  65. reg->sim_reg.value += 0x400;
  66. }
  67. static void ehci_reg_read(struct sim_dev_reg *reg, u32 *value)
  68. {
  69. reg_read(reg, value);
  70. if (*value != reg->sim_reg.mask)
  71. *value |= 0x100;
  72. }
  73. void sata_revid_init(struct sim_dev_reg *reg)
  74. {
  75. reg->sim_reg.value = 0x01060100;
  76. reg->sim_reg.mask = 0;
  77. }
  78. static void sata_revid_read(struct sim_dev_reg *reg, u32 *value)
  79. {
  80. reg_read(reg, value);
  81. }
  82. static void reg_noirq_read(struct sim_dev_reg *reg, u32 *value)
  83. {
  84. /* force interrupt pin value to 0 */
  85. *value = reg->sim_reg.value & 0xfff00ff;
  86. }
  87. static struct sim_dev_reg bus1_fixups[] = {
  88. DEFINE_REG(2, 0, 0x10, (16*MB), reg_init, reg_read, reg_write)
  89. DEFINE_REG(2, 0, 0x14, (256), reg_init, reg_read, reg_write)
  90. DEFINE_REG(2, 1, 0x10, (64*KB), reg_init, reg_read, reg_write)
  91. DEFINE_REG(3, 0, 0x10, (64*KB), reg_init, reg_read, reg_write)
  92. DEFINE_REG(4, 0, 0x10, (128*KB), reg_init, reg_read, reg_write)
  93. DEFINE_REG(4, 1, 0x10, (128*KB), reg_init, reg_read, reg_write)
  94. DEFINE_REG(6, 0, 0x10, (512*KB), reg_init, reg_read, reg_write)
  95. DEFINE_REG(6, 1, 0x10, (512*KB), reg_init, reg_read, reg_write)
  96. DEFINE_REG(6, 2, 0x10, (64*KB), reg_init, reg_read, reg_write)
  97. DEFINE_REG(8, 0, 0x10, (1*MB), reg_init, reg_read, reg_write)
  98. DEFINE_REG(8, 1, 0x10, (64*KB), reg_init, reg_read, reg_write)
  99. DEFINE_REG(8, 2, 0x10, (64*KB), reg_init, reg_read, reg_write)
  100. DEFINE_REG(9, 0, 0x10 , (1*MB), reg_init, reg_read, reg_write)
  101. DEFINE_REG(9, 0, 0x14, (64*KB), reg_init, reg_read, reg_write)
  102. DEFINE_REG(10, 0, 0x10, (256), reg_init, reg_read, reg_write)
  103. DEFINE_REG(10, 0, 0x14, (256*MB), reg_init, reg_read, reg_write)
  104. DEFINE_REG(11, 0, 0x10, (256), reg_init, reg_read, reg_write)
  105. DEFINE_REG(11, 0, 0x14, (256), reg_init, reg_read, reg_write)
  106. DEFINE_REG(11, 1, 0x10, (256), reg_init, reg_read, reg_write)
  107. DEFINE_REG(11, 2, 0x10, (256), reg_init, reg_read, reg_write)
  108. DEFINE_REG(11, 2, 0x14, (256), reg_init, reg_read, reg_write)
  109. DEFINE_REG(11, 2, 0x18, (256), reg_init, reg_read, reg_write)
  110. DEFINE_REG(11, 3, 0x10, (256), reg_init, reg_read, reg_write)
  111. DEFINE_REG(11, 3, 0x14, (256), reg_init, reg_read, reg_write)
  112. DEFINE_REG(11, 4, 0x10, (256), reg_init, reg_read, reg_write)
  113. DEFINE_REG(11, 5, 0x10, (64*KB), reg_init, reg_read, reg_write)
  114. DEFINE_REG(11, 6, 0x10, (256), reg_init, reg_read, reg_write)
  115. DEFINE_REG(11, 7, 0x10, (64*KB), reg_init, reg_read, reg_write)
  116. DEFINE_REG(11, 7, 0x3c, 256, reg_init, reg_noirq_read, reg_write)
  117. DEFINE_REG(12, 0, 0x10, (128*KB), reg_init, reg_read, reg_write)
  118. DEFINE_REG(12, 0, 0x14, (256), reg_init, reg_read, reg_write)
  119. DEFINE_REG(12, 1, 0x10, (1024), reg_init, reg_read, reg_write)
  120. DEFINE_REG(13, 0, 0x10, (32*KB), reg_init, ehci_reg_read, reg_write)
  121. DEFINE_REG(13, 1, 0x10, (32*KB), reg_init, ehci_reg_read, reg_write)
  122. DEFINE_REG(14, 0, 0x8, 0, sata_revid_init, sata_revid_read, 0)
  123. DEFINE_REG(14, 0, 0x10, 0, reg_init, reg_read, reg_write)
  124. DEFINE_REG(14, 0, 0x14, 0, reg_init, reg_read, reg_write)
  125. DEFINE_REG(14, 0, 0x18, 0, reg_init, reg_read, reg_write)
  126. DEFINE_REG(14, 0, 0x1C, 0, reg_init, reg_read, reg_write)
  127. DEFINE_REG(14, 0, 0x20, 0, reg_init, reg_read, reg_write)
  128. DEFINE_REG(14, 0, 0x24, (0x200), sata_reg_init, reg_read, reg_write)
  129. DEFINE_REG(15, 0, 0x10, (64*KB), reg_init, reg_read, reg_write)
  130. DEFINE_REG(15, 0, 0x14, (64*KB), reg_init, reg_read, reg_write)
  131. DEFINE_REG(16, 0, 0x10, (64*KB), reg_init, reg_read, reg_write)
  132. DEFINE_REG(16, 0, 0x14, (64*MB), reg_init, reg_read, reg_write)
  133. DEFINE_REG(16, 0, 0x18, (64*MB), reg_init, reg_read, reg_write)
  134. DEFINE_REG(16, 0, 0x3c, 256, reg_init, reg_noirq_read, reg_write)
  135. DEFINE_REG(17, 0, 0x10, (128*KB), reg_init, reg_read, reg_write)
  136. DEFINE_REG(18, 0, 0x10, (1*KB), reg_init, reg_read, reg_write)
  137. DEFINE_REG(18, 0, 0x3c, 256, reg_init, reg_noirq_read, reg_write)
  138. };
  139. static void __init init_sim_regs(void)
  140. {
  141. int i;
  142. for (i = 0; i < ARRAY_SIZE(bus1_fixups); i++) {
  143. if (bus1_fixups[i].init)
  144. bus1_fixups[i].init(&bus1_fixups[i]);
  145. }
  146. }
  147. static inline void extract_bytes(u32 *value, int reg, int len)
  148. {
  149. uint32_t mask;
  150. *value >>= ((reg & 3) * 8);
  151. mask = 0xFFFFFFFF >> ((4 - len) * 8);
  152. *value &= mask;
  153. }
  154. int bridge_read(unsigned int devfn, int reg, int len, u32 *value)
  155. {
  156. u32 av_bridge_base, av_bridge_limit;
  157. int retval = 0;
  158. switch (reg) {
  159. /* Make BARs appear to not request any memory. */
  160. case PCI_BASE_ADDRESS_0:
  161. case PCI_BASE_ADDRESS_0 + 1:
  162. case PCI_BASE_ADDRESS_0 + 2:
  163. case PCI_BASE_ADDRESS_0 + 3:
  164. *value = 0;
  165. break;
  166. /* Since subordinate bus number register is hardwired
  167. * to zero and read only, so do the simulation.
  168. */
  169. case PCI_PRIMARY_BUS:
  170. if (len == 4)
  171. *value = 0x00010100;
  172. break;
  173. case PCI_SUBORDINATE_BUS:
  174. *value = 1;
  175. break;
  176. case PCI_MEMORY_BASE:
  177. case PCI_MEMORY_LIMIT:
  178. /* Get the A/V bridge base address. */
  179. pci_direct_conf1.read(0, 0, devfn,
  180. PCI_BASE_ADDRESS_0, 4, &av_bridge_base);
  181. av_bridge_limit = av_bridge_base + (512*MB - 1);
  182. av_bridge_limit >>= 16;
  183. av_bridge_limit &= 0xFFF0;
  184. av_bridge_base >>= 16;
  185. av_bridge_base &= 0xFFF0;
  186. if (reg == PCI_MEMORY_LIMIT)
  187. *value = av_bridge_limit;
  188. else if (len == 2)
  189. *value = av_bridge_base;
  190. else
  191. *value = (av_bridge_limit << 16) | av_bridge_base;
  192. break;
  193. /* Make prefetchable memory limit smaller than prefetchable
  194. * memory base, so not claim prefetchable memory space.
  195. */
  196. case PCI_PREF_MEMORY_BASE:
  197. *value = 0xFFF0;
  198. break;
  199. case PCI_PREF_MEMORY_LIMIT:
  200. *value = 0x0;
  201. break;
  202. /* Make IO limit smaller than IO base, so not claim IO space. */
  203. case PCI_IO_BASE:
  204. *value = 0xF0;
  205. break;
  206. case PCI_IO_LIMIT:
  207. *value = 0;
  208. break;
  209. default:
  210. retval = 1;
  211. }
  212. return retval;
  213. }
  214. static int ce4100_bus1_read(unsigned int devfn, int reg, int len, u32 *value)
  215. {
  216. unsigned long flags;
  217. int i;
  218. for (i = 0; i < ARRAY_SIZE(bus1_fixups); i++) {
  219. if (bus1_fixups[i].dev_func == devfn &&
  220. bus1_fixups[i].reg == (reg & ~3) &&
  221. bus1_fixups[i].read) {
  222. raw_spin_lock_irqsave(&pci_config_lock, flags);
  223. bus1_fixups[i].read(&(bus1_fixups[i]), value);
  224. raw_spin_unlock_irqrestore(&pci_config_lock, flags);
  225. extract_bytes(value, reg, len);
  226. return 0;
  227. }
  228. }
  229. return -1;
  230. }
  231. static int ce4100_conf_read(unsigned int seg, unsigned int bus,
  232. unsigned int devfn, int reg, int len, u32 *value)
  233. {
  234. WARN_ON(seg);
  235. if (bus == 1 && !ce4100_bus1_read(devfn, reg, len, value))
  236. return 0;
  237. if (bus == 0 && (PCI_DEVFN(1, 0) == devfn) &&
  238. !bridge_read(devfn, reg, len, value))
  239. return 0;
  240. return pci_direct_conf1.read(seg, bus, devfn, reg, len, value);
  241. }
  242. static int ce4100_bus1_write(unsigned int devfn, int reg, int len, u32 value)
  243. {
  244. unsigned long flags;
  245. int i;
  246. for (i = 0; i < ARRAY_SIZE(bus1_fixups); i++) {
  247. if (bus1_fixups[i].dev_func == devfn &&
  248. bus1_fixups[i].reg == (reg & ~3) &&
  249. bus1_fixups[i].write) {
  250. raw_spin_lock_irqsave(&pci_config_lock, flags);
  251. bus1_fixups[i].write(&(bus1_fixups[i]), value);
  252. raw_spin_unlock_irqrestore(&pci_config_lock, flags);
  253. return 0;
  254. }
  255. }
  256. return -1;
  257. }
  258. static int ce4100_conf_write(unsigned int seg, unsigned int bus,
  259. unsigned int devfn, int reg, int len, u32 value)
  260. {
  261. WARN_ON(seg);
  262. if (bus == 1 && !ce4100_bus1_write(devfn, reg, len, value))
  263. return 0;
  264. /* Discard writes to A/V bridge BAR. */
  265. if (bus == 0 && PCI_DEVFN(1, 0) == devfn &&
  266. ((reg & ~3) == PCI_BASE_ADDRESS_0))
  267. return 0;
  268. return pci_direct_conf1.write(seg, bus, devfn, reg, len, value);
  269. }
  270. static const struct pci_raw_ops ce4100_pci_conf = {
  271. .read = ce4100_conf_read,
  272. .write = ce4100_conf_write,
  273. };
  274. int __init ce4100_pci_init(void)
  275. {
  276. init_sim_regs();
  277. raw_pci_ops = &ce4100_pci_conf;
  278. /* Indicate caller that it should invoke pci_legacy_init() */
  279. return 1;
  280. }