pmu.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef __KVM_X86_PMU_H
  3. #define __KVM_X86_PMU_H
  4. #include <linux/nospec.h>
  5. #define vcpu_to_pmu(vcpu) (&(vcpu)->arch.pmu)
  6. #define pmu_to_vcpu(pmu) (container_of((pmu), struct kvm_vcpu, arch.pmu))
  7. #define pmc_to_pmu(pmc) (&(pmc)->vcpu->arch.pmu)
  8. #define MSR_IA32_MISC_ENABLE_PMU_RO_MASK (MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL | \
  9. MSR_IA32_MISC_ENABLE_BTS_UNAVAIL)
  10. /* retrieve the 4 bits for EN and PMI out of IA32_FIXED_CTR_CTRL */
  11. #define fixed_ctrl_field(ctrl_reg, idx) (((ctrl_reg) >> ((idx)*4)) & 0xf)
  12. #define VMWARE_BACKDOOR_PMC_HOST_TSC 0x10000
  13. #define VMWARE_BACKDOOR_PMC_REAL_TIME 0x10001
  14. #define VMWARE_BACKDOOR_PMC_APPARENT_TIME 0x10002
  15. struct kvm_event_hw_type_mapping {
  16. u8 eventsel;
  17. u8 unit_mask;
  18. unsigned event_type;
  19. };
  20. struct kvm_pmu_ops {
  21. bool (*hw_event_available)(struct kvm_pmc *pmc);
  22. bool (*pmc_is_enabled)(struct kvm_pmc *pmc);
  23. struct kvm_pmc *(*pmc_idx_to_pmc)(struct kvm_pmu *pmu, int pmc_idx);
  24. struct kvm_pmc *(*rdpmc_ecx_to_pmc)(struct kvm_vcpu *vcpu,
  25. unsigned int idx, u64 *mask);
  26. struct kvm_pmc *(*msr_idx_to_pmc)(struct kvm_vcpu *vcpu, u32 msr);
  27. bool (*is_valid_rdpmc_ecx)(struct kvm_vcpu *vcpu, unsigned int idx);
  28. bool (*is_valid_msr)(struct kvm_vcpu *vcpu, u32 msr);
  29. int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
  30. int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
  31. void (*refresh)(struct kvm_vcpu *vcpu);
  32. void (*init)(struct kvm_vcpu *vcpu);
  33. void (*reset)(struct kvm_vcpu *vcpu);
  34. void (*deliver_pmi)(struct kvm_vcpu *vcpu);
  35. void (*cleanup)(struct kvm_vcpu *vcpu);
  36. };
  37. void kvm_pmu_ops_update(const struct kvm_pmu_ops *pmu_ops);
  38. static inline u64 pmc_bitmask(struct kvm_pmc *pmc)
  39. {
  40. struct kvm_pmu *pmu = pmc_to_pmu(pmc);
  41. return pmu->counter_bitmask[pmc->type];
  42. }
  43. static inline u64 pmc_read_counter(struct kvm_pmc *pmc)
  44. {
  45. u64 counter, enabled, running;
  46. counter = pmc->counter;
  47. if (pmc->perf_event && !pmc->is_paused)
  48. counter += perf_event_read_value(pmc->perf_event,
  49. &enabled, &running);
  50. /* FIXME: Scaling needed? */
  51. return counter & pmc_bitmask(pmc);
  52. }
  53. static inline void pmc_write_counter(struct kvm_pmc *pmc, u64 val)
  54. {
  55. pmc->counter += val - pmc_read_counter(pmc);
  56. pmc->counter &= pmc_bitmask(pmc);
  57. }
  58. static inline void pmc_release_perf_event(struct kvm_pmc *pmc)
  59. {
  60. if (pmc->perf_event) {
  61. perf_event_release_kernel(pmc->perf_event);
  62. pmc->perf_event = NULL;
  63. pmc->current_config = 0;
  64. pmc_to_pmu(pmc)->event_count--;
  65. }
  66. }
  67. static inline void pmc_stop_counter(struct kvm_pmc *pmc)
  68. {
  69. if (pmc->perf_event) {
  70. pmc->counter = pmc_read_counter(pmc);
  71. pmc_release_perf_event(pmc);
  72. }
  73. }
  74. static inline bool pmc_is_gp(struct kvm_pmc *pmc)
  75. {
  76. return pmc->type == KVM_PMC_GP;
  77. }
  78. static inline bool pmc_is_fixed(struct kvm_pmc *pmc)
  79. {
  80. return pmc->type == KVM_PMC_FIXED;
  81. }
  82. static inline bool kvm_valid_perf_global_ctrl(struct kvm_pmu *pmu,
  83. u64 data)
  84. {
  85. return !(pmu->global_ctrl_mask & data);
  86. }
  87. /* returns general purpose PMC with the specified MSR. Note that it can be
  88. * used for both PERFCTRn and EVNTSELn; that is why it accepts base as a
  89. * parameter to tell them apart.
  90. */
  91. static inline struct kvm_pmc *get_gp_pmc(struct kvm_pmu *pmu, u32 msr,
  92. u32 base)
  93. {
  94. if (msr >= base && msr < base + pmu->nr_arch_gp_counters) {
  95. u32 index = array_index_nospec(msr - base,
  96. pmu->nr_arch_gp_counters);
  97. return &pmu->gp_counters[index];
  98. }
  99. return NULL;
  100. }
  101. /* returns fixed PMC with the specified MSR */
  102. static inline struct kvm_pmc *get_fixed_pmc(struct kvm_pmu *pmu, u32 msr)
  103. {
  104. int base = MSR_CORE_PERF_FIXED_CTR0;
  105. if (msr >= base && msr < base + pmu->nr_arch_fixed_counters) {
  106. u32 index = array_index_nospec(msr - base,
  107. pmu->nr_arch_fixed_counters);
  108. return &pmu->fixed_counters[index];
  109. }
  110. return NULL;
  111. }
  112. static inline u64 get_sample_period(struct kvm_pmc *pmc, u64 counter_value)
  113. {
  114. u64 sample_period = (-counter_value) & pmc_bitmask(pmc);
  115. if (!sample_period)
  116. sample_period = pmc_bitmask(pmc) + 1;
  117. return sample_period;
  118. }
  119. static inline void pmc_update_sample_period(struct kvm_pmc *pmc)
  120. {
  121. if (!pmc->perf_event || pmc->is_paused)
  122. return;
  123. perf_event_period(pmc->perf_event,
  124. get_sample_period(pmc, pmc->counter));
  125. }
  126. static inline bool pmc_speculative_in_use(struct kvm_pmc *pmc)
  127. {
  128. struct kvm_pmu *pmu = pmc_to_pmu(pmc);
  129. if (pmc_is_fixed(pmc))
  130. return fixed_ctrl_field(pmu->fixed_ctr_ctrl,
  131. pmc->idx - INTEL_PMC_IDX_FIXED) & 0x3;
  132. return pmc->eventsel & ARCH_PERFMON_EVENTSEL_ENABLE;
  133. }
  134. extern struct x86_pmu_capability kvm_pmu_cap;
  135. static inline void kvm_init_pmu_capability(void)
  136. {
  137. bool is_intel = boot_cpu_data.x86_vendor == X86_VENDOR_INTEL;
  138. /*
  139. * Hybrid PMUs don't play nice with virtualization without careful
  140. * configuration by userspace, and KVM's APIs for reporting supported
  141. * vPMU features do not account for hybrid PMUs. Disable vPMU support
  142. * for hybrid PMUs until KVM gains a way to let userspace opt-in.
  143. */
  144. if (cpu_feature_enabled(X86_FEATURE_HYBRID_CPU))
  145. enable_pmu = false;
  146. if (enable_pmu) {
  147. perf_get_x86_pmu_capability(&kvm_pmu_cap);
  148. /*
  149. * For Intel, only support guest architectural pmu
  150. * on a host with architectural pmu.
  151. */
  152. if ((is_intel && !kvm_pmu_cap.version) ||
  153. !kvm_pmu_cap.num_counters_gp)
  154. enable_pmu = false;
  155. }
  156. if (!enable_pmu) {
  157. memset(&kvm_pmu_cap, 0, sizeof(kvm_pmu_cap));
  158. return;
  159. }
  160. kvm_pmu_cap.version = min(kvm_pmu_cap.version, 2);
  161. kvm_pmu_cap.num_counters_fixed = min(kvm_pmu_cap.num_counters_fixed,
  162. KVM_PMC_MAX_FIXED);
  163. }
  164. void reprogram_counter(struct kvm_pmc *pmc);
  165. void kvm_pmu_deliver_pmi(struct kvm_vcpu *vcpu);
  166. void kvm_pmu_handle_event(struct kvm_vcpu *vcpu);
  167. int kvm_pmu_rdpmc(struct kvm_vcpu *vcpu, unsigned pmc, u64 *data);
  168. bool kvm_pmu_is_valid_rdpmc_ecx(struct kvm_vcpu *vcpu, unsigned int idx);
  169. bool kvm_pmu_is_valid_msr(struct kvm_vcpu *vcpu, u32 msr);
  170. int kvm_pmu_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
  171. int kvm_pmu_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
  172. void kvm_pmu_refresh(struct kvm_vcpu *vcpu);
  173. void kvm_pmu_reset(struct kvm_vcpu *vcpu);
  174. void kvm_pmu_init(struct kvm_vcpu *vcpu);
  175. void kvm_pmu_cleanup(struct kvm_vcpu *vcpu);
  176. void kvm_pmu_destroy(struct kvm_vcpu *vcpu);
  177. int kvm_vm_ioctl_set_pmu_event_filter(struct kvm *kvm, void __user *argp);
  178. void kvm_pmu_trigger_event(struct kvm_vcpu *vcpu, u64 perf_hw_id);
  179. bool is_vmware_backdoor_pmc(u32 pmc_idx);
  180. extern struct kvm_pmu_ops intel_pmu_ops;
  181. extern struct kvm_pmu_ops amd_pmu_ops;
  182. #endif /* __KVM_X86_PMU_H */