emulate.c 150 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /******************************************************************************
  3. * emulate.c
  4. *
  5. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  6. *
  7. * Copyright (c) 2005 Keir Fraser
  8. *
  9. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  10. * privileged instructions:
  11. *
  12. * Copyright (C) 2006 Qumranet
  13. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  14. *
  15. * Avi Kivity <[email protected]>
  16. * Yaniv Kamay <[email protected]>
  17. *
  18. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  19. */
  20. #include <linux/kvm_host.h>
  21. #include "kvm_cache_regs.h"
  22. #include "kvm_emulate.h"
  23. #include <linux/stringify.h>
  24. #include <asm/debugreg.h>
  25. #include <asm/nospec-branch.h>
  26. #include <asm/ibt.h>
  27. #include "x86.h"
  28. #include "tss.h"
  29. #include "mmu.h"
  30. #include "pmu.h"
  31. /*
  32. * Operand types
  33. */
  34. #define OpNone 0ull
  35. #define OpImplicit 1ull /* No generic decode */
  36. #define OpReg 2ull /* Register */
  37. #define OpMem 3ull /* Memory */
  38. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  39. #define OpDI 5ull /* ES:DI/EDI/RDI */
  40. #define OpMem64 6ull /* Memory, 64-bit */
  41. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  42. #define OpDX 8ull /* DX register */
  43. #define OpCL 9ull /* CL register (for shifts) */
  44. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  45. #define OpOne 11ull /* Implied 1 */
  46. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  47. #define OpMem16 13ull /* Memory operand (16-bit). */
  48. #define OpMem32 14ull /* Memory operand (32-bit). */
  49. #define OpImmU 15ull /* Immediate operand, zero extended */
  50. #define OpSI 16ull /* SI/ESI/RSI */
  51. #define OpImmFAddr 17ull /* Immediate far address */
  52. #define OpMemFAddr 18ull /* Far address in memory */
  53. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  54. #define OpES 20ull /* ES */
  55. #define OpCS 21ull /* CS */
  56. #define OpSS 22ull /* SS */
  57. #define OpDS 23ull /* DS */
  58. #define OpFS 24ull /* FS */
  59. #define OpGS 25ull /* GS */
  60. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  61. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  62. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  63. #define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
  64. #define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
  65. #define OpBits 5 /* Width of operand field */
  66. #define OpMask ((1ull << OpBits) - 1)
  67. /*
  68. * Opcode effective-address decode tables.
  69. * Note that we only emulate instructions that have at least one memory
  70. * operand (excluding implicit stack references). We assume that stack
  71. * references and instruction fetches will never occur in special memory
  72. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  73. * not be handled.
  74. */
  75. /* Operand sizes: 8-bit operands or specified/overridden size. */
  76. #define ByteOp (1<<0) /* 8-bit operands. */
  77. /* Destination operand type. */
  78. #define DstShift 1
  79. #define ImplicitOps (OpImplicit << DstShift)
  80. #define DstReg (OpReg << DstShift)
  81. #define DstMem (OpMem << DstShift)
  82. #define DstAcc (OpAcc << DstShift)
  83. #define DstDI (OpDI << DstShift)
  84. #define DstMem64 (OpMem64 << DstShift)
  85. #define DstMem16 (OpMem16 << DstShift)
  86. #define DstImmUByte (OpImmUByte << DstShift)
  87. #define DstDX (OpDX << DstShift)
  88. #define DstAccLo (OpAccLo << DstShift)
  89. #define DstMask (OpMask << DstShift)
  90. /* Source operand type. */
  91. #define SrcShift 6
  92. #define SrcNone (OpNone << SrcShift)
  93. #define SrcReg (OpReg << SrcShift)
  94. #define SrcMem (OpMem << SrcShift)
  95. #define SrcMem16 (OpMem16 << SrcShift)
  96. #define SrcMem32 (OpMem32 << SrcShift)
  97. #define SrcImm (OpImm << SrcShift)
  98. #define SrcImmByte (OpImmByte << SrcShift)
  99. #define SrcOne (OpOne << SrcShift)
  100. #define SrcImmUByte (OpImmUByte << SrcShift)
  101. #define SrcImmU (OpImmU << SrcShift)
  102. #define SrcSI (OpSI << SrcShift)
  103. #define SrcXLat (OpXLat << SrcShift)
  104. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  105. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  106. #define SrcAcc (OpAcc << SrcShift)
  107. #define SrcImmU16 (OpImmU16 << SrcShift)
  108. #define SrcImm64 (OpImm64 << SrcShift)
  109. #define SrcDX (OpDX << SrcShift)
  110. #define SrcMem8 (OpMem8 << SrcShift)
  111. #define SrcAccHi (OpAccHi << SrcShift)
  112. #define SrcMask (OpMask << SrcShift)
  113. #define BitOp (1<<11)
  114. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  115. #define String (1<<13) /* String instruction (rep capable) */
  116. #define Stack (1<<14) /* Stack instruction (push/pop) */
  117. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  118. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  119. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  120. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  121. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  122. #define Escape (5<<15) /* Escape to coprocessor instruction */
  123. #define InstrDual (6<<15) /* Alternate instruction decoding of mod == 3 */
  124. #define ModeDual (7<<15) /* Different instruction for 32/64 bit */
  125. #define Sse (1<<18) /* SSE Vector instruction */
  126. /* Generic ModRM decode. */
  127. #define ModRM (1<<19)
  128. /* Destination is only written; never read. */
  129. #define Mov (1<<20)
  130. /* Misc flags */
  131. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  132. #define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
  133. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  134. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  135. #define Undefined (1<<25) /* No Such Instruction */
  136. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  137. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  138. #define No64 (1<<28)
  139. #define PageTable (1 << 29) /* instruction used to write page table */
  140. #define NotImpl (1 << 30) /* instruction is not implemented */
  141. /* Source 2 operand type */
  142. #define Src2Shift (31)
  143. #define Src2None (OpNone << Src2Shift)
  144. #define Src2Mem (OpMem << Src2Shift)
  145. #define Src2CL (OpCL << Src2Shift)
  146. #define Src2ImmByte (OpImmByte << Src2Shift)
  147. #define Src2One (OpOne << Src2Shift)
  148. #define Src2Imm (OpImm << Src2Shift)
  149. #define Src2ES (OpES << Src2Shift)
  150. #define Src2CS (OpCS << Src2Shift)
  151. #define Src2SS (OpSS << Src2Shift)
  152. #define Src2DS (OpDS << Src2Shift)
  153. #define Src2FS (OpFS << Src2Shift)
  154. #define Src2GS (OpGS << Src2Shift)
  155. #define Src2Mask (OpMask << Src2Shift)
  156. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  157. #define AlignMask ((u64)7 << 41)
  158. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  159. #define Unaligned ((u64)2 << 41) /* Explicitly unaligned (e.g. MOVDQU) */
  160. #define Avx ((u64)3 << 41) /* Advanced Vector Extensions */
  161. #define Aligned16 ((u64)4 << 41) /* Aligned to 16 byte boundary (e.g. FXSAVE) */
  162. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  163. #define NoWrite ((u64)1 << 45) /* No writeback */
  164. #define SrcWrite ((u64)1 << 46) /* Write back src operand */
  165. #define NoMod ((u64)1 << 47) /* Mod field is ignored */
  166. #define Intercept ((u64)1 << 48) /* Has valid intercept field */
  167. #define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
  168. #define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
  169. #define NearBranch ((u64)1 << 52) /* Near branches */
  170. #define No16 ((u64)1 << 53) /* No 16 bit operand */
  171. #define IncSP ((u64)1 << 54) /* SP is incremented before ModRM calc */
  172. #define TwoMemOp ((u64)1 << 55) /* Instruction has two memory operand */
  173. #define IsBranch ((u64)1 << 56) /* Instruction is considered a branch. */
  174. #define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
  175. #define X2(x...) x, x
  176. #define X3(x...) X2(x), x
  177. #define X4(x...) X2(x), X2(x)
  178. #define X5(x...) X4(x), x
  179. #define X6(x...) X4(x), X2(x)
  180. #define X7(x...) X4(x), X3(x)
  181. #define X8(x...) X4(x), X4(x)
  182. #define X16(x...) X8(x), X8(x)
  183. struct opcode {
  184. u64 flags;
  185. u8 intercept;
  186. u8 pad[7];
  187. union {
  188. int (*execute)(struct x86_emulate_ctxt *ctxt);
  189. const struct opcode *group;
  190. const struct group_dual *gdual;
  191. const struct gprefix *gprefix;
  192. const struct escape *esc;
  193. const struct instr_dual *idual;
  194. const struct mode_dual *mdual;
  195. void (*fastop)(struct fastop *fake);
  196. } u;
  197. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  198. };
  199. struct group_dual {
  200. struct opcode mod012[8];
  201. struct opcode mod3[8];
  202. };
  203. struct gprefix {
  204. struct opcode pfx_no;
  205. struct opcode pfx_66;
  206. struct opcode pfx_f2;
  207. struct opcode pfx_f3;
  208. };
  209. struct escape {
  210. struct opcode op[8];
  211. struct opcode high[64];
  212. };
  213. struct instr_dual {
  214. struct opcode mod012;
  215. struct opcode mod3;
  216. };
  217. struct mode_dual {
  218. struct opcode mode32;
  219. struct opcode mode64;
  220. };
  221. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  222. enum x86_transfer_type {
  223. X86_TRANSFER_NONE,
  224. X86_TRANSFER_CALL_JMP,
  225. X86_TRANSFER_RET,
  226. X86_TRANSFER_TASK_SWITCH,
  227. };
  228. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  229. {
  230. if (KVM_EMULATOR_BUG_ON(nr >= NR_EMULATOR_GPRS, ctxt))
  231. nr &= NR_EMULATOR_GPRS - 1;
  232. if (!(ctxt->regs_valid & (1 << nr))) {
  233. ctxt->regs_valid |= 1 << nr;
  234. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  235. }
  236. return ctxt->_regs[nr];
  237. }
  238. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  239. {
  240. if (KVM_EMULATOR_BUG_ON(nr >= NR_EMULATOR_GPRS, ctxt))
  241. nr &= NR_EMULATOR_GPRS - 1;
  242. BUILD_BUG_ON(sizeof(ctxt->regs_dirty) * BITS_PER_BYTE < NR_EMULATOR_GPRS);
  243. BUILD_BUG_ON(sizeof(ctxt->regs_valid) * BITS_PER_BYTE < NR_EMULATOR_GPRS);
  244. ctxt->regs_valid |= 1 << nr;
  245. ctxt->regs_dirty |= 1 << nr;
  246. return &ctxt->_regs[nr];
  247. }
  248. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  249. {
  250. reg_read(ctxt, nr);
  251. return reg_write(ctxt, nr);
  252. }
  253. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  254. {
  255. unsigned long dirty = ctxt->regs_dirty;
  256. unsigned reg;
  257. for_each_set_bit(reg, &dirty, NR_EMULATOR_GPRS)
  258. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  259. }
  260. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  261. {
  262. ctxt->regs_dirty = 0;
  263. ctxt->regs_valid = 0;
  264. }
  265. /*
  266. * These EFLAGS bits are restored from saved value during emulation, and
  267. * any changes are written back to the saved value after emulation.
  268. */
  269. #define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
  270. X86_EFLAGS_PF|X86_EFLAGS_CF)
  271. #ifdef CONFIG_X86_64
  272. #define ON64(x) x
  273. #else
  274. #define ON64(x)
  275. #endif
  276. /*
  277. * fastop functions have a special calling convention:
  278. *
  279. * dst: rax (in/out)
  280. * src: rdx (in/out)
  281. * src2: rcx (in)
  282. * flags: rflags (in/out)
  283. * ex: rsi (in:fastop pointer, out:zero if exception)
  284. *
  285. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  286. * different operand sizes can be reached by calculation, rather than a jump
  287. * table (which would be bigger than the code).
  288. *
  289. * The 16 byte alignment, considering 5 bytes for the RET thunk, 3 for ENDBR
  290. * and 1 for the straight line speculation INT3, leaves 7 bytes for the
  291. * body of the function. Currently none is larger than 4.
  292. */
  293. static int fastop(struct x86_emulate_ctxt *ctxt, fastop_t fop);
  294. #define FASTOP_SIZE 16
  295. #define __FOP_FUNC(name) \
  296. ".align " __stringify(FASTOP_SIZE) " \n\t" \
  297. ".type " name ", @function \n\t" \
  298. name ":\n\t" \
  299. ASM_ENDBR \
  300. IBT_NOSEAL(name)
  301. #define FOP_FUNC(name) \
  302. __FOP_FUNC(#name)
  303. #define __FOP_RET(name) \
  304. "11: " ASM_RET \
  305. ".size " name ", .-" name "\n\t"
  306. #define FOP_RET(name) \
  307. __FOP_RET(#name)
  308. #define __FOP_START(op, align) \
  309. extern void em_##op(struct fastop *fake); \
  310. asm(".pushsection .text, \"ax\" \n\t" \
  311. ".global em_" #op " \n\t" \
  312. ".align " __stringify(align) " \n\t" \
  313. "em_" #op ":\n\t"
  314. #define FOP_START(op) __FOP_START(op, FASTOP_SIZE)
  315. #define FOP_END \
  316. ".popsection")
  317. #define __FOPNOP(name) \
  318. __FOP_FUNC(name) \
  319. __FOP_RET(name)
  320. #define FOPNOP() \
  321. __FOPNOP(__stringify(__UNIQUE_ID(nop)))
  322. #define FOP1E(op, dst) \
  323. __FOP_FUNC(#op "_" #dst) \
  324. "10: " #op " %" #dst " \n\t" \
  325. __FOP_RET(#op "_" #dst)
  326. #define FOP1EEX(op, dst) \
  327. FOP1E(op, dst) _ASM_EXTABLE_TYPE_REG(10b, 11b, EX_TYPE_ZERO_REG, %%esi)
  328. #define FASTOP1(op) \
  329. FOP_START(op) \
  330. FOP1E(op##b, al) \
  331. FOP1E(op##w, ax) \
  332. FOP1E(op##l, eax) \
  333. ON64(FOP1E(op##q, rax)) \
  334. FOP_END
  335. /* 1-operand, using src2 (for MUL/DIV r/m) */
  336. #define FASTOP1SRC2(op, name) \
  337. FOP_START(name) \
  338. FOP1E(op, cl) \
  339. FOP1E(op, cx) \
  340. FOP1E(op, ecx) \
  341. ON64(FOP1E(op, rcx)) \
  342. FOP_END
  343. /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
  344. #define FASTOP1SRC2EX(op, name) \
  345. FOP_START(name) \
  346. FOP1EEX(op, cl) \
  347. FOP1EEX(op, cx) \
  348. FOP1EEX(op, ecx) \
  349. ON64(FOP1EEX(op, rcx)) \
  350. FOP_END
  351. #define FOP2E(op, dst, src) \
  352. __FOP_FUNC(#op "_" #dst "_" #src) \
  353. #op " %" #src ", %" #dst " \n\t" \
  354. __FOP_RET(#op "_" #dst "_" #src)
  355. #define FASTOP2(op) \
  356. FOP_START(op) \
  357. FOP2E(op##b, al, dl) \
  358. FOP2E(op##w, ax, dx) \
  359. FOP2E(op##l, eax, edx) \
  360. ON64(FOP2E(op##q, rax, rdx)) \
  361. FOP_END
  362. /* 2 operand, word only */
  363. #define FASTOP2W(op) \
  364. FOP_START(op) \
  365. FOPNOP() \
  366. FOP2E(op##w, ax, dx) \
  367. FOP2E(op##l, eax, edx) \
  368. ON64(FOP2E(op##q, rax, rdx)) \
  369. FOP_END
  370. /* 2 operand, src is CL */
  371. #define FASTOP2CL(op) \
  372. FOP_START(op) \
  373. FOP2E(op##b, al, cl) \
  374. FOP2E(op##w, ax, cl) \
  375. FOP2E(op##l, eax, cl) \
  376. ON64(FOP2E(op##q, rax, cl)) \
  377. FOP_END
  378. /* 2 operand, src and dest are reversed */
  379. #define FASTOP2R(op, name) \
  380. FOP_START(name) \
  381. FOP2E(op##b, dl, al) \
  382. FOP2E(op##w, dx, ax) \
  383. FOP2E(op##l, edx, eax) \
  384. ON64(FOP2E(op##q, rdx, rax)) \
  385. FOP_END
  386. #define FOP3E(op, dst, src, src2) \
  387. __FOP_FUNC(#op "_" #dst "_" #src "_" #src2) \
  388. #op " %" #src2 ", %" #src ", %" #dst " \n\t"\
  389. __FOP_RET(#op "_" #dst "_" #src "_" #src2)
  390. /* 3-operand, word-only, src2=cl */
  391. #define FASTOP3WCL(op) \
  392. FOP_START(op) \
  393. FOPNOP() \
  394. FOP3E(op##w, ax, dx, cl) \
  395. FOP3E(op##l, eax, edx, cl) \
  396. ON64(FOP3E(op##q, rax, rdx, cl)) \
  397. FOP_END
  398. /* Special case for SETcc - 1 instruction per cc */
  399. #define FOP_SETCC(op) \
  400. FOP_FUNC(op) \
  401. #op " %al \n\t" \
  402. FOP_RET(op)
  403. FOP_START(setcc)
  404. FOP_SETCC(seto)
  405. FOP_SETCC(setno)
  406. FOP_SETCC(setc)
  407. FOP_SETCC(setnc)
  408. FOP_SETCC(setz)
  409. FOP_SETCC(setnz)
  410. FOP_SETCC(setbe)
  411. FOP_SETCC(setnbe)
  412. FOP_SETCC(sets)
  413. FOP_SETCC(setns)
  414. FOP_SETCC(setp)
  415. FOP_SETCC(setnp)
  416. FOP_SETCC(setl)
  417. FOP_SETCC(setnl)
  418. FOP_SETCC(setle)
  419. FOP_SETCC(setnle)
  420. FOP_END;
  421. FOP_START(salc)
  422. FOP_FUNC(salc)
  423. "pushf; sbb %al, %al; popf \n\t"
  424. FOP_RET(salc)
  425. FOP_END;
  426. /*
  427. * XXX: inoutclob user must know where the argument is being expanded.
  428. * Using asm goto would allow us to remove _fault.
  429. */
  430. #define asm_safe(insn, inoutclob...) \
  431. ({ \
  432. int _fault = 0; \
  433. \
  434. asm volatile("1:" insn "\n" \
  435. "2:\n" \
  436. _ASM_EXTABLE_TYPE_REG(1b, 2b, EX_TYPE_ONE_REG, %[_fault]) \
  437. : [_fault] "+r"(_fault) inoutclob ); \
  438. \
  439. _fault ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE; \
  440. })
  441. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  442. enum x86_intercept intercept,
  443. enum x86_intercept_stage stage)
  444. {
  445. struct x86_instruction_info info = {
  446. .intercept = intercept,
  447. .rep_prefix = ctxt->rep_prefix,
  448. .modrm_mod = ctxt->modrm_mod,
  449. .modrm_reg = ctxt->modrm_reg,
  450. .modrm_rm = ctxt->modrm_rm,
  451. .src_val = ctxt->src.val64,
  452. .dst_val = ctxt->dst.val64,
  453. .src_bytes = ctxt->src.bytes,
  454. .dst_bytes = ctxt->dst.bytes,
  455. .ad_bytes = ctxt->ad_bytes,
  456. .next_rip = ctxt->eip,
  457. };
  458. return ctxt->ops->intercept(ctxt, &info, stage);
  459. }
  460. static void assign_masked(ulong *dest, ulong src, ulong mask)
  461. {
  462. *dest = (*dest & ~mask) | (src & mask);
  463. }
  464. static void assign_register(unsigned long *reg, u64 val, int bytes)
  465. {
  466. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  467. switch (bytes) {
  468. case 1:
  469. *(u8 *)reg = (u8)val;
  470. break;
  471. case 2:
  472. *(u16 *)reg = (u16)val;
  473. break;
  474. case 4:
  475. *reg = (u32)val;
  476. break; /* 64b: zero-extend */
  477. case 8:
  478. *reg = val;
  479. break;
  480. }
  481. }
  482. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  483. {
  484. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  485. }
  486. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  487. {
  488. u16 sel;
  489. struct desc_struct ss;
  490. if (ctxt->mode == X86EMUL_MODE_PROT64)
  491. return ~0UL;
  492. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  493. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  494. }
  495. static int stack_size(struct x86_emulate_ctxt *ctxt)
  496. {
  497. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  498. }
  499. /* Access/update address held in a register, based on addressing mode. */
  500. static inline unsigned long
  501. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  502. {
  503. if (ctxt->ad_bytes == sizeof(unsigned long))
  504. return reg;
  505. else
  506. return reg & ad_mask(ctxt);
  507. }
  508. static inline unsigned long
  509. register_address(struct x86_emulate_ctxt *ctxt, int reg)
  510. {
  511. return address_mask(ctxt, reg_read(ctxt, reg));
  512. }
  513. static void masked_increment(ulong *reg, ulong mask, int inc)
  514. {
  515. assign_masked(reg, *reg + inc, mask);
  516. }
  517. static inline void
  518. register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
  519. {
  520. ulong *preg = reg_rmw(ctxt, reg);
  521. assign_register(preg, *preg + inc, ctxt->ad_bytes);
  522. }
  523. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  524. {
  525. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  526. }
  527. static u32 desc_limit_scaled(struct desc_struct *desc)
  528. {
  529. u32 limit = get_desc_limit(desc);
  530. return desc->g ? (limit << 12) | 0xfff : limit;
  531. }
  532. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  533. {
  534. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  535. return 0;
  536. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  537. }
  538. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  539. u32 error, bool valid)
  540. {
  541. if (KVM_EMULATOR_BUG_ON(vec > 0x1f, ctxt))
  542. return X86EMUL_UNHANDLEABLE;
  543. ctxt->exception.vector = vec;
  544. ctxt->exception.error_code = error;
  545. ctxt->exception.error_code_valid = valid;
  546. return X86EMUL_PROPAGATE_FAULT;
  547. }
  548. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  549. {
  550. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  551. }
  552. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  553. {
  554. return emulate_exception(ctxt, GP_VECTOR, err, true);
  555. }
  556. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  557. {
  558. return emulate_exception(ctxt, SS_VECTOR, err, true);
  559. }
  560. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  561. {
  562. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  563. }
  564. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  565. {
  566. return emulate_exception(ctxt, TS_VECTOR, err, true);
  567. }
  568. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  569. {
  570. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  571. }
  572. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  573. {
  574. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  575. }
  576. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  577. {
  578. u16 selector;
  579. struct desc_struct desc;
  580. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  581. return selector;
  582. }
  583. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  584. unsigned seg)
  585. {
  586. u16 dummy;
  587. u32 base3;
  588. struct desc_struct desc;
  589. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  590. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  591. }
  592. static inline u8 ctxt_virt_addr_bits(struct x86_emulate_ctxt *ctxt)
  593. {
  594. return (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_LA57) ? 57 : 48;
  595. }
  596. static inline bool emul_is_noncanonical_address(u64 la,
  597. struct x86_emulate_ctxt *ctxt)
  598. {
  599. return !__is_canonical_address(la, ctxt_virt_addr_bits(ctxt));
  600. }
  601. /*
  602. * x86 defines three classes of vector instructions: explicitly
  603. * aligned, explicitly unaligned, and the rest, which change behaviour
  604. * depending on whether they're AVX encoded or not.
  605. *
  606. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  607. * subject to the same check. FXSAVE and FXRSTOR are checked here too as their
  608. * 512 bytes of data must be aligned to a 16 byte boundary.
  609. */
  610. static unsigned insn_alignment(struct x86_emulate_ctxt *ctxt, unsigned size)
  611. {
  612. u64 alignment = ctxt->d & AlignMask;
  613. if (likely(size < 16))
  614. return 1;
  615. switch (alignment) {
  616. case Unaligned:
  617. case Avx:
  618. return 1;
  619. case Aligned16:
  620. return 16;
  621. case Aligned:
  622. default:
  623. return size;
  624. }
  625. }
  626. static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
  627. struct segmented_address addr,
  628. unsigned *max_size, unsigned size,
  629. bool write, bool fetch,
  630. enum x86emul_mode mode, ulong *linear)
  631. {
  632. struct desc_struct desc;
  633. bool usable;
  634. ulong la;
  635. u32 lim;
  636. u16 sel;
  637. u8 va_bits;
  638. la = seg_base(ctxt, addr.seg) + addr.ea;
  639. *max_size = 0;
  640. switch (mode) {
  641. case X86EMUL_MODE_PROT64:
  642. *linear = la;
  643. va_bits = ctxt_virt_addr_bits(ctxt);
  644. if (!__is_canonical_address(la, va_bits))
  645. goto bad;
  646. *max_size = min_t(u64, ~0u, (1ull << va_bits) - la);
  647. if (size > *max_size)
  648. goto bad;
  649. break;
  650. default:
  651. *linear = la = (u32)la;
  652. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  653. addr.seg);
  654. if (!usable)
  655. goto bad;
  656. /* code segment in protected mode or read-only data segment */
  657. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  658. || !(desc.type & 2)) && write)
  659. goto bad;
  660. /* unreadable code segment */
  661. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  662. goto bad;
  663. lim = desc_limit_scaled(&desc);
  664. if (!(desc.type & 8) && (desc.type & 4)) {
  665. /* expand-down segment */
  666. if (addr.ea <= lim)
  667. goto bad;
  668. lim = desc.d ? 0xffffffff : 0xffff;
  669. }
  670. if (addr.ea > lim)
  671. goto bad;
  672. if (lim == 0xffffffff)
  673. *max_size = ~0u;
  674. else {
  675. *max_size = (u64)lim + 1 - addr.ea;
  676. if (size > *max_size)
  677. goto bad;
  678. }
  679. break;
  680. }
  681. if (la & (insn_alignment(ctxt, size) - 1))
  682. return emulate_gp(ctxt, 0);
  683. return X86EMUL_CONTINUE;
  684. bad:
  685. if (addr.seg == VCPU_SREG_SS)
  686. return emulate_ss(ctxt, 0);
  687. else
  688. return emulate_gp(ctxt, 0);
  689. }
  690. static int linearize(struct x86_emulate_ctxt *ctxt,
  691. struct segmented_address addr,
  692. unsigned size, bool write,
  693. ulong *linear)
  694. {
  695. unsigned max_size;
  696. return __linearize(ctxt, addr, &max_size, size, write, false,
  697. ctxt->mode, linear);
  698. }
  699. static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst)
  700. {
  701. ulong linear;
  702. int rc;
  703. unsigned max_size;
  704. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  705. .ea = dst };
  706. if (ctxt->op_bytes != sizeof(unsigned long))
  707. addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
  708. rc = __linearize(ctxt, addr, &max_size, 1, false, true, ctxt->mode, &linear);
  709. if (rc == X86EMUL_CONTINUE)
  710. ctxt->_eip = addr.ea;
  711. return rc;
  712. }
  713. static inline int emulator_recalc_and_set_mode(struct x86_emulate_ctxt *ctxt)
  714. {
  715. u64 efer;
  716. struct desc_struct cs;
  717. u16 selector;
  718. u32 base3;
  719. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  720. if (!(ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PE)) {
  721. /* Real mode. cpu must not have long mode active */
  722. if (efer & EFER_LMA)
  723. return X86EMUL_UNHANDLEABLE;
  724. ctxt->mode = X86EMUL_MODE_REAL;
  725. return X86EMUL_CONTINUE;
  726. }
  727. if (ctxt->eflags & X86_EFLAGS_VM) {
  728. /* Protected/VM86 mode. cpu must not have long mode active */
  729. if (efer & EFER_LMA)
  730. return X86EMUL_UNHANDLEABLE;
  731. ctxt->mode = X86EMUL_MODE_VM86;
  732. return X86EMUL_CONTINUE;
  733. }
  734. if (!ctxt->ops->get_segment(ctxt, &selector, &cs, &base3, VCPU_SREG_CS))
  735. return X86EMUL_UNHANDLEABLE;
  736. if (efer & EFER_LMA) {
  737. if (cs.l) {
  738. /* Proper long mode */
  739. ctxt->mode = X86EMUL_MODE_PROT64;
  740. } else if (cs.d) {
  741. /* 32 bit compatibility mode*/
  742. ctxt->mode = X86EMUL_MODE_PROT32;
  743. } else {
  744. ctxt->mode = X86EMUL_MODE_PROT16;
  745. }
  746. } else {
  747. /* Legacy 32 bit / 16 bit mode */
  748. ctxt->mode = cs.d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  749. }
  750. return X86EMUL_CONTINUE;
  751. }
  752. static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
  753. {
  754. return assign_eip(ctxt, dst);
  755. }
  756. static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst)
  757. {
  758. int rc = emulator_recalc_and_set_mode(ctxt);
  759. if (rc != X86EMUL_CONTINUE)
  760. return rc;
  761. return assign_eip(ctxt, dst);
  762. }
  763. static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  764. {
  765. return assign_eip_near(ctxt, ctxt->_eip + rel);
  766. }
  767. static int linear_read_system(struct x86_emulate_ctxt *ctxt, ulong linear,
  768. void *data, unsigned size)
  769. {
  770. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, true);
  771. }
  772. static int linear_write_system(struct x86_emulate_ctxt *ctxt,
  773. ulong linear, void *data,
  774. unsigned int size)
  775. {
  776. return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, true);
  777. }
  778. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  779. struct segmented_address addr,
  780. void *data,
  781. unsigned size)
  782. {
  783. int rc;
  784. ulong linear;
  785. rc = linearize(ctxt, addr, size, false, &linear);
  786. if (rc != X86EMUL_CONTINUE)
  787. return rc;
  788. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, false);
  789. }
  790. static int segmented_write_std(struct x86_emulate_ctxt *ctxt,
  791. struct segmented_address addr,
  792. void *data,
  793. unsigned int size)
  794. {
  795. int rc;
  796. ulong linear;
  797. rc = linearize(ctxt, addr, size, true, &linear);
  798. if (rc != X86EMUL_CONTINUE)
  799. return rc;
  800. return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, false);
  801. }
  802. /*
  803. * Prefetch the remaining bytes of the instruction without crossing page
  804. * boundary if they are not in fetch_cache yet.
  805. */
  806. static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
  807. {
  808. int rc;
  809. unsigned size, max_size;
  810. unsigned long linear;
  811. int cur_size = ctxt->fetch.end - ctxt->fetch.data;
  812. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  813. .ea = ctxt->eip + cur_size };
  814. /*
  815. * We do not know exactly how many bytes will be needed, and
  816. * __linearize is expensive, so fetch as much as possible. We
  817. * just have to avoid going beyond the 15 byte limit, the end
  818. * of the segment, or the end of the page.
  819. *
  820. * __linearize is called with size 0 so that it does not do any
  821. * boundary check itself. Instead, we use max_size to check
  822. * against op_size.
  823. */
  824. rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
  825. &linear);
  826. if (unlikely(rc != X86EMUL_CONTINUE))
  827. return rc;
  828. size = min_t(unsigned, 15UL ^ cur_size, max_size);
  829. size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
  830. /*
  831. * One instruction can only straddle two pages,
  832. * and one has been loaded at the beginning of
  833. * x86_decode_insn. So, if not enough bytes
  834. * still, we must have hit the 15-byte boundary.
  835. */
  836. if (unlikely(size < op_size))
  837. return emulate_gp(ctxt, 0);
  838. rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
  839. size, &ctxt->exception);
  840. if (unlikely(rc != X86EMUL_CONTINUE))
  841. return rc;
  842. ctxt->fetch.end += size;
  843. return X86EMUL_CONTINUE;
  844. }
  845. static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
  846. unsigned size)
  847. {
  848. unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
  849. if (unlikely(done_size < size))
  850. return __do_insn_fetch_bytes(ctxt, size - done_size);
  851. else
  852. return X86EMUL_CONTINUE;
  853. }
  854. /* Fetch next part of the instruction being emulated. */
  855. #define insn_fetch(_type, _ctxt) \
  856. ({ _type _x; \
  857. \
  858. rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
  859. if (rc != X86EMUL_CONTINUE) \
  860. goto done; \
  861. ctxt->_eip += sizeof(_type); \
  862. memcpy(&_x, ctxt->fetch.ptr, sizeof(_type)); \
  863. ctxt->fetch.ptr += sizeof(_type); \
  864. _x; \
  865. })
  866. #define insn_fetch_arr(_arr, _size, _ctxt) \
  867. ({ \
  868. rc = do_insn_fetch_bytes(_ctxt, _size); \
  869. if (rc != X86EMUL_CONTINUE) \
  870. goto done; \
  871. ctxt->_eip += (_size); \
  872. memcpy(_arr, ctxt->fetch.ptr, _size); \
  873. ctxt->fetch.ptr += (_size); \
  874. })
  875. /*
  876. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  877. * pointer into the block that addresses the relevant register.
  878. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  879. */
  880. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  881. int byteop)
  882. {
  883. void *p;
  884. int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
  885. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  886. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  887. else
  888. p = reg_rmw(ctxt, modrm_reg);
  889. return p;
  890. }
  891. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  892. struct segmented_address addr,
  893. u16 *size, unsigned long *address, int op_bytes)
  894. {
  895. int rc;
  896. if (op_bytes == 2)
  897. op_bytes = 3;
  898. *address = 0;
  899. rc = segmented_read_std(ctxt, addr, size, 2);
  900. if (rc != X86EMUL_CONTINUE)
  901. return rc;
  902. addr.ea += 2;
  903. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  904. return rc;
  905. }
  906. FASTOP2(add);
  907. FASTOP2(or);
  908. FASTOP2(adc);
  909. FASTOP2(sbb);
  910. FASTOP2(and);
  911. FASTOP2(sub);
  912. FASTOP2(xor);
  913. FASTOP2(cmp);
  914. FASTOP2(test);
  915. FASTOP1SRC2(mul, mul_ex);
  916. FASTOP1SRC2(imul, imul_ex);
  917. FASTOP1SRC2EX(div, div_ex);
  918. FASTOP1SRC2EX(idiv, idiv_ex);
  919. FASTOP3WCL(shld);
  920. FASTOP3WCL(shrd);
  921. FASTOP2W(imul);
  922. FASTOP1(not);
  923. FASTOP1(neg);
  924. FASTOP1(inc);
  925. FASTOP1(dec);
  926. FASTOP2CL(rol);
  927. FASTOP2CL(ror);
  928. FASTOP2CL(rcl);
  929. FASTOP2CL(rcr);
  930. FASTOP2CL(shl);
  931. FASTOP2CL(shr);
  932. FASTOP2CL(sar);
  933. FASTOP2W(bsf);
  934. FASTOP2W(bsr);
  935. FASTOP2W(bt);
  936. FASTOP2W(bts);
  937. FASTOP2W(btr);
  938. FASTOP2W(btc);
  939. FASTOP2(xadd);
  940. FASTOP2R(cmp, cmp_r);
  941. static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
  942. {
  943. /* If src is zero, do not writeback, but update flags */
  944. if (ctxt->src.val == 0)
  945. ctxt->dst.type = OP_NONE;
  946. return fastop(ctxt, em_bsf);
  947. }
  948. static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
  949. {
  950. /* If src is zero, do not writeback, but update flags */
  951. if (ctxt->src.val == 0)
  952. ctxt->dst.type = OP_NONE;
  953. return fastop(ctxt, em_bsr);
  954. }
  955. static __always_inline u8 test_cc(unsigned int condition, unsigned long flags)
  956. {
  957. u8 rc;
  958. void (*fop)(void) = (void *)em_setcc + FASTOP_SIZE * (condition & 0xf);
  959. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  960. asm("push %[flags]; popf; " CALL_NOSPEC
  961. : "=a"(rc) : [thunk_target]"r"(fop), [flags]"r"(flags));
  962. return rc;
  963. }
  964. static void fetch_register_operand(struct operand *op)
  965. {
  966. switch (op->bytes) {
  967. case 1:
  968. op->val = *(u8 *)op->addr.reg;
  969. break;
  970. case 2:
  971. op->val = *(u16 *)op->addr.reg;
  972. break;
  973. case 4:
  974. op->val = *(u32 *)op->addr.reg;
  975. break;
  976. case 8:
  977. op->val = *(u64 *)op->addr.reg;
  978. break;
  979. }
  980. }
  981. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  982. {
  983. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  984. return emulate_nm(ctxt);
  985. kvm_fpu_get();
  986. asm volatile("fninit");
  987. kvm_fpu_put();
  988. return X86EMUL_CONTINUE;
  989. }
  990. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  991. {
  992. u16 fcw;
  993. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  994. return emulate_nm(ctxt);
  995. kvm_fpu_get();
  996. asm volatile("fnstcw %0": "+m"(fcw));
  997. kvm_fpu_put();
  998. ctxt->dst.val = fcw;
  999. return X86EMUL_CONTINUE;
  1000. }
  1001. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  1002. {
  1003. u16 fsw;
  1004. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1005. return emulate_nm(ctxt);
  1006. kvm_fpu_get();
  1007. asm volatile("fnstsw %0": "+m"(fsw));
  1008. kvm_fpu_put();
  1009. ctxt->dst.val = fsw;
  1010. return X86EMUL_CONTINUE;
  1011. }
  1012. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  1013. struct operand *op)
  1014. {
  1015. unsigned int reg;
  1016. if (ctxt->d & ModRM)
  1017. reg = ctxt->modrm_reg;
  1018. else
  1019. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  1020. if (ctxt->d & Sse) {
  1021. op->type = OP_XMM;
  1022. op->bytes = 16;
  1023. op->addr.xmm = reg;
  1024. kvm_read_sse_reg(reg, &op->vec_val);
  1025. return;
  1026. }
  1027. if (ctxt->d & Mmx) {
  1028. reg &= 7;
  1029. op->type = OP_MM;
  1030. op->bytes = 8;
  1031. op->addr.mm = reg;
  1032. return;
  1033. }
  1034. op->type = OP_REG;
  1035. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1036. op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
  1037. fetch_register_operand(op);
  1038. op->orig_val = op->val;
  1039. }
  1040. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  1041. {
  1042. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  1043. ctxt->modrm_seg = VCPU_SREG_SS;
  1044. }
  1045. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  1046. struct operand *op)
  1047. {
  1048. u8 sib;
  1049. int index_reg, base_reg, scale;
  1050. int rc = X86EMUL_CONTINUE;
  1051. ulong modrm_ea = 0;
  1052. ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
  1053. index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
  1054. base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
  1055. ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
  1056. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  1057. ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
  1058. ctxt->modrm_seg = VCPU_SREG_DS;
  1059. if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
  1060. op->type = OP_REG;
  1061. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1062. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
  1063. ctxt->d & ByteOp);
  1064. if (ctxt->d & Sse) {
  1065. op->type = OP_XMM;
  1066. op->bytes = 16;
  1067. op->addr.xmm = ctxt->modrm_rm;
  1068. kvm_read_sse_reg(ctxt->modrm_rm, &op->vec_val);
  1069. return rc;
  1070. }
  1071. if (ctxt->d & Mmx) {
  1072. op->type = OP_MM;
  1073. op->bytes = 8;
  1074. op->addr.mm = ctxt->modrm_rm & 7;
  1075. return rc;
  1076. }
  1077. fetch_register_operand(op);
  1078. return rc;
  1079. }
  1080. op->type = OP_MEM;
  1081. if (ctxt->ad_bytes == 2) {
  1082. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  1083. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  1084. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  1085. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  1086. /* 16-bit ModR/M decode. */
  1087. switch (ctxt->modrm_mod) {
  1088. case 0:
  1089. if (ctxt->modrm_rm == 6)
  1090. modrm_ea += insn_fetch(u16, ctxt);
  1091. break;
  1092. case 1:
  1093. modrm_ea += insn_fetch(s8, ctxt);
  1094. break;
  1095. case 2:
  1096. modrm_ea += insn_fetch(u16, ctxt);
  1097. break;
  1098. }
  1099. switch (ctxt->modrm_rm) {
  1100. case 0:
  1101. modrm_ea += bx + si;
  1102. break;
  1103. case 1:
  1104. modrm_ea += bx + di;
  1105. break;
  1106. case 2:
  1107. modrm_ea += bp + si;
  1108. break;
  1109. case 3:
  1110. modrm_ea += bp + di;
  1111. break;
  1112. case 4:
  1113. modrm_ea += si;
  1114. break;
  1115. case 5:
  1116. modrm_ea += di;
  1117. break;
  1118. case 6:
  1119. if (ctxt->modrm_mod != 0)
  1120. modrm_ea += bp;
  1121. break;
  1122. case 7:
  1123. modrm_ea += bx;
  1124. break;
  1125. }
  1126. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1127. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1128. ctxt->modrm_seg = VCPU_SREG_SS;
  1129. modrm_ea = (u16)modrm_ea;
  1130. } else {
  1131. /* 32/64-bit ModR/M decode. */
  1132. if ((ctxt->modrm_rm & 7) == 4) {
  1133. sib = insn_fetch(u8, ctxt);
  1134. index_reg |= (sib >> 3) & 7;
  1135. base_reg |= sib & 7;
  1136. scale = sib >> 6;
  1137. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1138. modrm_ea += insn_fetch(s32, ctxt);
  1139. else {
  1140. modrm_ea += reg_read(ctxt, base_reg);
  1141. adjust_modrm_seg(ctxt, base_reg);
  1142. /* Increment ESP on POP [ESP] */
  1143. if ((ctxt->d & IncSP) &&
  1144. base_reg == VCPU_REGS_RSP)
  1145. modrm_ea += ctxt->op_bytes;
  1146. }
  1147. if (index_reg != 4)
  1148. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1149. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1150. modrm_ea += insn_fetch(s32, ctxt);
  1151. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1152. ctxt->rip_relative = 1;
  1153. } else {
  1154. base_reg = ctxt->modrm_rm;
  1155. modrm_ea += reg_read(ctxt, base_reg);
  1156. adjust_modrm_seg(ctxt, base_reg);
  1157. }
  1158. switch (ctxt->modrm_mod) {
  1159. case 1:
  1160. modrm_ea += insn_fetch(s8, ctxt);
  1161. break;
  1162. case 2:
  1163. modrm_ea += insn_fetch(s32, ctxt);
  1164. break;
  1165. }
  1166. }
  1167. op->addr.mem.ea = modrm_ea;
  1168. if (ctxt->ad_bytes != 8)
  1169. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  1170. done:
  1171. return rc;
  1172. }
  1173. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1174. struct operand *op)
  1175. {
  1176. int rc = X86EMUL_CONTINUE;
  1177. op->type = OP_MEM;
  1178. switch (ctxt->ad_bytes) {
  1179. case 2:
  1180. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1181. break;
  1182. case 4:
  1183. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1184. break;
  1185. case 8:
  1186. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1187. break;
  1188. }
  1189. done:
  1190. return rc;
  1191. }
  1192. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1193. {
  1194. long sv = 0, mask;
  1195. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1196. mask = ~((long)ctxt->dst.bytes * 8 - 1);
  1197. if (ctxt->src.bytes == 2)
  1198. sv = (s16)ctxt->src.val & (s16)mask;
  1199. else if (ctxt->src.bytes == 4)
  1200. sv = (s32)ctxt->src.val & (s32)mask;
  1201. else
  1202. sv = (s64)ctxt->src.val & (s64)mask;
  1203. ctxt->dst.addr.mem.ea = address_mask(ctxt,
  1204. ctxt->dst.addr.mem.ea + (sv >> 3));
  1205. }
  1206. /* only subword offset */
  1207. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1208. }
  1209. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1210. unsigned long addr, void *dest, unsigned size)
  1211. {
  1212. int rc;
  1213. struct read_cache *mc = &ctxt->mem_read;
  1214. if (mc->pos < mc->end)
  1215. goto read_cached;
  1216. if (KVM_EMULATOR_BUG_ON((mc->end + size) >= sizeof(mc->data), ctxt))
  1217. return X86EMUL_UNHANDLEABLE;
  1218. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1219. &ctxt->exception);
  1220. if (rc != X86EMUL_CONTINUE)
  1221. return rc;
  1222. mc->end += size;
  1223. read_cached:
  1224. memcpy(dest, mc->data + mc->pos, size);
  1225. mc->pos += size;
  1226. return X86EMUL_CONTINUE;
  1227. }
  1228. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1229. struct segmented_address addr,
  1230. void *data,
  1231. unsigned size)
  1232. {
  1233. int rc;
  1234. ulong linear;
  1235. rc = linearize(ctxt, addr, size, false, &linear);
  1236. if (rc != X86EMUL_CONTINUE)
  1237. return rc;
  1238. return read_emulated(ctxt, linear, data, size);
  1239. }
  1240. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1241. struct segmented_address addr,
  1242. const void *data,
  1243. unsigned size)
  1244. {
  1245. int rc;
  1246. ulong linear;
  1247. rc = linearize(ctxt, addr, size, true, &linear);
  1248. if (rc != X86EMUL_CONTINUE)
  1249. return rc;
  1250. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1251. &ctxt->exception);
  1252. }
  1253. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1254. struct segmented_address addr,
  1255. const void *orig_data, const void *data,
  1256. unsigned size)
  1257. {
  1258. int rc;
  1259. ulong linear;
  1260. rc = linearize(ctxt, addr, size, true, &linear);
  1261. if (rc != X86EMUL_CONTINUE)
  1262. return rc;
  1263. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1264. size, &ctxt->exception);
  1265. }
  1266. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1267. unsigned int size, unsigned short port,
  1268. void *dest)
  1269. {
  1270. struct read_cache *rc = &ctxt->io_read;
  1271. if (rc->pos == rc->end) { /* refill pio read ahead */
  1272. unsigned int in_page, n;
  1273. unsigned int count = ctxt->rep_prefix ?
  1274. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1275. in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
  1276. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1277. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1278. n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
  1279. if (n == 0)
  1280. n = 1;
  1281. rc->pos = rc->end = 0;
  1282. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1283. return 0;
  1284. rc->end = n * size;
  1285. }
  1286. if (ctxt->rep_prefix && (ctxt->d & String) &&
  1287. !(ctxt->eflags & X86_EFLAGS_DF)) {
  1288. ctxt->dst.data = rc->data + rc->pos;
  1289. ctxt->dst.type = OP_MEM_STR;
  1290. ctxt->dst.count = (rc->end - rc->pos) / size;
  1291. rc->pos = rc->end;
  1292. } else {
  1293. memcpy(dest, rc->data + rc->pos, size);
  1294. rc->pos += size;
  1295. }
  1296. return 1;
  1297. }
  1298. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1299. u16 index, struct desc_struct *desc)
  1300. {
  1301. struct desc_ptr dt;
  1302. ulong addr;
  1303. ctxt->ops->get_idt(ctxt, &dt);
  1304. if (dt.size < index * 8 + 7)
  1305. return emulate_gp(ctxt, index << 3 | 0x2);
  1306. addr = dt.address + index * 8;
  1307. return linear_read_system(ctxt, addr, desc, sizeof(*desc));
  1308. }
  1309. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1310. u16 selector, struct desc_ptr *dt)
  1311. {
  1312. const struct x86_emulate_ops *ops = ctxt->ops;
  1313. u32 base3 = 0;
  1314. if (selector & 1 << 2) {
  1315. struct desc_struct desc;
  1316. u16 sel;
  1317. memset(dt, 0, sizeof(*dt));
  1318. if (!ops->get_segment(ctxt, &sel, &desc, &base3,
  1319. VCPU_SREG_LDTR))
  1320. return;
  1321. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1322. dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
  1323. } else
  1324. ops->get_gdt(ctxt, dt);
  1325. }
  1326. static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
  1327. u16 selector, ulong *desc_addr_p)
  1328. {
  1329. struct desc_ptr dt;
  1330. u16 index = selector >> 3;
  1331. ulong addr;
  1332. get_descriptor_table_ptr(ctxt, selector, &dt);
  1333. if (dt.size < index * 8 + 7)
  1334. return emulate_gp(ctxt, selector & 0xfffc);
  1335. addr = dt.address + index * 8;
  1336. #ifdef CONFIG_X86_64
  1337. if (addr >> 32 != 0) {
  1338. u64 efer = 0;
  1339. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1340. if (!(efer & EFER_LMA))
  1341. addr &= (u32)-1;
  1342. }
  1343. #endif
  1344. *desc_addr_p = addr;
  1345. return X86EMUL_CONTINUE;
  1346. }
  1347. /* allowed just for 8 bytes segments */
  1348. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1349. u16 selector, struct desc_struct *desc,
  1350. ulong *desc_addr_p)
  1351. {
  1352. int rc;
  1353. rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
  1354. if (rc != X86EMUL_CONTINUE)
  1355. return rc;
  1356. return linear_read_system(ctxt, *desc_addr_p, desc, sizeof(*desc));
  1357. }
  1358. /* allowed just for 8 bytes segments */
  1359. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1360. u16 selector, struct desc_struct *desc)
  1361. {
  1362. int rc;
  1363. ulong addr;
  1364. rc = get_descriptor_ptr(ctxt, selector, &addr);
  1365. if (rc != X86EMUL_CONTINUE)
  1366. return rc;
  1367. return linear_write_system(ctxt, addr, desc, sizeof(*desc));
  1368. }
  1369. static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1370. u16 selector, int seg, u8 cpl,
  1371. enum x86_transfer_type transfer,
  1372. struct desc_struct *desc)
  1373. {
  1374. struct desc_struct seg_desc, old_desc;
  1375. u8 dpl, rpl;
  1376. unsigned err_vec = GP_VECTOR;
  1377. u32 err_code = 0;
  1378. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1379. ulong desc_addr;
  1380. int ret;
  1381. u16 dummy;
  1382. u32 base3 = 0;
  1383. memset(&seg_desc, 0, sizeof(seg_desc));
  1384. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1385. /* set real mode segment descriptor (keep limit etc. for
  1386. * unreal mode) */
  1387. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1388. set_desc_base(&seg_desc, selector << 4);
  1389. goto load;
  1390. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1391. /* VM86 needs a clean new segment descriptor */
  1392. set_desc_base(&seg_desc, selector << 4);
  1393. set_desc_limit(&seg_desc, 0xffff);
  1394. seg_desc.type = 3;
  1395. seg_desc.p = 1;
  1396. seg_desc.s = 1;
  1397. seg_desc.dpl = 3;
  1398. goto load;
  1399. }
  1400. rpl = selector & 3;
  1401. /* TR should be in GDT only */
  1402. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1403. goto exception;
  1404. /* NULL selector is not valid for TR, CS and (except for long mode) SS */
  1405. if (null_selector) {
  1406. if (seg == VCPU_SREG_CS || seg == VCPU_SREG_TR)
  1407. goto exception;
  1408. if (seg == VCPU_SREG_SS) {
  1409. if (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl)
  1410. goto exception;
  1411. /*
  1412. * ctxt->ops->set_segment expects the CPL to be in
  1413. * SS.DPL, so fake an expand-up 32-bit data segment.
  1414. */
  1415. seg_desc.type = 3;
  1416. seg_desc.p = 1;
  1417. seg_desc.s = 1;
  1418. seg_desc.dpl = cpl;
  1419. seg_desc.d = 1;
  1420. seg_desc.g = 1;
  1421. }
  1422. /* Skip all following checks */
  1423. goto load;
  1424. }
  1425. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1426. if (ret != X86EMUL_CONTINUE)
  1427. return ret;
  1428. err_code = selector & 0xfffc;
  1429. err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
  1430. GP_VECTOR;
  1431. /* can't load system descriptor into segment selector */
  1432. if (seg <= VCPU_SREG_GS && !seg_desc.s) {
  1433. if (transfer == X86_TRANSFER_CALL_JMP)
  1434. return X86EMUL_UNHANDLEABLE;
  1435. goto exception;
  1436. }
  1437. dpl = seg_desc.dpl;
  1438. switch (seg) {
  1439. case VCPU_SREG_SS:
  1440. /*
  1441. * segment is not a writable data segment or segment
  1442. * selector's RPL != CPL or segment selector's RPL != CPL
  1443. */
  1444. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1445. goto exception;
  1446. break;
  1447. case VCPU_SREG_CS:
  1448. if (!(seg_desc.type & 8))
  1449. goto exception;
  1450. if (transfer == X86_TRANSFER_RET) {
  1451. /* RET can never return to an inner privilege level. */
  1452. if (rpl < cpl)
  1453. goto exception;
  1454. /* Outer-privilege level return is not implemented */
  1455. if (rpl > cpl)
  1456. return X86EMUL_UNHANDLEABLE;
  1457. }
  1458. if (transfer == X86_TRANSFER_RET || transfer == X86_TRANSFER_TASK_SWITCH) {
  1459. if (seg_desc.type & 4) {
  1460. /* conforming */
  1461. if (dpl > rpl)
  1462. goto exception;
  1463. } else {
  1464. /* nonconforming */
  1465. if (dpl != rpl)
  1466. goto exception;
  1467. }
  1468. } else { /* X86_TRANSFER_CALL_JMP */
  1469. if (seg_desc.type & 4) {
  1470. /* conforming */
  1471. if (dpl > cpl)
  1472. goto exception;
  1473. } else {
  1474. /* nonconforming */
  1475. if (rpl > cpl || dpl != cpl)
  1476. goto exception;
  1477. }
  1478. }
  1479. /* in long-mode d/b must be clear if l is set */
  1480. if (seg_desc.d && seg_desc.l) {
  1481. u64 efer = 0;
  1482. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1483. if (efer & EFER_LMA)
  1484. goto exception;
  1485. }
  1486. /* CS(RPL) <- CPL */
  1487. selector = (selector & 0xfffc) | cpl;
  1488. break;
  1489. case VCPU_SREG_TR:
  1490. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1491. goto exception;
  1492. break;
  1493. case VCPU_SREG_LDTR:
  1494. if (seg_desc.s || seg_desc.type != 2)
  1495. goto exception;
  1496. break;
  1497. default: /* DS, ES, FS, or GS */
  1498. /*
  1499. * segment is not a data or readable code segment or
  1500. * ((segment is a data or nonconforming code segment)
  1501. * and (both RPL and CPL > DPL))
  1502. */
  1503. if ((seg_desc.type & 0xa) == 0x8 ||
  1504. (((seg_desc.type & 0xc) != 0xc) &&
  1505. (rpl > dpl && cpl > dpl)))
  1506. goto exception;
  1507. break;
  1508. }
  1509. if (!seg_desc.p) {
  1510. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1511. goto exception;
  1512. }
  1513. if (seg_desc.s) {
  1514. /* mark segment as accessed */
  1515. if (!(seg_desc.type & 1)) {
  1516. seg_desc.type |= 1;
  1517. ret = write_segment_descriptor(ctxt, selector,
  1518. &seg_desc);
  1519. if (ret != X86EMUL_CONTINUE)
  1520. return ret;
  1521. }
  1522. } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1523. ret = linear_read_system(ctxt, desc_addr+8, &base3, sizeof(base3));
  1524. if (ret != X86EMUL_CONTINUE)
  1525. return ret;
  1526. if (emul_is_noncanonical_address(get_desc_base(&seg_desc) |
  1527. ((u64)base3 << 32), ctxt))
  1528. return emulate_gp(ctxt, err_code);
  1529. }
  1530. if (seg == VCPU_SREG_TR) {
  1531. old_desc = seg_desc;
  1532. seg_desc.type |= 2; /* busy */
  1533. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1534. sizeof(seg_desc), &ctxt->exception);
  1535. if (ret != X86EMUL_CONTINUE)
  1536. return ret;
  1537. }
  1538. load:
  1539. ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
  1540. if (desc)
  1541. *desc = seg_desc;
  1542. return X86EMUL_CONTINUE;
  1543. exception:
  1544. return emulate_exception(ctxt, err_vec, err_code, true);
  1545. }
  1546. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1547. u16 selector, int seg)
  1548. {
  1549. u8 cpl = ctxt->ops->cpl(ctxt);
  1550. /*
  1551. * None of MOV, POP and LSS can load a NULL selector in CPL=3, but
  1552. * they can load it at CPL<3 (Intel's manual says only LSS can,
  1553. * but it's wrong).
  1554. *
  1555. * However, the Intel manual says that putting IST=1/DPL=3 in
  1556. * an interrupt gate will result in SS=3 (the AMD manual instead
  1557. * says it doesn't), so allow SS=3 in __load_segment_descriptor
  1558. * and only forbid it here.
  1559. */
  1560. if (seg == VCPU_SREG_SS && selector == 3 &&
  1561. ctxt->mode == X86EMUL_MODE_PROT64)
  1562. return emulate_exception(ctxt, GP_VECTOR, 0, true);
  1563. return __load_segment_descriptor(ctxt, selector, seg, cpl,
  1564. X86_TRANSFER_NONE, NULL);
  1565. }
  1566. static void write_register_operand(struct operand *op)
  1567. {
  1568. return assign_register(op->addr.reg, op->val, op->bytes);
  1569. }
  1570. static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
  1571. {
  1572. switch (op->type) {
  1573. case OP_REG:
  1574. write_register_operand(op);
  1575. break;
  1576. case OP_MEM:
  1577. if (ctxt->lock_prefix)
  1578. return segmented_cmpxchg(ctxt,
  1579. op->addr.mem,
  1580. &op->orig_val,
  1581. &op->val,
  1582. op->bytes);
  1583. else
  1584. return segmented_write(ctxt,
  1585. op->addr.mem,
  1586. &op->val,
  1587. op->bytes);
  1588. break;
  1589. case OP_MEM_STR:
  1590. return segmented_write(ctxt,
  1591. op->addr.mem,
  1592. op->data,
  1593. op->bytes * op->count);
  1594. break;
  1595. case OP_XMM:
  1596. kvm_write_sse_reg(op->addr.xmm, &op->vec_val);
  1597. break;
  1598. case OP_MM:
  1599. kvm_write_mmx_reg(op->addr.mm, &op->mm_val);
  1600. break;
  1601. case OP_NONE:
  1602. /* no writeback */
  1603. break;
  1604. default:
  1605. break;
  1606. }
  1607. return X86EMUL_CONTINUE;
  1608. }
  1609. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1610. {
  1611. struct segmented_address addr;
  1612. rsp_increment(ctxt, -bytes);
  1613. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1614. addr.seg = VCPU_SREG_SS;
  1615. return segmented_write(ctxt, addr, data, bytes);
  1616. }
  1617. static int em_push(struct x86_emulate_ctxt *ctxt)
  1618. {
  1619. /* Disable writeback. */
  1620. ctxt->dst.type = OP_NONE;
  1621. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1622. }
  1623. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1624. void *dest, int len)
  1625. {
  1626. int rc;
  1627. struct segmented_address addr;
  1628. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1629. addr.seg = VCPU_SREG_SS;
  1630. rc = segmented_read(ctxt, addr, dest, len);
  1631. if (rc != X86EMUL_CONTINUE)
  1632. return rc;
  1633. rsp_increment(ctxt, len);
  1634. return rc;
  1635. }
  1636. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1637. {
  1638. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1639. }
  1640. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1641. void *dest, int len)
  1642. {
  1643. int rc;
  1644. unsigned long val, change_mask;
  1645. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  1646. int cpl = ctxt->ops->cpl(ctxt);
  1647. rc = emulate_pop(ctxt, &val, len);
  1648. if (rc != X86EMUL_CONTINUE)
  1649. return rc;
  1650. change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1651. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
  1652. X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
  1653. X86_EFLAGS_AC | X86_EFLAGS_ID;
  1654. switch(ctxt->mode) {
  1655. case X86EMUL_MODE_PROT64:
  1656. case X86EMUL_MODE_PROT32:
  1657. case X86EMUL_MODE_PROT16:
  1658. if (cpl == 0)
  1659. change_mask |= X86_EFLAGS_IOPL;
  1660. if (cpl <= iopl)
  1661. change_mask |= X86_EFLAGS_IF;
  1662. break;
  1663. case X86EMUL_MODE_VM86:
  1664. if (iopl < 3)
  1665. return emulate_gp(ctxt, 0);
  1666. change_mask |= X86_EFLAGS_IF;
  1667. break;
  1668. default: /* real mode */
  1669. change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
  1670. break;
  1671. }
  1672. *(unsigned long *)dest =
  1673. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1674. return rc;
  1675. }
  1676. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1677. {
  1678. ctxt->dst.type = OP_REG;
  1679. ctxt->dst.addr.reg = &ctxt->eflags;
  1680. ctxt->dst.bytes = ctxt->op_bytes;
  1681. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1682. }
  1683. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1684. {
  1685. int rc;
  1686. unsigned frame_size = ctxt->src.val;
  1687. unsigned nesting_level = ctxt->src2.val & 31;
  1688. ulong rbp;
  1689. if (nesting_level)
  1690. return X86EMUL_UNHANDLEABLE;
  1691. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1692. rc = push(ctxt, &rbp, stack_size(ctxt));
  1693. if (rc != X86EMUL_CONTINUE)
  1694. return rc;
  1695. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1696. stack_mask(ctxt));
  1697. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1698. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1699. stack_mask(ctxt));
  1700. return X86EMUL_CONTINUE;
  1701. }
  1702. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1703. {
  1704. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1705. stack_mask(ctxt));
  1706. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1707. }
  1708. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1709. {
  1710. int seg = ctxt->src2.val;
  1711. ctxt->src.val = get_segment_selector(ctxt, seg);
  1712. if (ctxt->op_bytes == 4) {
  1713. rsp_increment(ctxt, -2);
  1714. ctxt->op_bytes = 2;
  1715. }
  1716. return em_push(ctxt);
  1717. }
  1718. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1719. {
  1720. int seg = ctxt->src2.val;
  1721. unsigned long selector;
  1722. int rc;
  1723. rc = emulate_pop(ctxt, &selector, 2);
  1724. if (rc != X86EMUL_CONTINUE)
  1725. return rc;
  1726. if (seg == VCPU_SREG_SS)
  1727. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  1728. if (ctxt->op_bytes > 2)
  1729. rsp_increment(ctxt, ctxt->op_bytes - 2);
  1730. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1731. return rc;
  1732. }
  1733. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1734. {
  1735. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1736. int rc = X86EMUL_CONTINUE;
  1737. int reg = VCPU_REGS_RAX;
  1738. while (reg <= VCPU_REGS_RDI) {
  1739. (reg == VCPU_REGS_RSP) ?
  1740. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1741. rc = em_push(ctxt);
  1742. if (rc != X86EMUL_CONTINUE)
  1743. return rc;
  1744. ++reg;
  1745. }
  1746. return rc;
  1747. }
  1748. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1749. {
  1750. ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
  1751. return em_push(ctxt);
  1752. }
  1753. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1754. {
  1755. int rc = X86EMUL_CONTINUE;
  1756. int reg = VCPU_REGS_RDI;
  1757. u32 val;
  1758. while (reg >= VCPU_REGS_RAX) {
  1759. if (reg == VCPU_REGS_RSP) {
  1760. rsp_increment(ctxt, ctxt->op_bytes);
  1761. --reg;
  1762. }
  1763. rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
  1764. if (rc != X86EMUL_CONTINUE)
  1765. break;
  1766. assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
  1767. --reg;
  1768. }
  1769. return rc;
  1770. }
  1771. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1772. {
  1773. const struct x86_emulate_ops *ops = ctxt->ops;
  1774. int rc;
  1775. struct desc_ptr dt;
  1776. gva_t cs_addr;
  1777. gva_t eip_addr;
  1778. u16 cs, eip;
  1779. /* TODO: Add limit checks */
  1780. ctxt->src.val = ctxt->eflags;
  1781. rc = em_push(ctxt);
  1782. if (rc != X86EMUL_CONTINUE)
  1783. return rc;
  1784. ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
  1785. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1786. rc = em_push(ctxt);
  1787. if (rc != X86EMUL_CONTINUE)
  1788. return rc;
  1789. ctxt->src.val = ctxt->_eip;
  1790. rc = em_push(ctxt);
  1791. if (rc != X86EMUL_CONTINUE)
  1792. return rc;
  1793. ops->get_idt(ctxt, &dt);
  1794. eip_addr = dt.address + (irq << 2);
  1795. cs_addr = dt.address + (irq << 2) + 2;
  1796. rc = linear_read_system(ctxt, cs_addr, &cs, 2);
  1797. if (rc != X86EMUL_CONTINUE)
  1798. return rc;
  1799. rc = linear_read_system(ctxt, eip_addr, &eip, 2);
  1800. if (rc != X86EMUL_CONTINUE)
  1801. return rc;
  1802. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1803. if (rc != X86EMUL_CONTINUE)
  1804. return rc;
  1805. ctxt->_eip = eip;
  1806. return rc;
  1807. }
  1808. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1809. {
  1810. int rc;
  1811. invalidate_registers(ctxt);
  1812. rc = __emulate_int_real(ctxt, irq);
  1813. if (rc == X86EMUL_CONTINUE)
  1814. writeback_registers(ctxt);
  1815. return rc;
  1816. }
  1817. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1818. {
  1819. switch(ctxt->mode) {
  1820. case X86EMUL_MODE_REAL:
  1821. return __emulate_int_real(ctxt, irq);
  1822. case X86EMUL_MODE_VM86:
  1823. case X86EMUL_MODE_PROT16:
  1824. case X86EMUL_MODE_PROT32:
  1825. case X86EMUL_MODE_PROT64:
  1826. default:
  1827. /* Protected mode interrupts unimplemented yet */
  1828. return X86EMUL_UNHANDLEABLE;
  1829. }
  1830. }
  1831. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1832. {
  1833. int rc = X86EMUL_CONTINUE;
  1834. unsigned long temp_eip = 0;
  1835. unsigned long temp_eflags = 0;
  1836. unsigned long cs = 0;
  1837. unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1838. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
  1839. X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
  1840. X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
  1841. X86_EFLAGS_AC | X86_EFLAGS_ID |
  1842. X86_EFLAGS_FIXED;
  1843. unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
  1844. X86_EFLAGS_VIP;
  1845. /* TODO: Add stack limit check */
  1846. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1847. if (rc != X86EMUL_CONTINUE)
  1848. return rc;
  1849. if (temp_eip & ~0xffff)
  1850. return emulate_gp(ctxt, 0);
  1851. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1852. if (rc != X86EMUL_CONTINUE)
  1853. return rc;
  1854. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1855. if (rc != X86EMUL_CONTINUE)
  1856. return rc;
  1857. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1858. if (rc != X86EMUL_CONTINUE)
  1859. return rc;
  1860. ctxt->_eip = temp_eip;
  1861. if (ctxt->op_bytes == 4)
  1862. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1863. else if (ctxt->op_bytes == 2) {
  1864. ctxt->eflags &= ~0xffff;
  1865. ctxt->eflags |= temp_eflags;
  1866. }
  1867. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1868. ctxt->eflags |= X86_EFLAGS_FIXED;
  1869. ctxt->ops->set_nmi_mask(ctxt, false);
  1870. return rc;
  1871. }
  1872. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1873. {
  1874. switch(ctxt->mode) {
  1875. case X86EMUL_MODE_REAL:
  1876. return emulate_iret_real(ctxt);
  1877. case X86EMUL_MODE_VM86:
  1878. case X86EMUL_MODE_PROT16:
  1879. case X86EMUL_MODE_PROT32:
  1880. case X86EMUL_MODE_PROT64:
  1881. default:
  1882. /* iret from protected mode unimplemented yet */
  1883. return X86EMUL_UNHANDLEABLE;
  1884. }
  1885. }
  1886. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1887. {
  1888. int rc;
  1889. unsigned short sel;
  1890. struct desc_struct new_desc;
  1891. u8 cpl = ctxt->ops->cpl(ctxt);
  1892. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1893. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  1894. X86_TRANSFER_CALL_JMP,
  1895. &new_desc);
  1896. if (rc != X86EMUL_CONTINUE)
  1897. return rc;
  1898. rc = assign_eip_far(ctxt, ctxt->src.val);
  1899. /* Error handling is not implemented. */
  1900. if (rc != X86EMUL_CONTINUE)
  1901. return X86EMUL_UNHANDLEABLE;
  1902. return rc;
  1903. }
  1904. static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
  1905. {
  1906. return assign_eip_near(ctxt, ctxt->src.val);
  1907. }
  1908. static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
  1909. {
  1910. int rc;
  1911. long int old_eip;
  1912. old_eip = ctxt->_eip;
  1913. rc = assign_eip_near(ctxt, ctxt->src.val);
  1914. if (rc != X86EMUL_CONTINUE)
  1915. return rc;
  1916. ctxt->src.val = old_eip;
  1917. rc = em_push(ctxt);
  1918. return rc;
  1919. }
  1920. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1921. {
  1922. u64 old = ctxt->dst.orig_val64;
  1923. if (ctxt->dst.bytes == 16)
  1924. return X86EMUL_UNHANDLEABLE;
  1925. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1926. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1927. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1928. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1929. ctxt->eflags &= ~X86_EFLAGS_ZF;
  1930. } else {
  1931. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1932. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1933. ctxt->eflags |= X86_EFLAGS_ZF;
  1934. }
  1935. return X86EMUL_CONTINUE;
  1936. }
  1937. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1938. {
  1939. int rc;
  1940. unsigned long eip;
  1941. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1942. if (rc != X86EMUL_CONTINUE)
  1943. return rc;
  1944. return assign_eip_near(ctxt, eip);
  1945. }
  1946. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1947. {
  1948. int rc;
  1949. unsigned long eip, cs;
  1950. int cpl = ctxt->ops->cpl(ctxt);
  1951. struct desc_struct new_desc;
  1952. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1953. if (rc != X86EMUL_CONTINUE)
  1954. return rc;
  1955. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1956. if (rc != X86EMUL_CONTINUE)
  1957. return rc;
  1958. rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
  1959. X86_TRANSFER_RET,
  1960. &new_desc);
  1961. if (rc != X86EMUL_CONTINUE)
  1962. return rc;
  1963. rc = assign_eip_far(ctxt, eip);
  1964. /* Error handling is not implemented. */
  1965. if (rc != X86EMUL_CONTINUE)
  1966. return X86EMUL_UNHANDLEABLE;
  1967. return rc;
  1968. }
  1969. static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
  1970. {
  1971. int rc;
  1972. rc = em_ret_far(ctxt);
  1973. if (rc != X86EMUL_CONTINUE)
  1974. return rc;
  1975. rsp_increment(ctxt, ctxt->src.val);
  1976. return X86EMUL_CONTINUE;
  1977. }
  1978. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1979. {
  1980. /* Save real source value, then compare EAX against destination. */
  1981. ctxt->dst.orig_val = ctxt->dst.val;
  1982. ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
  1983. ctxt->src.orig_val = ctxt->src.val;
  1984. ctxt->src.val = ctxt->dst.orig_val;
  1985. fastop(ctxt, em_cmp);
  1986. if (ctxt->eflags & X86_EFLAGS_ZF) {
  1987. /* Success: write back to memory; no update of EAX */
  1988. ctxt->src.type = OP_NONE;
  1989. ctxt->dst.val = ctxt->src.orig_val;
  1990. } else {
  1991. /* Failure: write the value we saw to EAX. */
  1992. ctxt->src.type = OP_REG;
  1993. ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1994. ctxt->src.val = ctxt->dst.orig_val;
  1995. /* Create write-cycle to dest by writing the same value */
  1996. ctxt->dst.val = ctxt->dst.orig_val;
  1997. }
  1998. return X86EMUL_CONTINUE;
  1999. }
  2000. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  2001. {
  2002. int seg = ctxt->src2.val;
  2003. unsigned short sel;
  2004. int rc;
  2005. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2006. rc = load_segment_descriptor(ctxt, sel, seg);
  2007. if (rc != X86EMUL_CONTINUE)
  2008. return rc;
  2009. ctxt->dst.val = ctxt->src.val;
  2010. return rc;
  2011. }
  2012. static int emulator_has_longmode(struct x86_emulate_ctxt *ctxt)
  2013. {
  2014. #ifdef CONFIG_X86_64
  2015. return ctxt->ops->guest_has_long_mode(ctxt);
  2016. #else
  2017. return false;
  2018. #endif
  2019. }
  2020. static void rsm_set_desc_flags(struct desc_struct *desc, u32 flags)
  2021. {
  2022. desc->g = (flags >> 23) & 1;
  2023. desc->d = (flags >> 22) & 1;
  2024. desc->l = (flags >> 21) & 1;
  2025. desc->avl = (flags >> 20) & 1;
  2026. desc->p = (flags >> 15) & 1;
  2027. desc->dpl = (flags >> 13) & 3;
  2028. desc->s = (flags >> 12) & 1;
  2029. desc->type = (flags >> 8) & 15;
  2030. }
  2031. static int rsm_load_seg_32(struct x86_emulate_ctxt *ctxt, const char *smstate,
  2032. int n)
  2033. {
  2034. struct desc_struct desc;
  2035. int offset;
  2036. u16 selector;
  2037. selector = GET_SMSTATE(u32, smstate, 0x7fa8 + n * 4);
  2038. if (n < 3)
  2039. offset = 0x7f84 + n * 12;
  2040. else
  2041. offset = 0x7f2c + (n - 3) * 12;
  2042. set_desc_base(&desc, GET_SMSTATE(u32, smstate, offset + 8));
  2043. set_desc_limit(&desc, GET_SMSTATE(u32, smstate, offset + 4));
  2044. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, offset));
  2045. ctxt->ops->set_segment(ctxt, selector, &desc, 0, n);
  2046. return X86EMUL_CONTINUE;
  2047. }
  2048. #ifdef CONFIG_X86_64
  2049. static int rsm_load_seg_64(struct x86_emulate_ctxt *ctxt, const char *smstate,
  2050. int n)
  2051. {
  2052. struct desc_struct desc;
  2053. int offset;
  2054. u16 selector;
  2055. u32 base3;
  2056. offset = 0x7e00 + n * 16;
  2057. selector = GET_SMSTATE(u16, smstate, offset);
  2058. rsm_set_desc_flags(&desc, GET_SMSTATE(u16, smstate, offset + 2) << 8);
  2059. set_desc_limit(&desc, GET_SMSTATE(u32, smstate, offset + 4));
  2060. set_desc_base(&desc, GET_SMSTATE(u32, smstate, offset + 8));
  2061. base3 = GET_SMSTATE(u32, smstate, offset + 12);
  2062. ctxt->ops->set_segment(ctxt, selector, &desc, base3, n);
  2063. return X86EMUL_CONTINUE;
  2064. }
  2065. #endif
  2066. static int rsm_enter_protected_mode(struct x86_emulate_ctxt *ctxt,
  2067. u64 cr0, u64 cr3, u64 cr4)
  2068. {
  2069. int bad;
  2070. u64 pcid;
  2071. /* In order to later set CR4.PCIDE, CR3[11:0] must be zero. */
  2072. pcid = 0;
  2073. if (cr4 & X86_CR4_PCIDE) {
  2074. pcid = cr3 & 0xfff;
  2075. cr3 &= ~0xfff;
  2076. }
  2077. bad = ctxt->ops->set_cr(ctxt, 3, cr3);
  2078. if (bad)
  2079. return X86EMUL_UNHANDLEABLE;
  2080. /*
  2081. * First enable PAE, long mode needs it before CR0.PG = 1 is set.
  2082. * Then enable protected mode. However, PCID cannot be enabled
  2083. * if EFER.LMA=0, so set it separately.
  2084. */
  2085. bad = ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
  2086. if (bad)
  2087. return X86EMUL_UNHANDLEABLE;
  2088. bad = ctxt->ops->set_cr(ctxt, 0, cr0);
  2089. if (bad)
  2090. return X86EMUL_UNHANDLEABLE;
  2091. if (cr4 & X86_CR4_PCIDE) {
  2092. bad = ctxt->ops->set_cr(ctxt, 4, cr4);
  2093. if (bad)
  2094. return X86EMUL_UNHANDLEABLE;
  2095. if (pcid) {
  2096. bad = ctxt->ops->set_cr(ctxt, 3, cr3 | pcid);
  2097. if (bad)
  2098. return X86EMUL_UNHANDLEABLE;
  2099. }
  2100. }
  2101. return X86EMUL_CONTINUE;
  2102. }
  2103. static int rsm_load_state_32(struct x86_emulate_ctxt *ctxt,
  2104. const char *smstate)
  2105. {
  2106. struct desc_struct desc;
  2107. struct desc_ptr dt;
  2108. u16 selector;
  2109. u32 val, cr0, cr3, cr4;
  2110. int i;
  2111. cr0 = GET_SMSTATE(u32, smstate, 0x7ffc);
  2112. cr3 = GET_SMSTATE(u32, smstate, 0x7ff8);
  2113. ctxt->eflags = GET_SMSTATE(u32, smstate, 0x7ff4) | X86_EFLAGS_FIXED;
  2114. ctxt->_eip = GET_SMSTATE(u32, smstate, 0x7ff0);
  2115. for (i = 0; i < 8; i++)
  2116. *reg_write(ctxt, i) = GET_SMSTATE(u32, smstate, 0x7fd0 + i * 4);
  2117. val = GET_SMSTATE(u32, smstate, 0x7fcc);
  2118. if (ctxt->ops->set_dr(ctxt, 6, val))
  2119. return X86EMUL_UNHANDLEABLE;
  2120. val = GET_SMSTATE(u32, smstate, 0x7fc8);
  2121. if (ctxt->ops->set_dr(ctxt, 7, val))
  2122. return X86EMUL_UNHANDLEABLE;
  2123. selector = GET_SMSTATE(u32, smstate, 0x7fc4);
  2124. set_desc_base(&desc, GET_SMSTATE(u32, smstate, 0x7f64));
  2125. set_desc_limit(&desc, GET_SMSTATE(u32, smstate, 0x7f60));
  2126. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, 0x7f5c));
  2127. ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_TR);
  2128. selector = GET_SMSTATE(u32, smstate, 0x7fc0);
  2129. set_desc_base(&desc, GET_SMSTATE(u32, smstate, 0x7f80));
  2130. set_desc_limit(&desc, GET_SMSTATE(u32, smstate, 0x7f7c));
  2131. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, 0x7f78));
  2132. ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_LDTR);
  2133. dt.address = GET_SMSTATE(u32, smstate, 0x7f74);
  2134. dt.size = GET_SMSTATE(u32, smstate, 0x7f70);
  2135. ctxt->ops->set_gdt(ctxt, &dt);
  2136. dt.address = GET_SMSTATE(u32, smstate, 0x7f58);
  2137. dt.size = GET_SMSTATE(u32, smstate, 0x7f54);
  2138. ctxt->ops->set_idt(ctxt, &dt);
  2139. for (i = 0; i < 6; i++) {
  2140. int r = rsm_load_seg_32(ctxt, smstate, i);
  2141. if (r != X86EMUL_CONTINUE)
  2142. return r;
  2143. }
  2144. cr4 = GET_SMSTATE(u32, smstate, 0x7f14);
  2145. ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smstate, 0x7ef8));
  2146. return rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
  2147. }
  2148. #ifdef CONFIG_X86_64
  2149. static int rsm_load_state_64(struct x86_emulate_ctxt *ctxt,
  2150. const char *smstate)
  2151. {
  2152. struct desc_struct desc;
  2153. struct desc_ptr dt;
  2154. u64 val, cr0, cr3, cr4;
  2155. u32 base3;
  2156. u16 selector;
  2157. int i, r;
  2158. for (i = 0; i < 16; i++)
  2159. *reg_write(ctxt, i) = GET_SMSTATE(u64, smstate, 0x7ff8 - i * 8);
  2160. ctxt->_eip = GET_SMSTATE(u64, smstate, 0x7f78);
  2161. ctxt->eflags = GET_SMSTATE(u32, smstate, 0x7f70) | X86_EFLAGS_FIXED;
  2162. val = GET_SMSTATE(u64, smstate, 0x7f68);
  2163. if (ctxt->ops->set_dr(ctxt, 6, val))
  2164. return X86EMUL_UNHANDLEABLE;
  2165. val = GET_SMSTATE(u64, smstate, 0x7f60);
  2166. if (ctxt->ops->set_dr(ctxt, 7, val))
  2167. return X86EMUL_UNHANDLEABLE;
  2168. cr0 = GET_SMSTATE(u64, smstate, 0x7f58);
  2169. cr3 = GET_SMSTATE(u64, smstate, 0x7f50);
  2170. cr4 = GET_SMSTATE(u64, smstate, 0x7f48);
  2171. ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smstate, 0x7f00));
  2172. val = GET_SMSTATE(u64, smstate, 0x7ed0);
  2173. if (ctxt->ops->set_msr(ctxt, MSR_EFER, val & ~EFER_LMA))
  2174. return X86EMUL_UNHANDLEABLE;
  2175. selector = GET_SMSTATE(u32, smstate, 0x7e90);
  2176. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, 0x7e92) << 8);
  2177. set_desc_limit(&desc, GET_SMSTATE(u32, smstate, 0x7e94));
  2178. set_desc_base(&desc, GET_SMSTATE(u32, smstate, 0x7e98));
  2179. base3 = GET_SMSTATE(u32, smstate, 0x7e9c);
  2180. ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_TR);
  2181. dt.size = GET_SMSTATE(u32, smstate, 0x7e84);
  2182. dt.address = GET_SMSTATE(u64, smstate, 0x7e88);
  2183. ctxt->ops->set_idt(ctxt, &dt);
  2184. selector = GET_SMSTATE(u32, smstate, 0x7e70);
  2185. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, 0x7e72) << 8);
  2186. set_desc_limit(&desc, GET_SMSTATE(u32, smstate, 0x7e74));
  2187. set_desc_base(&desc, GET_SMSTATE(u32, smstate, 0x7e78));
  2188. base3 = GET_SMSTATE(u32, smstate, 0x7e7c);
  2189. ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_LDTR);
  2190. dt.size = GET_SMSTATE(u32, smstate, 0x7e64);
  2191. dt.address = GET_SMSTATE(u64, smstate, 0x7e68);
  2192. ctxt->ops->set_gdt(ctxt, &dt);
  2193. r = rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
  2194. if (r != X86EMUL_CONTINUE)
  2195. return r;
  2196. for (i = 0; i < 6; i++) {
  2197. r = rsm_load_seg_64(ctxt, smstate, i);
  2198. if (r != X86EMUL_CONTINUE)
  2199. return r;
  2200. }
  2201. return X86EMUL_CONTINUE;
  2202. }
  2203. #endif
  2204. static int em_rsm(struct x86_emulate_ctxt *ctxt)
  2205. {
  2206. unsigned long cr0, cr4, efer;
  2207. char buf[512];
  2208. u64 smbase;
  2209. int ret;
  2210. if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_MASK) == 0)
  2211. return emulate_ud(ctxt);
  2212. smbase = ctxt->ops->get_smbase(ctxt);
  2213. ret = ctxt->ops->read_phys(ctxt, smbase + 0xfe00, buf, sizeof(buf));
  2214. if (ret != X86EMUL_CONTINUE)
  2215. return X86EMUL_UNHANDLEABLE;
  2216. if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_INSIDE_NMI_MASK) == 0)
  2217. ctxt->ops->set_nmi_mask(ctxt, false);
  2218. ctxt->ops->exiting_smm(ctxt);
  2219. /*
  2220. * Get back to real mode, to prepare a safe state in which to load
  2221. * CR0/CR3/CR4/EFER. It's all a bit more complicated if the vCPU
  2222. * supports long mode.
  2223. */
  2224. if (emulator_has_longmode(ctxt)) {
  2225. struct desc_struct cs_desc;
  2226. /* Zero CR4.PCIDE before CR0.PG. */
  2227. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2228. if (cr4 & X86_CR4_PCIDE)
  2229. ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
  2230. /* A 32-bit code segment is required to clear EFER.LMA. */
  2231. memset(&cs_desc, 0, sizeof(cs_desc));
  2232. cs_desc.type = 0xb;
  2233. cs_desc.s = cs_desc.g = cs_desc.p = 1;
  2234. ctxt->ops->set_segment(ctxt, 0, &cs_desc, 0, VCPU_SREG_CS);
  2235. }
  2236. /* For the 64-bit case, this will clear EFER.LMA. */
  2237. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2238. if (cr0 & X86_CR0_PE)
  2239. ctxt->ops->set_cr(ctxt, 0, cr0 & ~(X86_CR0_PG | X86_CR0_PE));
  2240. if (emulator_has_longmode(ctxt)) {
  2241. /* Clear CR4.PAE before clearing EFER.LME. */
  2242. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2243. if (cr4 & X86_CR4_PAE)
  2244. ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PAE);
  2245. /* And finally go back to 32-bit mode. */
  2246. efer = 0;
  2247. ctxt->ops->set_msr(ctxt, MSR_EFER, efer);
  2248. }
  2249. /*
  2250. * Give leave_smm() a chance to make ISA-specific changes to the vCPU
  2251. * state (e.g. enter guest mode) before loading state from the SMM
  2252. * state-save area.
  2253. */
  2254. if (ctxt->ops->leave_smm(ctxt, buf))
  2255. goto emulate_shutdown;
  2256. #ifdef CONFIG_X86_64
  2257. if (emulator_has_longmode(ctxt))
  2258. ret = rsm_load_state_64(ctxt, buf);
  2259. else
  2260. #endif
  2261. ret = rsm_load_state_32(ctxt, buf);
  2262. if (ret != X86EMUL_CONTINUE)
  2263. goto emulate_shutdown;
  2264. /*
  2265. * Note, the ctxt->ops callbacks are responsible for handling side
  2266. * effects when writing MSRs and CRs, e.g. MMU context resets, CPUID
  2267. * runtime updates, etc... If that changes, e.g. this flow is moved
  2268. * out of the emulator to make it look more like enter_smm(), then
  2269. * those side effects need to be explicitly handled for both success
  2270. * and shutdown.
  2271. */
  2272. return emulator_recalc_and_set_mode(ctxt);
  2273. emulate_shutdown:
  2274. ctxt->ops->triple_fault(ctxt);
  2275. return X86EMUL_CONTINUE;
  2276. }
  2277. static void
  2278. setup_syscalls_segments(struct desc_struct *cs, struct desc_struct *ss)
  2279. {
  2280. cs->l = 0; /* will be adjusted later */
  2281. set_desc_base(cs, 0); /* flat segment */
  2282. cs->g = 1; /* 4kb granularity */
  2283. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  2284. cs->type = 0x0b; /* Read, Execute, Accessed */
  2285. cs->s = 1;
  2286. cs->dpl = 0; /* will be adjusted later */
  2287. cs->p = 1;
  2288. cs->d = 1;
  2289. cs->avl = 0;
  2290. set_desc_base(ss, 0); /* flat segment */
  2291. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  2292. ss->g = 1; /* 4kb granularity */
  2293. ss->s = 1;
  2294. ss->type = 0x03; /* Read/Write, Accessed */
  2295. ss->d = 1; /* 32bit stack segment */
  2296. ss->dpl = 0;
  2297. ss->p = 1;
  2298. ss->l = 0;
  2299. ss->avl = 0;
  2300. }
  2301. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  2302. {
  2303. u32 eax, ebx, ecx, edx;
  2304. eax = ecx = 0;
  2305. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
  2306. return is_guest_vendor_intel(ebx, ecx, edx);
  2307. }
  2308. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  2309. {
  2310. const struct x86_emulate_ops *ops = ctxt->ops;
  2311. u32 eax, ebx, ecx, edx;
  2312. /*
  2313. * syscall should always be enabled in longmode - so only become
  2314. * vendor specific (cpuid) if other modes are active...
  2315. */
  2316. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2317. return true;
  2318. eax = 0x00000000;
  2319. ecx = 0x00000000;
  2320. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
  2321. /*
  2322. * remark: Intel CPUs only support "syscall" in 64bit longmode. Also a
  2323. * 64bit guest with a 32bit compat-app running will #UD !! While this
  2324. * behaviour can be fixed (by emulating) into AMD response - CPUs of
  2325. * AMD can't behave like Intel.
  2326. */
  2327. if (is_guest_vendor_intel(ebx, ecx, edx))
  2328. return false;
  2329. if (is_guest_vendor_amd(ebx, ecx, edx) ||
  2330. is_guest_vendor_hygon(ebx, ecx, edx))
  2331. return true;
  2332. /*
  2333. * default: (not Intel, not AMD, not Hygon), apply Intel's
  2334. * stricter rules...
  2335. */
  2336. return false;
  2337. }
  2338. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  2339. {
  2340. const struct x86_emulate_ops *ops = ctxt->ops;
  2341. struct desc_struct cs, ss;
  2342. u64 msr_data;
  2343. u16 cs_sel, ss_sel;
  2344. u64 efer = 0;
  2345. /* syscall is not available in real mode */
  2346. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2347. ctxt->mode == X86EMUL_MODE_VM86)
  2348. return emulate_ud(ctxt);
  2349. if (!(em_syscall_is_enabled(ctxt)))
  2350. return emulate_ud(ctxt);
  2351. ops->get_msr(ctxt, MSR_EFER, &efer);
  2352. if (!(efer & EFER_SCE))
  2353. return emulate_ud(ctxt);
  2354. setup_syscalls_segments(&cs, &ss);
  2355. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2356. msr_data >>= 32;
  2357. cs_sel = (u16)(msr_data & 0xfffc);
  2358. ss_sel = (u16)(msr_data + 8);
  2359. if (efer & EFER_LMA) {
  2360. cs.d = 0;
  2361. cs.l = 1;
  2362. }
  2363. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2364. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2365. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  2366. if (efer & EFER_LMA) {
  2367. #ifdef CONFIG_X86_64
  2368. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
  2369. ops->get_msr(ctxt,
  2370. ctxt->mode == X86EMUL_MODE_PROT64 ?
  2371. MSR_LSTAR : MSR_CSTAR, &msr_data);
  2372. ctxt->_eip = msr_data;
  2373. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  2374. ctxt->eflags &= ~msr_data;
  2375. ctxt->eflags |= X86_EFLAGS_FIXED;
  2376. #endif
  2377. } else {
  2378. /* legacy mode */
  2379. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2380. ctxt->_eip = (u32)msr_data;
  2381. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2382. }
  2383. ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
  2384. return X86EMUL_CONTINUE;
  2385. }
  2386. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  2387. {
  2388. const struct x86_emulate_ops *ops = ctxt->ops;
  2389. struct desc_struct cs, ss;
  2390. u64 msr_data;
  2391. u16 cs_sel, ss_sel;
  2392. u64 efer = 0;
  2393. ops->get_msr(ctxt, MSR_EFER, &efer);
  2394. /* inject #GP if in real mode */
  2395. if (ctxt->mode == X86EMUL_MODE_REAL)
  2396. return emulate_gp(ctxt, 0);
  2397. /*
  2398. * Not recognized on AMD in compat mode (but is recognized in legacy
  2399. * mode).
  2400. */
  2401. if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
  2402. && !vendor_intel(ctxt))
  2403. return emulate_ud(ctxt);
  2404. /* sysenter/sysexit have not been tested in 64bit mode. */
  2405. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2406. return X86EMUL_UNHANDLEABLE;
  2407. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2408. if ((msr_data & 0xfffc) == 0x0)
  2409. return emulate_gp(ctxt, 0);
  2410. setup_syscalls_segments(&cs, &ss);
  2411. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2412. cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
  2413. ss_sel = cs_sel + 8;
  2414. if (efer & EFER_LMA) {
  2415. cs.d = 0;
  2416. cs.l = 1;
  2417. }
  2418. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2419. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2420. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2421. ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
  2422. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2423. *reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
  2424. (u32)msr_data;
  2425. if (efer & EFER_LMA)
  2426. ctxt->mode = X86EMUL_MODE_PROT64;
  2427. return X86EMUL_CONTINUE;
  2428. }
  2429. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2430. {
  2431. const struct x86_emulate_ops *ops = ctxt->ops;
  2432. struct desc_struct cs, ss;
  2433. u64 msr_data, rcx, rdx;
  2434. int usermode;
  2435. u16 cs_sel = 0, ss_sel = 0;
  2436. /* inject #GP if in real mode or Virtual 8086 mode */
  2437. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2438. ctxt->mode == X86EMUL_MODE_VM86)
  2439. return emulate_gp(ctxt, 0);
  2440. setup_syscalls_segments(&cs, &ss);
  2441. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2442. usermode = X86EMUL_MODE_PROT64;
  2443. else
  2444. usermode = X86EMUL_MODE_PROT32;
  2445. rcx = reg_read(ctxt, VCPU_REGS_RCX);
  2446. rdx = reg_read(ctxt, VCPU_REGS_RDX);
  2447. cs.dpl = 3;
  2448. ss.dpl = 3;
  2449. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2450. switch (usermode) {
  2451. case X86EMUL_MODE_PROT32:
  2452. cs_sel = (u16)(msr_data + 16);
  2453. if ((msr_data & 0xfffc) == 0x0)
  2454. return emulate_gp(ctxt, 0);
  2455. ss_sel = (u16)(msr_data + 24);
  2456. rcx = (u32)rcx;
  2457. rdx = (u32)rdx;
  2458. break;
  2459. case X86EMUL_MODE_PROT64:
  2460. cs_sel = (u16)(msr_data + 32);
  2461. if (msr_data == 0x0)
  2462. return emulate_gp(ctxt, 0);
  2463. ss_sel = cs_sel + 8;
  2464. cs.d = 0;
  2465. cs.l = 1;
  2466. if (emul_is_noncanonical_address(rcx, ctxt) ||
  2467. emul_is_noncanonical_address(rdx, ctxt))
  2468. return emulate_gp(ctxt, 0);
  2469. break;
  2470. }
  2471. cs_sel |= SEGMENT_RPL_MASK;
  2472. ss_sel |= SEGMENT_RPL_MASK;
  2473. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2474. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2475. ctxt->_eip = rdx;
  2476. ctxt->mode = usermode;
  2477. *reg_write(ctxt, VCPU_REGS_RSP) = rcx;
  2478. return X86EMUL_CONTINUE;
  2479. }
  2480. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2481. {
  2482. int iopl;
  2483. if (ctxt->mode == X86EMUL_MODE_REAL)
  2484. return false;
  2485. if (ctxt->mode == X86EMUL_MODE_VM86)
  2486. return true;
  2487. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  2488. return ctxt->ops->cpl(ctxt) > iopl;
  2489. }
  2490. #define VMWARE_PORT_VMPORT (0x5658)
  2491. #define VMWARE_PORT_VMRPC (0x5659)
  2492. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2493. u16 port, u16 len)
  2494. {
  2495. const struct x86_emulate_ops *ops = ctxt->ops;
  2496. struct desc_struct tr_seg;
  2497. u32 base3;
  2498. int r;
  2499. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2500. unsigned mask = (1 << len) - 1;
  2501. unsigned long base;
  2502. /*
  2503. * VMware allows access to these ports even if denied
  2504. * by TSS I/O permission bitmap. Mimic behavior.
  2505. */
  2506. if (enable_vmware_backdoor &&
  2507. ((port == VMWARE_PORT_VMPORT) || (port == VMWARE_PORT_VMRPC)))
  2508. return true;
  2509. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2510. if (!tr_seg.p)
  2511. return false;
  2512. if (desc_limit_scaled(&tr_seg) < 103)
  2513. return false;
  2514. base = get_desc_base(&tr_seg);
  2515. #ifdef CONFIG_X86_64
  2516. base |= ((u64)base3) << 32;
  2517. #endif
  2518. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL, true);
  2519. if (r != X86EMUL_CONTINUE)
  2520. return false;
  2521. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2522. return false;
  2523. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL, true);
  2524. if (r != X86EMUL_CONTINUE)
  2525. return false;
  2526. if ((perm >> bit_idx) & mask)
  2527. return false;
  2528. return true;
  2529. }
  2530. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2531. u16 port, u16 len)
  2532. {
  2533. if (ctxt->perm_ok)
  2534. return true;
  2535. if (emulator_bad_iopl(ctxt))
  2536. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2537. return false;
  2538. ctxt->perm_ok = true;
  2539. return true;
  2540. }
  2541. static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
  2542. {
  2543. /*
  2544. * Intel CPUs mask the counter and pointers in quite strange
  2545. * manner when ECX is zero due to REP-string optimizations.
  2546. */
  2547. #ifdef CONFIG_X86_64
  2548. if (ctxt->ad_bytes != 4 || !vendor_intel(ctxt))
  2549. return;
  2550. *reg_write(ctxt, VCPU_REGS_RCX) = 0;
  2551. switch (ctxt->b) {
  2552. case 0xa4: /* movsb */
  2553. case 0xa5: /* movsd/w */
  2554. *reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
  2555. fallthrough;
  2556. case 0xaa: /* stosb */
  2557. case 0xab: /* stosd/w */
  2558. *reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
  2559. }
  2560. #endif
  2561. }
  2562. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2563. struct tss_segment_16 *tss)
  2564. {
  2565. tss->ip = ctxt->_eip;
  2566. tss->flag = ctxt->eflags;
  2567. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2568. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2569. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2570. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2571. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2572. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2573. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2574. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2575. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2576. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2577. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2578. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2579. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2580. }
  2581. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2582. struct tss_segment_16 *tss)
  2583. {
  2584. int ret;
  2585. u8 cpl;
  2586. ctxt->_eip = tss->ip;
  2587. ctxt->eflags = tss->flag | 2;
  2588. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2589. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2590. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2591. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2592. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2593. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2594. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2595. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2596. /*
  2597. * SDM says that segment selectors are loaded before segment
  2598. * descriptors
  2599. */
  2600. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2601. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2602. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2603. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2604. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2605. cpl = tss->cs & 3;
  2606. /*
  2607. * Now load segment descriptors. If fault happens at this stage
  2608. * it is handled in a context of new task
  2609. */
  2610. ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
  2611. X86_TRANSFER_TASK_SWITCH, NULL);
  2612. if (ret != X86EMUL_CONTINUE)
  2613. return ret;
  2614. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2615. X86_TRANSFER_TASK_SWITCH, NULL);
  2616. if (ret != X86EMUL_CONTINUE)
  2617. return ret;
  2618. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2619. X86_TRANSFER_TASK_SWITCH, NULL);
  2620. if (ret != X86EMUL_CONTINUE)
  2621. return ret;
  2622. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2623. X86_TRANSFER_TASK_SWITCH, NULL);
  2624. if (ret != X86EMUL_CONTINUE)
  2625. return ret;
  2626. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2627. X86_TRANSFER_TASK_SWITCH, NULL);
  2628. if (ret != X86EMUL_CONTINUE)
  2629. return ret;
  2630. return X86EMUL_CONTINUE;
  2631. }
  2632. static int task_switch_16(struct x86_emulate_ctxt *ctxt, u16 old_tss_sel,
  2633. ulong old_tss_base, struct desc_struct *new_desc)
  2634. {
  2635. struct tss_segment_16 tss_seg;
  2636. int ret;
  2637. u32 new_tss_base = get_desc_base(new_desc);
  2638. ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
  2639. if (ret != X86EMUL_CONTINUE)
  2640. return ret;
  2641. save_state_to_tss16(ctxt, &tss_seg);
  2642. ret = linear_write_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
  2643. if (ret != X86EMUL_CONTINUE)
  2644. return ret;
  2645. ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
  2646. if (ret != X86EMUL_CONTINUE)
  2647. return ret;
  2648. if (old_tss_sel != 0xffff) {
  2649. tss_seg.prev_task_link = old_tss_sel;
  2650. ret = linear_write_system(ctxt, new_tss_base,
  2651. &tss_seg.prev_task_link,
  2652. sizeof(tss_seg.prev_task_link));
  2653. if (ret != X86EMUL_CONTINUE)
  2654. return ret;
  2655. }
  2656. return load_state_from_tss16(ctxt, &tss_seg);
  2657. }
  2658. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2659. struct tss_segment_32 *tss)
  2660. {
  2661. /* CR3 and ldt selector are not saved intentionally */
  2662. tss->eip = ctxt->_eip;
  2663. tss->eflags = ctxt->eflags;
  2664. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2665. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2666. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2667. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2668. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2669. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2670. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2671. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2672. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2673. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2674. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2675. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2676. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2677. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2678. }
  2679. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2680. struct tss_segment_32 *tss)
  2681. {
  2682. int ret;
  2683. u8 cpl;
  2684. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2685. return emulate_gp(ctxt, 0);
  2686. ctxt->_eip = tss->eip;
  2687. ctxt->eflags = tss->eflags | 2;
  2688. /* General purpose registers */
  2689. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2690. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2691. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2692. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2693. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2694. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2695. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2696. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2697. /*
  2698. * SDM says that segment selectors are loaded before segment
  2699. * descriptors. This is important because CPL checks will
  2700. * use CS.RPL.
  2701. */
  2702. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2703. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2704. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2705. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2706. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2707. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2708. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2709. /*
  2710. * If we're switching between Protected Mode and VM86, we need to make
  2711. * sure to update the mode before loading the segment descriptors so
  2712. * that the selectors are interpreted correctly.
  2713. */
  2714. if (ctxt->eflags & X86_EFLAGS_VM) {
  2715. ctxt->mode = X86EMUL_MODE_VM86;
  2716. cpl = 3;
  2717. } else {
  2718. ctxt->mode = X86EMUL_MODE_PROT32;
  2719. cpl = tss->cs & 3;
  2720. }
  2721. /*
  2722. * Now load segment descriptors. If fault happens at this stage
  2723. * it is handled in a context of new task
  2724. */
  2725. ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
  2726. cpl, X86_TRANSFER_TASK_SWITCH, NULL);
  2727. if (ret != X86EMUL_CONTINUE)
  2728. return ret;
  2729. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2730. X86_TRANSFER_TASK_SWITCH, NULL);
  2731. if (ret != X86EMUL_CONTINUE)
  2732. return ret;
  2733. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2734. X86_TRANSFER_TASK_SWITCH, NULL);
  2735. if (ret != X86EMUL_CONTINUE)
  2736. return ret;
  2737. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2738. X86_TRANSFER_TASK_SWITCH, NULL);
  2739. if (ret != X86EMUL_CONTINUE)
  2740. return ret;
  2741. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2742. X86_TRANSFER_TASK_SWITCH, NULL);
  2743. if (ret != X86EMUL_CONTINUE)
  2744. return ret;
  2745. ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
  2746. X86_TRANSFER_TASK_SWITCH, NULL);
  2747. if (ret != X86EMUL_CONTINUE)
  2748. return ret;
  2749. ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
  2750. X86_TRANSFER_TASK_SWITCH, NULL);
  2751. return ret;
  2752. }
  2753. static int task_switch_32(struct x86_emulate_ctxt *ctxt, u16 old_tss_sel,
  2754. ulong old_tss_base, struct desc_struct *new_desc)
  2755. {
  2756. struct tss_segment_32 tss_seg;
  2757. int ret;
  2758. u32 new_tss_base = get_desc_base(new_desc);
  2759. u32 eip_offset = offsetof(struct tss_segment_32, eip);
  2760. u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
  2761. ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
  2762. if (ret != X86EMUL_CONTINUE)
  2763. return ret;
  2764. save_state_to_tss32(ctxt, &tss_seg);
  2765. /* Only GP registers and segment selectors are saved */
  2766. ret = linear_write_system(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
  2767. ldt_sel_offset - eip_offset);
  2768. if (ret != X86EMUL_CONTINUE)
  2769. return ret;
  2770. ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
  2771. if (ret != X86EMUL_CONTINUE)
  2772. return ret;
  2773. if (old_tss_sel != 0xffff) {
  2774. tss_seg.prev_task_link = old_tss_sel;
  2775. ret = linear_write_system(ctxt, new_tss_base,
  2776. &tss_seg.prev_task_link,
  2777. sizeof(tss_seg.prev_task_link));
  2778. if (ret != X86EMUL_CONTINUE)
  2779. return ret;
  2780. }
  2781. return load_state_from_tss32(ctxt, &tss_seg);
  2782. }
  2783. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2784. u16 tss_selector, int idt_index, int reason,
  2785. bool has_error_code, u32 error_code)
  2786. {
  2787. const struct x86_emulate_ops *ops = ctxt->ops;
  2788. struct desc_struct curr_tss_desc, next_tss_desc;
  2789. int ret;
  2790. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2791. ulong old_tss_base =
  2792. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2793. u32 desc_limit;
  2794. ulong desc_addr, dr7;
  2795. /* FIXME: old_tss_base == ~0 ? */
  2796. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2797. if (ret != X86EMUL_CONTINUE)
  2798. return ret;
  2799. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2800. if (ret != X86EMUL_CONTINUE)
  2801. return ret;
  2802. /* FIXME: check that next_tss_desc is tss */
  2803. /*
  2804. * Check privileges. The three cases are task switch caused by...
  2805. *
  2806. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2807. * 2. Exception/IRQ/iret: No check is performed
  2808. * 3. jmp/call to TSS/task-gate: No check is performed since the
  2809. * hardware checks it before exiting.
  2810. */
  2811. if (reason == TASK_SWITCH_GATE) {
  2812. if (idt_index != -1) {
  2813. /* Software interrupts */
  2814. struct desc_struct task_gate_desc;
  2815. int dpl;
  2816. ret = read_interrupt_descriptor(ctxt, idt_index,
  2817. &task_gate_desc);
  2818. if (ret != X86EMUL_CONTINUE)
  2819. return ret;
  2820. dpl = task_gate_desc.dpl;
  2821. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2822. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2823. }
  2824. }
  2825. desc_limit = desc_limit_scaled(&next_tss_desc);
  2826. if (!next_tss_desc.p ||
  2827. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2828. desc_limit < 0x2b)) {
  2829. return emulate_ts(ctxt, tss_selector & 0xfffc);
  2830. }
  2831. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2832. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2833. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2834. }
  2835. if (reason == TASK_SWITCH_IRET)
  2836. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2837. /* set back link to prev task only if NT bit is set in eflags
  2838. note that old_tss_sel is not used after this point */
  2839. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2840. old_tss_sel = 0xffff;
  2841. if (next_tss_desc.type & 8)
  2842. ret = task_switch_32(ctxt, old_tss_sel, old_tss_base, &next_tss_desc);
  2843. else
  2844. ret = task_switch_16(ctxt, old_tss_sel,
  2845. old_tss_base, &next_tss_desc);
  2846. if (ret != X86EMUL_CONTINUE)
  2847. return ret;
  2848. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2849. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2850. if (reason != TASK_SWITCH_IRET) {
  2851. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2852. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2853. }
  2854. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2855. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2856. if (has_error_code) {
  2857. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2858. ctxt->lock_prefix = 0;
  2859. ctxt->src.val = (unsigned long) error_code;
  2860. ret = em_push(ctxt);
  2861. }
  2862. ops->get_dr(ctxt, 7, &dr7);
  2863. ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));
  2864. return ret;
  2865. }
  2866. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2867. u16 tss_selector, int idt_index, int reason,
  2868. bool has_error_code, u32 error_code)
  2869. {
  2870. int rc;
  2871. invalidate_registers(ctxt);
  2872. ctxt->_eip = ctxt->eip;
  2873. ctxt->dst.type = OP_NONE;
  2874. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2875. has_error_code, error_code);
  2876. if (rc == X86EMUL_CONTINUE) {
  2877. ctxt->eip = ctxt->_eip;
  2878. writeback_registers(ctxt);
  2879. }
  2880. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2881. }
  2882. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2883. struct operand *op)
  2884. {
  2885. int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
  2886. register_address_increment(ctxt, reg, df * op->bytes);
  2887. op->addr.mem.ea = register_address(ctxt, reg);
  2888. }
  2889. static int em_das(struct x86_emulate_ctxt *ctxt)
  2890. {
  2891. u8 al, old_al;
  2892. bool af, cf, old_cf;
  2893. cf = ctxt->eflags & X86_EFLAGS_CF;
  2894. al = ctxt->dst.val;
  2895. old_al = al;
  2896. old_cf = cf;
  2897. cf = false;
  2898. af = ctxt->eflags & X86_EFLAGS_AF;
  2899. if ((al & 0x0f) > 9 || af) {
  2900. al -= 6;
  2901. cf = old_cf | (al >= 250);
  2902. af = true;
  2903. } else {
  2904. af = false;
  2905. }
  2906. if (old_al > 0x99 || old_cf) {
  2907. al -= 0x60;
  2908. cf = true;
  2909. }
  2910. ctxt->dst.val = al;
  2911. /* Set PF, ZF, SF */
  2912. ctxt->src.type = OP_IMM;
  2913. ctxt->src.val = 0;
  2914. ctxt->src.bytes = 1;
  2915. fastop(ctxt, em_or);
  2916. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2917. if (cf)
  2918. ctxt->eflags |= X86_EFLAGS_CF;
  2919. if (af)
  2920. ctxt->eflags |= X86_EFLAGS_AF;
  2921. return X86EMUL_CONTINUE;
  2922. }
  2923. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2924. {
  2925. u8 al, ah;
  2926. if (ctxt->src.val == 0)
  2927. return emulate_de(ctxt);
  2928. al = ctxt->dst.val & 0xff;
  2929. ah = al / ctxt->src.val;
  2930. al %= ctxt->src.val;
  2931. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2932. /* Set PF, ZF, SF */
  2933. ctxt->src.type = OP_IMM;
  2934. ctxt->src.val = 0;
  2935. ctxt->src.bytes = 1;
  2936. fastop(ctxt, em_or);
  2937. return X86EMUL_CONTINUE;
  2938. }
  2939. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2940. {
  2941. u8 al = ctxt->dst.val & 0xff;
  2942. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2943. al = (al + (ah * ctxt->src.val)) & 0xff;
  2944. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2945. /* Set PF, ZF, SF */
  2946. ctxt->src.type = OP_IMM;
  2947. ctxt->src.val = 0;
  2948. ctxt->src.bytes = 1;
  2949. fastop(ctxt, em_or);
  2950. return X86EMUL_CONTINUE;
  2951. }
  2952. static int em_call(struct x86_emulate_ctxt *ctxt)
  2953. {
  2954. int rc;
  2955. long rel = ctxt->src.val;
  2956. ctxt->src.val = (unsigned long)ctxt->_eip;
  2957. rc = jmp_rel(ctxt, rel);
  2958. if (rc != X86EMUL_CONTINUE)
  2959. return rc;
  2960. return em_push(ctxt);
  2961. }
  2962. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2963. {
  2964. u16 sel, old_cs;
  2965. ulong old_eip;
  2966. int rc;
  2967. struct desc_struct old_desc, new_desc;
  2968. const struct x86_emulate_ops *ops = ctxt->ops;
  2969. int cpl = ctxt->ops->cpl(ctxt);
  2970. enum x86emul_mode prev_mode = ctxt->mode;
  2971. old_eip = ctxt->_eip;
  2972. ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
  2973. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2974. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  2975. X86_TRANSFER_CALL_JMP, &new_desc);
  2976. if (rc != X86EMUL_CONTINUE)
  2977. return rc;
  2978. rc = assign_eip_far(ctxt, ctxt->src.val);
  2979. if (rc != X86EMUL_CONTINUE)
  2980. goto fail;
  2981. ctxt->src.val = old_cs;
  2982. rc = em_push(ctxt);
  2983. if (rc != X86EMUL_CONTINUE)
  2984. goto fail;
  2985. ctxt->src.val = old_eip;
  2986. rc = em_push(ctxt);
  2987. /* If we failed, we tainted the memory, but the very least we should
  2988. restore cs */
  2989. if (rc != X86EMUL_CONTINUE) {
  2990. pr_warn_once("faulting far call emulation tainted memory\n");
  2991. goto fail;
  2992. }
  2993. return rc;
  2994. fail:
  2995. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  2996. ctxt->mode = prev_mode;
  2997. return rc;
  2998. }
  2999. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  3000. {
  3001. int rc;
  3002. unsigned long eip;
  3003. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  3004. if (rc != X86EMUL_CONTINUE)
  3005. return rc;
  3006. rc = assign_eip_near(ctxt, eip);
  3007. if (rc != X86EMUL_CONTINUE)
  3008. return rc;
  3009. rsp_increment(ctxt, ctxt->src.val);
  3010. return X86EMUL_CONTINUE;
  3011. }
  3012. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  3013. {
  3014. /* Write back the register source. */
  3015. ctxt->src.val = ctxt->dst.val;
  3016. write_register_operand(&ctxt->src);
  3017. /* Write back the memory destination with implicit LOCK prefix. */
  3018. ctxt->dst.val = ctxt->src.orig_val;
  3019. ctxt->lock_prefix = 1;
  3020. return X86EMUL_CONTINUE;
  3021. }
  3022. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  3023. {
  3024. ctxt->dst.val = ctxt->src2.val;
  3025. return fastop(ctxt, em_imul);
  3026. }
  3027. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  3028. {
  3029. ctxt->dst.type = OP_REG;
  3030. ctxt->dst.bytes = ctxt->src.bytes;
  3031. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3032. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  3033. return X86EMUL_CONTINUE;
  3034. }
  3035. static int em_rdpid(struct x86_emulate_ctxt *ctxt)
  3036. {
  3037. u64 tsc_aux = 0;
  3038. if (!ctxt->ops->guest_has_rdpid(ctxt))
  3039. return emulate_ud(ctxt);
  3040. ctxt->ops->get_msr(ctxt, MSR_TSC_AUX, &tsc_aux);
  3041. ctxt->dst.val = tsc_aux;
  3042. return X86EMUL_CONTINUE;
  3043. }
  3044. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  3045. {
  3046. u64 tsc = 0;
  3047. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  3048. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  3049. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  3050. return X86EMUL_CONTINUE;
  3051. }
  3052. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  3053. {
  3054. u64 pmc;
  3055. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  3056. return emulate_gp(ctxt, 0);
  3057. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  3058. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  3059. return X86EMUL_CONTINUE;
  3060. }
  3061. static int em_mov(struct x86_emulate_ctxt *ctxt)
  3062. {
  3063. memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
  3064. return X86EMUL_CONTINUE;
  3065. }
  3066. static int em_movbe(struct x86_emulate_ctxt *ctxt)
  3067. {
  3068. u16 tmp;
  3069. if (!ctxt->ops->guest_has_movbe(ctxt))
  3070. return emulate_ud(ctxt);
  3071. switch (ctxt->op_bytes) {
  3072. case 2:
  3073. /*
  3074. * From MOVBE definition: "...When the operand size is 16 bits,
  3075. * the upper word of the destination register remains unchanged
  3076. * ..."
  3077. *
  3078. * Both casting ->valptr and ->val to u16 breaks strict aliasing
  3079. * rules so we have to do the operation almost per hand.
  3080. */
  3081. tmp = (u16)ctxt->src.val;
  3082. ctxt->dst.val &= ~0xffffUL;
  3083. ctxt->dst.val |= (unsigned long)swab16(tmp);
  3084. break;
  3085. case 4:
  3086. ctxt->dst.val = swab32((u32)ctxt->src.val);
  3087. break;
  3088. case 8:
  3089. ctxt->dst.val = swab64(ctxt->src.val);
  3090. break;
  3091. default:
  3092. BUG();
  3093. }
  3094. return X86EMUL_CONTINUE;
  3095. }
  3096. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  3097. {
  3098. int cr_num = ctxt->modrm_reg;
  3099. int r;
  3100. if (ctxt->ops->set_cr(ctxt, cr_num, ctxt->src.val))
  3101. return emulate_gp(ctxt, 0);
  3102. /* Disable writeback. */
  3103. ctxt->dst.type = OP_NONE;
  3104. if (cr_num == 0) {
  3105. /*
  3106. * CR0 write might have updated CR0.PE and/or CR0.PG
  3107. * which can affect the cpu's execution mode.
  3108. */
  3109. r = emulator_recalc_and_set_mode(ctxt);
  3110. if (r != X86EMUL_CONTINUE)
  3111. return r;
  3112. }
  3113. return X86EMUL_CONTINUE;
  3114. }
  3115. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  3116. {
  3117. unsigned long val;
  3118. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3119. val = ctxt->src.val & ~0ULL;
  3120. else
  3121. val = ctxt->src.val & ~0U;
  3122. /* #UD condition is already handled. */
  3123. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  3124. return emulate_gp(ctxt, 0);
  3125. /* Disable writeback. */
  3126. ctxt->dst.type = OP_NONE;
  3127. return X86EMUL_CONTINUE;
  3128. }
  3129. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  3130. {
  3131. u64 msr_index = reg_read(ctxt, VCPU_REGS_RCX);
  3132. u64 msr_data;
  3133. int r;
  3134. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  3135. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  3136. r = ctxt->ops->set_msr_with_filter(ctxt, msr_index, msr_data);
  3137. if (r == X86EMUL_PROPAGATE_FAULT)
  3138. return emulate_gp(ctxt, 0);
  3139. return r;
  3140. }
  3141. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  3142. {
  3143. u64 msr_index = reg_read(ctxt, VCPU_REGS_RCX);
  3144. u64 msr_data;
  3145. int r;
  3146. r = ctxt->ops->get_msr_with_filter(ctxt, msr_index, &msr_data);
  3147. if (r == X86EMUL_PROPAGATE_FAULT)
  3148. return emulate_gp(ctxt, 0);
  3149. if (r == X86EMUL_CONTINUE) {
  3150. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  3151. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  3152. }
  3153. return r;
  3154. }
  3155. static int em_store_sreg(struct x86_emulate_ctxt *ctxt, int segment)
  3156. {
  3157. if (segment > VCPU_SREG_GS &&
  3158. (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
  3159. ctxt->ops->cpl(ctxt) > 0)
  3160. return emulate_gp(ctxt, 0);
  3161. ctxt->dst.val = get_segment_selector(ctxt, segment);
  3162. if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
  3163. ctxt->dst.bytes = 2;
  3164. return X86EMUL_CONTINUE;
  3165. }
  3166. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  3167. {
  3168. if (ctxt->modrm_reg > VCPU_SREG_GS)
  3169. return emulate_ud(ctxt);
  3170. return em_store_sreg(ctxt, ctxt->modrm_reg);
  3171. }
  3172. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  3173. {
  3174. u16 sel = ctxt->src.val;
  3175. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  3176. return emulate_ud(ctxt);
  3177. if (ctxt->modrm_reg == VCPU_SREG_SS)
  3178. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  3179. /* Disable writeback. */
  3180. ctxt->dst.type = OP_NONE;
  3181. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  3182. }
  3183. static int em_sldt(struct x86_emulate_ctxt *ctxt)
  3184. {
  3185. return em_store_sreg(ctxt, VCPU_SREG_LDTR);
  3186. }
  3187. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  3188. {
  3189. u16 sel = ctxt->src.val;
  3190. /* Disable writeback. */
  3191. ctxt->dst.type = OP_NONE;
  3192. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  3193. }
  3194. static int em_str(struct x86_emulate_ctxt *ctxt)
  3195. {
  3196. return em_store_sreg(ctxt, VCPU_SREG_TR);
  3197. }
  3198. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  3199. {
  3200. u16 sel = ctxt->src.val;
  3201. /* Disable writeback. */
  3202. ctxt->dst.type = OP_NONE;
  3203. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  3204. }
  3205. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  3206. {
  3207. int rc;
  3208. ulong linear;
  3209. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  3210. if (rc == X86EMUL_CONTINUE)
  3211. ctxt->ops->invlpg(ctxt, linear);
  3212. /* Disable writeback. */
  3213. ctxt->dst.type = OP_NONE;
  3214. return X86EMUL_CONTINUE;
  3215. }
  3216. static int em_clts(struct x86_emulate_ctxt *ctxt)
  3217. {
  3218. ulong cr0;
  3219. cr0 = ctxt->ops->get_cr(ctxt, 0);
  3220. cr0 &= ~X86_CR0_TS;
  3221. ctxt->ops->set_cr(ctxt, 0, cr0);
  3222. return X86EMUL_CONTINUE;
  3223. }
  3224. static int em_hypercall(struct x86_emulate_ctxt *ctxt)
  3225. {
  3226. int rc = ctxt->ops->fix_hypercall(ctxt);
  3227. if (rc != X86EMUL_CONTINUE)
  3228. return rc;
  3229. /* Let the processor re-execute the fixed hypercall */
  3230. ctxt->_eip = ctxt->eip;
  3231. /* Disable writeback. */
  3232. ctxt->dst.type = OP_NONE;
  3233. return X86EMUL_CONTINUE;
  3234. }
  3235. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  3236. void (*get)(struct x86_emulate_ctxt *ctxt,
  3237. struct desc_ptr *ptr))
  3238. {
  3239. struct desc_ptr desc_ptr;
  3240. if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
  3241. ctxt->ops->cpl(ctxt) > 0)
  3242. return emulate_gp(ctxt, 0);
  3243. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3244. ctxt->op_bytes = 8;
  3245. get(ctxt, &desc_ptr);
  3246. if (ctxt->op_bytes == 2) {
  3247. ctxt->op_bytes = 4;
  3248. desc_ptr.address &= 0x00ffffff;
  3249. }
  3250. /* Disable writeback. */
  3251. ctxt->dst.type = OP_NONE;
  3252. return segmented_write_std(ctxt, ctxt->dst.addr.mem,
  3253. &desc_ptr, 2 + ctxt->op_bytes);
  3254. }
  3255. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  3256. {
  3257. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  3258. }
  3259. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  3260. {
  3261. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  3262. }
  3263. static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
  3264. {
  3265. struct desc_ptr desc_ptr;
  3266. int rc;
  3267. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3268. ctxt->op_bytes = 8;
  3269. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  3270. &desc_ptr.size, &desc_ptr.address,
  3271. ctxt->op_bytes);
  3272. if (rc != X86EMUL_CONTINUE)
  3273. return rc;
  3274. if (ctxt->mode == X86EMUL_MODE_PROT64 &&
  3275. emul_is_noncanonical_address(desc_ptr.address, ctxt))
  3276. return emulate_gp(ctxt, 0);
  3277. if (lgdt)
  3278. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  3279. else
  3280. ctxt->ops->set_idt(ctxt, &desc_ptr);
  3281. /* Disable writeback. */
  3282. ctxt->dst.type = OP_NONE;
  3283. return X86EMUL_CONTINUE;
  3284. }
  3285. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  3286. {
  3287. return em_lgdt_lidt(ctxt, true);
  3288. }
  3289. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  3290. {
  3291. return em_lgdt_lidt(ctxt, false);
  3292. }
  3293. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  3294. {
  3295. if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
  3296. ctxt->ops->cpl(ctxt) > 0)
  3297. return emulate_gp(ctxt, 0);
  3298. if (ctxt->dst.type == OP_MEM)
  3299. ctxt->dst.bytes = 2;
  3300. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  3301. return X86EMUL_CONTINUE;
  3302. }
  3303. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  3304. {
  3305. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  3306. | (ctxt->src.val & 0x0f));
  3307. ctxt->dst.type = OP_NONE;
  3308. return X86EMUL_CONTINUE;
  3309. }
  3310. static int em_loop(struct x86_emulate_ctxt *ctxt)
  3311. {
  3312. int rc = X86EMUL_CONTINUE;
  3313. register_address_increment(ctxt, VCPU_REGS_RCX, -1);
  3314. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  3315. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  3316. rc = jmp_rel(ctxt, ctxt->src.val);
  3317. return rc;
  3318. }
  3319. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  3320. {
  3321. int rc = X86EMUL_CONTINUE;
  3322. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  3323. rc = jmp_rel(ctxt, ctxt->src.val);
  3324. return rc;
  3325. }
  3326. static int em_in(struct x86_emulate_ctxt *ctxt)
  3327. {
  3328. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  3329. &ctxt->dst.val))
  3330. return X86EMUL_IO_NEEDED;
  3331. return X86EMUL_CONTINUE;
  3332. }
  3333. static int em_out(struct x86_emulate_ctxt *ctxt)
  3334. {
  3335. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  3336. &ctxt->src.val, 1);
  3337. /* Disable writeback. */
  3338. ctxt->dst.type = OP_NONE;
  3339. return X86EMUL_CONTINUE;
  3340. }
  3341. static int em_cli(struct x86_emulate_ctxt *ctxt)
  3342. {
  3343. if (emulator_bad_iopl(ctxt))
  3344. return emulate_gp(ctxt, 0);
  3345. ctxt->eflags &= ~X86_EFLAGS_IF;
  3346. return X86EMUL_CONTINUE;
  3347. }
  3348. static int em_sti(struct x86_emulate_ctxt *ctxt)
  3349. {
  3350. if (emulator_bad_iopl(ctxt))
  3351. return emulate_gp(ctxt, 0);
  3352. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3353. ctxt->eflags |= X86_EFLAGS_IF;
  3354. return X86EMUL_CONTINUE;
  3355. }
  3356. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  3357. {
  3358. u32 eax, ebx, ecx, edx;
  3359. u64 msr = 0;
  3360. ctxt->ops->get_msr(ctxt, MSR_MISC_FEATURES_ENABLES, &msr);
  3361. if (msr & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
  3362. ctxt->ops->cpl(ctxt)) {
  3363. return emulate_gp(ctxt, 0);
  3364. }
  3365. eax = reg_read(ctxt, VCPU_REGS_RAX);
  3366. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  3367. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
  3368. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  3369. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  3370. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  3371. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  3372. return X86EMUL_CONTINUE;
  3373. }
  3374. static int em_sahf(struct x86_emulate_ctxt *ctxt)
  3375. {
  3376. u32 flags;
  3377. flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
  3378. X86_EFLAGS_SF;
  3379. flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
  3380. ctxt->eflags &= ~0xffUL;
  3381. ctxt->eflags |= flags | X86_EFLAGS_FIXED;
  3382. return X86EMUL_CONTINUE;
  3383. }
  3384. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  3385. {
  3386. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  3387. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  3388. return X86EMUL_CONTINUE;
  3389. }
  3390. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  3391. {
  3392. switch (ctxt->op_bytes) {
  3393. #ifdef CONFIG_X86_64
  3394. case 8:
  3395. asm("bswap %0" : "+r"(ctxt->dst.val));
  3396. break;
  3397. #endif
  3398. default:
  3399. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  3400. break;
  3401. }
  3402. return X86EMUL_CONTINUE;
  3403. }
  3404. static int em_clflush(struct x86_emulate_ctxt *ctxt)
  3405. {
  3406. /* emulating clflush regardless of cpuid */
  3407. return X86EMUL_CONTINUE;
  3408. }
  3409. static int em_clflushopt(struct x86_emulate_ctxt *ctxt)
  3410. {
  3411. /* emulating clflushopt regardless of cpuid */
  3412. return X86EMUL_CONTINUE;
  3413. }
  3414. static int em_movsxd(struct x86_emulate_ctxt *ctxt)
  3415. {
  3416. ctxt->dst.val = (s32) ctxt->src.val;
  3417. return X86EMUL_CONTINUE;
  3418. }
  3419. static int check_fxsr(struct x86_emulate_ctxt *ctxt)
  3420. {
  3421. if (!ctxt->ops->guest_has_fxsr(ctxt))
  3422. return emulate_ud(ctxt);
  3423. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  3424. return emulate_nm(ctxt);
  3425. /*
  3426. * Don't emulate a case that should never be hit, instead of working
  3427. * around a lack of fxsave64/fxrstor64 on old compilers.
  3428. */
  3429. if (ctxt->mode >= X86EMUL_MODE_PROT64)
  3430. return X86EMUL_UNHANDLEABLE;
  3431. return X86EMUL_CONTINUE;
  3432. }
  3433. /*
  3434. * Hardware doesn't save and restore XMM 0-7 without CR4.OSFXSR, but does save
  3435. * and restore MXCSR.
  3436. */
  3437. static size_t __fxstate_size(int nregs)
  3438. {
  3439. return offsetof(struct fxregs_state, xmm_space[0]) + nregs * 16;
  3440. }
  3441. static inline size_t fxstate_size(struct x86_emulate_ctxt *ctxt)
  3442. {
  3443. bool cr4_osfxsr;
  3444. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3445. return __fxstate_size(16);
  3446. cr4_osfxsr = ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR;
  3447. return __fxstate_size(cr4_osfxsr ? 8 : 0);
  3448. }
  3449. /*
  3450. * FXSAVE and FXRSTOR have 4 different formats depending on execution mode,
  3451. * 1) 16 bit mode
  3452. * 2) 32 bit mode
  3453. * - like (1), but FIP and FDP (foo) are only 16 bit. At least Intel CPUs
  3454. * preserve whole 32 bit values, though, so (1) and (2) are the same wrt.
  3455. * save and restore
  3456. * 3) 64-bit mode with REX.W prefix
  3457. * - like (2), but XMM 8-15 are being saved and restored
  3458. * 4) 64-bit mode without REX.W prefix
  3459. * - like (3), but FIP and FDP are 64 bit
  3460. *
  3461. * Emulation uses (3) for (1) and (2) and preserves XMM 8-15 to reach the
  3462. * desired result. (4) is not emulated.
  3463. *
  3464. * Note: Guest and host CPUID.(EAX=07H,ECX=0H):EBX[bit 13] (deprecate FPU CS
  3465. * and FPU DS) should match.
  3466. */
  3467. static int em_fxsave(struct x86_emulate_ctxt *ctxt)
  3468. {
  3469. struct fxregs_state fx_state;
  3470. int rc;
  3471. rc = check_fxsr(ctxt);
  3472. if (rc != X86EMUL_CONTINUE)
  3473. return rc;
  3474. kvm_fpu_get();
  3475. rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_state));
  3476. kvm_fpu_put();
  3477. if (rc != X86EMUL_CONTINUE)
  3478. return rc;
  3479. return segmented_write_std(ctxt, ctxt->memop.addr.mem, &fx_state,
  3480. fxstate_size(ctxt));
  3481. }
  3482. /*
  3483. * FXRSTOR might restore XMM registers not provided by the guest. Fill
  3484. * in the host registers (via FXSAVE) instead, so they won't be modified.
  3485. * (preemption has to stay disabled until FXRSTOR).
  3486. *
  3487. * Use noinline to keep the stack for other functions called by callers small.
  3488. */
  3489. static noinline int fxregs_fixup(struct fxregs_state *fx_state,
  3490. const size_t used_size)
  3491. {
  3492. struct fxregs_state fx_tmp;
  3493. int rc;
  3494. rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_tmp));
  3495. memcpy((void *)fx_state + used_size, (void *)&fx_tmp + used_size,
  3496. __fxstate_size(16) - used_size);
  3497. return rc;
  3498. }
  3499. static int em_fxrstor(struct x86_emulate_ctxt *ctxt)
  3500. {
  3501. struct fxregs_state fx_state;
  3502. int rc;
  3503. size_t size;
  3504. rc = check_fxsr(ctxt);
  3505. if (rc != X86EMUL_CONTINUE)
  3506. return rc;
  3507. size = fxstate_size(ctxt);
  3508. rc = segmented_read_std(ctxt, ctxt->memop.addr.mem, &fx_state, size);
  3509. if (rc != X86EMUL_CONTINUE)
  3510. return rc;
  3511. kvm_fpu_get();
  3512. if (size < __fxstate_size(16)) {
  3513. rc = fxregs_fixup(&fx_state, size);
  3514. if (rc != X86EMUL_CONTINUE)
  3515. goto out;
  3516. }
  3517. if (fx_state.mxcsr >> 16) {
  3518. rc = emulate_gp(ctxt, 0);
  3519. goto out;
  3520. }
  3521. if (rc == X86EMUL_CONTINUE)
  3522. rc = asm_safe("fxrstor %[fx]", : [fx] "m"(fx_state));
  3523. out:
  3524. kvm_fpu_put();
  3525. return rc;
  3526. }
  3527. static int em_xsetbv(struct x86_emulate_ctxt *ctxt)
  3528. {
  3529. u32 eax, ecx, edx;
  3530. if (!(ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSXSAVE))
  3531. return emulate_ud(ctxt);
  3532. eax = reg_read(ctxt, VCPU_REGS_RAX);
  3533. edx = reg_read(ctxt, VCPU_REGS_RDX);
  3534. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  3535. if (ctxt->ops->set_xcr(ctxt, ecx, ((u64)edx << 32) | eax))
  3536. return emulate_gp(ctxt, 0);
  3537. return X86EMUL_CONTINUE;
  3538. }
  3539. static bool valid_cr(int nr)
  3540. {
  3541. switch (nr) {
  3542. case 0:
  3543. case 2 ... 4:
  3544. case 8:
  3545. return true;
  3546. default:
  3547. return false;
  3548. }
  3549. }
  3550. static int check_cr_access(struct x86_emulate_ctxt *ctxt)
  3551. {
  3552. if (!valid_cr(ctxt->modrm_reg))
  3553. return emulate_ud(ctxt);
  3554. return X86EMUL_CONTINUE;
  3555. }
  3556. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  3557. {
  3558. unsigned long dr7;
  3559. ctxt->ops->get_dr(ctxt, 7, &dr7);
  3560. return dr7 & DR7_GD;
  3561. }
  3562. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  3563. {
  3564. int dr = ctxt->modrm_reg;
  3565. u64 cr4;
  3566. if (dr > 7)
  3567. return emulate_ud(ctxt);
  3568. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3569. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  3570. return emulate_ud(ctxt);
  3571. if (check_dr7_gd(ctxt)) {
  3572. ulong dr6;
  3573. ctxt->ops->get_dr(ctxt, 6, &dr6);
  3574. dr6 &= ~DR_TRAP_BITS;
  3575. dr6 |= DR6_BD | DR6_ACTIVE_LOW;
  3576. ctxt->ops->set_dr(ctxt, 6, dr6);
  3577. return emulate_db(ctxt);
  3578. }
  3579. return X86EMUL_CONTINUE;
  3580. }
  3581. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3582. {
  3583. u64 new_val = ctxt->src.val64;
  3584. int dr = ctxt->modrm_reg;
  3585. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3586. return emulate_gp(ctxt, 0);
  3587. return check_dr_read(ctxt);
  3588. }
  3589. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3590. {
  3591. u64 efer = 0;
  3592. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3593. if (!(efer & EFER_SVME))
  3594. return emulate_ud(ctxt);
  3595. return X86EMUL_CONTINUE;
  3596. }
  3597. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3598. {
  3599. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3600. /* Valid physical address? */
  3601. if (rax & 0xffff000000000000ULL)
  3602. return emulate_gp(ctxt, 0);
  3603. return check_svme(ctxt);
  3604. }
  3605. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3606. {
  3607. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3608. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3609. return emulate_gp(ctxt, 0);
  3610. return X86EMUL_CONTINUE;
  3611. }
  3612. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3613. {
  3614. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3615. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3616. /*
  3617. * VMware allows access to these Pseduo-PMCs even when read via RDPMC
  3618. * in Ring3 when CR4.PCE=0.
  3619. */
  3620. if (enable_vmware_backdoor && is_vmware_backdoor_pmc(rcx))
  3621. return X86EMUL_CONTINUE;
  3622. /*
  3623. * If CR4.PCE is set, the SDM requires CPL=0 or CR0.PE=0. The CR0.PE
  3624. * check however is unnecessary because CPL is always 0 outside
  3625. * protected mode.
  3626. */
  3627. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3628. ctxt->ops->check_pmc(ctxt, rcx))
  3629. return emulate_gp(ctxt, 0);
  3630. return X86EMUL_CONTINUE;
  3631. }
  3632. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3633. {
  3634. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3635. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3636. return emulate_gp(ctxt, 0);
  3637. return X86EMUL_CONTINUE;
  3638. }
  3639. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3640. {
  3641. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3642. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3643. return emulate_gp(ctxt, 0);
  3644. return X86EMUL_CONTINUE;
  3645. }
  3646. #define D(_y) { .flags = (_y) }
  3647. #define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
  3648. #define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
  3649. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3650. #define N D(NotImpl)
  3651. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3652. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3653. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3654. #define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
  3655. #define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
  3656. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3657. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3658. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3659. #define II(_f, _e, _i) \
  3660. { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
  3661. #define IIP(_f, _e, _i, _p) \
  3662. { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
  3663. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3664. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3665. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3666. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3667. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3668. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3669. #define I2bvIP(_f, _e, _i, _p) \
  3670. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3671. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3672. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3673. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3674. static const struct opcode group7_rm0[] = {
  3675. N,
  3676. I(SrcNone | Priv | EmulateOnUD, em_hypercall),
  3677. N, N, N, N, N, N,
  3678. };
  3679. static const struct opcode group7_rm1[] = {
  3680. DI(SrcNone | Priv, monitor),
  3681. DI(SrcNone | Priv, mwait),
  3682. N, N, N, N, N, N,
  3683. };
  3684. static const struct opcode group7_rm2[] = {
  3685. N,
  3686. II(ImplicitOps | Priv, em_xsetbv, xsetbv),
  3687. N, N, N, N, N, N,
  3688. };
  3689. static const struct opcode group7_rm3[] = {
  3690. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3691. II(SrcNone | Prot | EmulateOnUD, em_hypercall, vmmcall),
  3692. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3693. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3694. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3695. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3696. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3697. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3698. };
  3699. static const struct opcode group7_rm7[] = {
  3700. N,
  3701. DIP(SrcNone, rdtscp, check_rdtsc),
  3702. N, N, N, N, N, N,
  3703. };
  3704. static const struct opcode group1[] = {
  3705. F(Lock, em_add),
  3706. F(Lock | PageTable, em_or),
  3707. F(Lock, em_adc),
  3708. F(Lock, em_sbb),
  3709. F(Lock | PageTable, em_and),
  3710. F(Lock, em_sub),
  3711. F(Lock, em_xor),
  3712. F(NoWrite, em_cmp),
  3713. };
  3714. static const struct opcode group1A[] = {
  3715. I(DstMem | SrcNone | Mov | Stack | IncSP | TwoMemOp, em_pop), N, N, N, N, N, N, N,
  3716. };
  3717. static const struct opcode group2[] = {
  3718. F(DstMem | ModRM, em_rol),
  3719. F(DstMem | ModRM, em_ror),
  3720. F(DstMem | ModRM, em_rcl),
  3721. F(DstMem | ModRM, em_rcr),
  3722. F(DstMem | ModRM, em_shl),
  3723. F(DstMem | ModRM, em_shr),
  3724. F(DstMem | ModRM, em_shl),
  3725. F(DstMem | ModRM, em_sar),
  3726. };
  3727. static const struct opcode group3[] = {
  3728. F(DstMem | SrcImm | NoWrite, em_test),
  3729. F(DstMem | SrcImm | NoWrite, em_test),
  3730. F(DstMem | SrcNone | Lock, em_not),
  3731. F(DstMem | SrcNone | Lock, em_neg),
  3732. F(DstXacc | Src2Mem, em_mul_ex),
  3733. F(DstXacc | Src2Mem, em_imul_ex),
  3734. F(DstXacc | Src2Mem, em_div_ex),
  3735. F(DstXacc | Src2Mem, em_idiv_ex),
  3736. };
  3737. static const struct opcode group4[] = {
  3738. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3739. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3740. N, N, N, N, N, N,
  3741. };
  3742. static const struct opcode group5[] = {
  3743. F(DstMem | SrcNone | Lock, em_inc),
  3744. F(DstMem | SrcNone | Lock, em_dec),
  3745. I(SrcMem | NearBranch | IsBranch, em_call_near_abs),
  3746. I(SrcMemFAddr | ImplicitOps | IsBranch, em_call_far),
  3747. I(SrcMem | NearBranch | IsBranch, em_jmp_abs),
  3748. I(SrcMemFAddr | ImplicitOps | IsBranch, em_jmp_far),
  3749. I(SrcMem | Stack | TwoMemOp, em_push), D(Undefined),
  3750. };
  3751. static const struct opcode group6[] = {
  3752. II(Prot | DstMem, em_sldt, sldt),
  3753. II(Prot | DstMem, em_str, str),
  3754. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3755. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3756. N, N, N, N,
  3757. };
  3758. static const struct group_dual group7 = { {
  3759. II(Mov | DstMem, em_sgdt, sgdt),
  3760. II(Mov | DstMem, em_sidt, sidt),
  3761. II(SrcMem | Priv, em_lgdt, lgdt),
  3762. II(SrcMem | Priv, em_lidt, lidt),
  3763. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3764. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3765. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3766. }, {
  3767. EXT(0, group7_rm0),
  3768. EXT(0, group7_rm1),
  3769. EXT(0, group7_rm2),
  3770. EXT(0, group7_rm3),
  3771. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3772. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3773. EXT(0, group7_rm7),
  3774. } };
  3775. static const struct opcode group8[] = {
  3776. N, N, N, N,
  3777. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3778. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3779. F(DstMem | SrcImmByte | Lock, em_btr),
  3780. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3781. };
  3782. /*
  3783. * The "memory" destination is actually always a register, since we come
  3784. * from the register case of group9.
  3785. */
  3786. static const struct gprefix pfx_0f_c7_7 = {
  3787. N, N, N, II(DstMem | ModRM | Op3264 | EmulateOnUD, em_rdpid, rdpid),
  3788. };
  3789. static const struct group_dual group9 = { {
  3790. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3791. }, {
  3792. N, N, N, N, N, N, N,
  3793. GP(0, &pfx_0f_c7_7),
  3794. } };
  3795. static const struct opcode group11[] = {
  3796. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3797. X7(D(Undefined)),
  3798. };
  3799. static const struct gprefix pfx_0f_ae_7 = {
  3800. I(SrcMem | ByteOp, em_clflush), I(SrcMem | ByteOp, em_clflushopt), N, N,
  3801. };
  3802. static const struct group_dual group15 = { {
  3803. I(ModRM | Aligned16, em_fxsave),
  3804. I(ModRM | Aligned16, em_fxrstor),
  3805. N, N, N, N, N, GP(0, &pfx_0f_ae_7),
  3806. }, {
  3807. N, N, N, N, N, N, N, N,
  3808. } };
  3809. static const struct gprefix pfx_0f_6f_0f_7f = {
  3810. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3811. };
  3812. static const struct instr_dual instr_dual_0f_2b = {
  3813. I(0, em_mov), N
  3814. };
  3815. static const struct gprefix pfx_0f_2b = {
  3816. ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
  3817. };
  3818. static const struct gprefix pfx_0f_10_0f_11 = {
  3819. I(Unaligned, em_mov), I(Unaligned, em_mov), N, N,
  3820. };
  3821. static const struct gprefix pfx_0f_28_0f_29 = {
  3822. I(Aligned, em_mov), I(Aligned, em_mov), N, N,
  3823. };
  3824. static const struct gprefix pfx_0f_e7 = {
  3825. N, I(Sse, em_mov), N, N,
  3826. };
  3827. static const struct escape escape_d9 = { {
  3828. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
  3829. }, {
  3830. /* 0xC0 - 0xC7 */
  3831. N, N, N, N, N, N, N, N,
  3832. /* 0xC8 - 0xCF */
  3833. N, N, N, N, N, N, N, N,
  3834. /* 0xD0 - 0xC7 */
  3835. N, N, N, N, N, N, N, N,
  3836. /* 0xD8 - 0xDF */
  3837. N, N, N, N, N, N, N, N,
  3838. /* 0xE0 - 0xE7 */
  3839. N, N, N, N, N, N, N, N,
  3840. /* 0xE8 - 0xEF */
  3841. N, N, N, N, N, N, N, N,
  3842. /* 0xF0 - 0xF7 */
  3843. N, N, N, N, N, N, N, N,
  3844. /* 0xF8 - 0xFF */
  3845. N, N, N, N, N, N, N, N,
  3846. } };
  3847. static const struct escape escape_db = { {
  3848. N, N, N, N, N, N, N, N,
  3849. }, {
  3850. /* 0xC0 - 0xC7 */
  3851. N, N, N, N, N, N, N, N,
  3852. /* 0xC8 - 0xCF */
  3853. N, N, N, N, N, N, N, N,
  3854. /* 0xD0 - 0xC7 */
  3855. N, N, N, N, N, N, N, N,
  3856. /* 0xD8 - 0xDF */
  3857. N, N, N, N, N, N, N, N,
  3858. /* 0xE0 - 0xE7 */
  3859. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3860. /* 0xE8 - 0xEF */
  3861. N, N, N, N, N, N, N, N,
  3862. /* 0xF0 - 0xF7 */
  3863. N, N, N, N, N, N, N, N,
  3864. /* 0xF8 - 0xFF */
  3865. N, N, N, N, N, N, N, N,
  3866. } };
  3867. static const struct escape escape_dd = { {
  3868. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
  3869. }, {
  3870. /* 0xC0 - 0xC7 */
  3871. N, N, N, N, N, N, N, N,
  3872. /* 0xC8 - 0xCF */
  3873. N, N, N, N, N, N, N, N,
  3874. /* 0xD0 - 0xC7 */
  3875. N, N, N, N, N, N, N, N,
  3876. /* 0xD8 - 0xDF */
  3877. N, N, N, N, N, N, N, N,
  3878. /* 0xE0 - 0xE7 */
  3879. N, N, N, N, N, N, N, N,
  3880. /* 0xE8 - 0xEF */
  3881. N, N, N, N, N, N, N, N,
  3882. /* 0xF0 - 0xF7 */
  3883. N, N, N, N, N, N, N, N,
  3884. /* 0xF8 - 0xFF */
  3885. N, N, N, N, N, N, N, N,
  3886. } };
  3887. static const struct instr_dual instr_dual_0f_c3 = {
  3888. I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
  3889. };
  3890. static const struct mode_dual mode_dual_63 = {
  3891. N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
  3892. };
  3893. static const struct instr_dual instr_dual_8d = {
  3894. D(DstReg | SrcMem | ModRM | NoAccess), N
  3895. };
  3896. static const struct opcode opcode_table[256] = {
  3897. /* 0x00 - 0x07 */
  3898. F6ALU(Lock, em_add),
  3899. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3900. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3901. /* 0x08 - 0x0F */
  3902. F6ALU(Lock | PageTable, em_or),
  3903. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3904. N,
  3905. /* 0x10 - 0x17 */
  3906. F6ALU(Lock, em_adc),
  3907. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3908. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3909. /* 0x18 - 0x1F */
  3910. F6ALU(Lock, em_sbb),
  3911. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3912. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3913. /* 0x20 - 0x27 */
  3914. F6ALU(Lock | PageTable, em_and), N, N,
  3915. /* 0x28 - 0x2F */
  3916. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3917. /* 0x30 - 0x37 */
  3918. F6ALU(Lock, em_xor), N, N,
  3919. /* 0x38 - 0x3F */
  3920. F6ALU(NoWrite, em_cmp), N, N,
  3921. /* 0x40 - 0x4F */
  3922. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3923. /* 0x50 - 0x57 */
  3924. X8(I(SrcReg | Stack, em_push)),
  3925. /* 0x58 - 0x5F */
  3926. X8(I(DstReg | Stack, em_pop)),
  3927. /* 0x60 - 0x67 */
  3928. I(ImplicitOps | Stack | No64, em_pusha),
  3929. I(ImplicitOps | Stack | No64, em_popa),
  3930. N, MD(ModRM, &mode_dual_63),
  3931. N, N, N, N,
  3932. /* 0x68 - 0x6F */
  3933. I(SrcImm | Mov | Stack, em_push),
  3934. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3935. I(SrcImmByte | Mov | Stack, em_push),
  3936. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3937. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3938. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3939. /* 0x70 - 0x7F */
  3940. X16(D(SrcImmByte | NearBranch | IsBranch)),
  3941. /* 0x80 - 0x87 */
  3942. G(ByteOp | DstMem | SrcImm, group1),
  3943. G(DstMem | SrcImm, group1),
  3944. G(ByteOp | DstMem | SrcImm | No64, group1),
  3945. G(DstMem | SrcImmByte, group1),
  3946. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3947. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3948. /* 0x88 - 0x8F */
  3949. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3950. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3951. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3952. ID(0, &instr_dual_8d),
  3953. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3954. G(0, group1A),
  3955. /* 0x90 - 0x97 */
  3956. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3957. /* 0x98 - 0x9F */
  3958. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3959. I(SrcImmFAddr | No64 | IsBranch, em_call_far), N,
  3960. II(ImplicitOps | Stack, em_pushf, pushf),
  3961. II(ImplicitOps | Stack, em_popf, popf),
  3962. I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
  3963. /* 0xA0 - 0xA7 */
  3964. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3965. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3966. I2bv(SrcSI | DstDI | Mov | String | TwoMemOp, em_mov),
  3967. F2bv(SrcSI | DstDI | String | NoWrite | TwoMemOp, em_cmp_r),
  3968. /* 0xA8 - 0xAF */
  3969. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3970. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3971. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3972. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
  3973. /* 0xB0 - 0xB7 */
  3974. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3975. /* 0xB8 - 0xBF */
  3976. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3977. /* 0xC0 - 0xC7 */
  3978. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3979. I(ImplicitOps | NearBranch | SrcImmU16 | IsBranch, em_ret_near_imm),
  3980. I(ImplicitOps | NearBranch | IsBranch, em_ret),
  3981. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3982. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3983. G(ByteOp, group11), G(0, group11),
  3984. /* 0xC8 - 0xCF */
  3985. I(Stack | SrcImmU16 | Src2ImmByte | IsBranch, em_enter),
  3986. I(Stack | IsBranch, em_leave),
  3987. I(ImplicitOps | SrcImmU16 | IsBranch, em_ret_far_imm),
  3988. I(ImplicitOps | IsBranch, em_ret_far),
  3989. D(ImplicitOps | IsBranch), DI(SrcImmByte | IsBranch, intn),
  3990. D(ImplicitOps | No64 | IsBranch),
  3991. II(ImplicitOps | IsBranch, em_iret, iret),
  3992. /* 0xD0 - 0xD7 */
  3993. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3994. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3995. I(DstAcc | SrcImmUByte | No64, em_aam),
  3996. I(DstAcc | SrcImmUByte | No64, em_aad),
  3997. F(DstAcc | ByteOp | No64, em_salc),
  3998. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3999. /* 0xD8 - 0xDF */
  4000. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  4001. /* 0xE0 - 0xE7 */
  4002. X3(I(SrcImmByte | NearBranch | IsBranch, em_loop)),
  4003. I(SrcImmByte | NearBranch | IsBranch, em_jcxz),
  4004. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  4005. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  4006. /* 0xE8 - 0xEF */
  4007. I(SrcImm | NearBranch | IsBranch, em_call),
  4008. D(SrcImm | ImplicitOps | NearBranch | IsBranch),
  4009. I(SrcImmFAddr | No64 | IsBranch, em_jmp_far),
  4010. D(SrcImmByte | ImplicitOps | NearBranch | IsBranch),
  4011. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  4012. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  4013. /* 0xF0 - 0xF7 */
  4014. N, DI(ImplicitOps, icebp), N, N,
  4015. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  4016. G(ByteOp, group3), G(0, group3),
  4017. /* 0xF8 - 0xFF */
  4018. D(ImplicitOps), D(ImplicitOps),
  4019. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  4020. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  4021. };
  4022. static const struct opcode twobyte_table[256] = {
  4023. /* 0x00 - 0x0F */
  4024. G(0, group6), GD(0, &group7), N, N,
  4025. N, I(ImplicitOps | EmulateOnUD | IsBranch, em_syscall),
  4026. II(ImplicitOps | Priv, em_clts, clts), N,
  4027. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  4028. N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
  4029. /* 0x10 - 0x1F */
  4030. GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_10_0f_11),
  4031. GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_10_0f_11),
  4032. N, N, N, N, N, N,
  4033. D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 4 * prefetch + 4 * reserved NOP */
  4034. D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
  4035. D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
  4036. D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
  4037. D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
  4038. D(ImplicitOps | ModRM | SrcMem | NoAccess), /* NOP + 7 * reserved NOP */
  4039. /* 0x20 - 0x2F */
  4040. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_access),
  4041. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
  4042. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
  4043. check_cr_access),
  4044. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
  4045. check_dr_write),
  4046. N, N, N, N,
  4047. GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
  4048. GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
  4049. N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
  4050. N, N, N, N,
  4051. /* 0x30 - 0x3F */
  4052. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  4053. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  4054. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  4055. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  4056. I(ImplicitOps | EmulateOnUD | IsBranch, em_sysenter),
  4057. I(ImplicitOps | Priv | EmulateOnUD | IsBranch, em_sysexit),
  4058. N, N,
  4059. N, N, N, N, N, N, N, N,
  4060. /* 0x40 - 0x4F */
  4061. X16(D(DstReg | SrcMem | ModRM)),
  4062. /* 0x50 - 0x5F */
  4063. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  4064. /* 0x60 - 0x6F */
  4065. N, N, N, N,
  4066. N, N, N, N,
  4067. N, N, N, N,
  4068. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  4069. /* 0x70 - 0x7F */
  4070. N, N, N, N,
  4071. N, N, N, N,
  4072. N, N, N, N,
  4073. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  4074. /* 0x80 - 0x8F */
  4075. X16(D(SrcImm | NearBranch | IsBranch)),
  4076. /* 0x90 - 0x9F */
  4077. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  4078. /* 0xA0 - 0xA7 */
  4079. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  4080. II(ImplicitOps, em_cpuid, cpuid),
  4081. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  4082. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  4083. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  4084. /* 0xA8 - 0xAF */
  4085. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  4086. II(EmulateOnUD | ImplicitOps, em_rsm, rsm),
  4087. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  4088. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  4089. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  4090. GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
  4091. /* 0xB0 - 0xB7 */
  4092. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
  4093. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  4094. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  4095. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  4096. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  4097. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  4098. /* 0xB8 - 0xBF */
  4099. N, N,
  4100. G(BitOp, group8),
  4101. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  4102. I(DstReg | SrcMem | ModRM, em_bsf_c),
  4103. I(DstReg | SrcMem | ModRM, em_bsr_c),
  4104. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  4105. /* 0xC0 - 0xC7 */
  4106. F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
  4107. N, ID(0, &instr_dual_0f_c3),
  4108. N, N, N, GD(0, &group9),
  4109. /* 0xC8 - 0xCF */
  4110. X8(I(DstReg, em_bswap)),
  4111. /* 0xD0 - 0xDF */
  4112. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  4113. /* 0xE0 - 0xEF */
  4114. N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
  4115. N, N, N, N, N, N, N, N,
  4116. /* 0xF0 - 0xFF */
  4117. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  4118. };
  4119. static const struct instr_dual instr_dual_0f_38_f0 = {
  4120. I(DstReg | SrcMem | Mov, em_movbe), N
  4121. };
  4122. static const struct instr_dual instr_dual_0f_38_f1 = {
  4123. I(DstMem | SrcReg | Mov, em_movbe), N
  4124. };
  4125. static const struct gprefix three_byte_0f_38_f0 = {
  4126. ID(0, &instr_dual_0f_38_f0), N, N, N
  4127. };
  4128. static const struct gprefix three_byte_0f_38_f1 = {
  4129. ID(0, &instr_dual_0f_38_f1), N, N, N
  4130. };
  4131. /*
  4132. * Insns below are selected by the prefix which indexed by the third opcode
  4133. * byte.
  4134. */
  4135. static const struct opcode opcode_map_0f_38[256] = {
  4136. /* 0x00 - 0x7f */
  4137. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  4138. /* 0x80 - 0xef */
  4139. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  4140. /* 0xf0 - 0xf1 */
  4141. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
  4142. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
  4143. /* 0xf2 - 0xff */
  4144. N, N, X4(N), X8(N)
  4145. };
  4146. #undef D
  4147. #undef N
  4148. #undef G
  4149. #undef GD
  4150. #undef I
  4151. #undef GP
  4152. #undef EXT
  4153. #undef MD
  4154. #undef ID
  4155. #undef D2bv
  4156. #undef D2bvIP
  4157. #undef I2bv
  4158. #undef I2bvIP
  4159. #undef I6ALU
  4160. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  4161. {
  4162. unsigned size;
  4163. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4164. if (size == 8)
  4165. size = 4;
  4166. return size;
  4167. }
  4168. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  4169. unsigned size, bool sign_extension)
  4170. {
  4171. int rc = X86EMUL_CONTINUE;
  4172. op->type = OP_IMM;
  4173. op->bytes = size;
  4174. op->addr.mem.ea = ctxt->_eip;
  4175. /* NB. Immediates are sign-extended as necessary. */
  4176. switch (op->bytes) {
  4177. case 1:
  4178. op->val = insn_fetch(s8, ctxt);
  4179. break;
  4180. case 2:
  4181. op->val = insn_fetch(s16, ctxt);
  4182. break;
  4183. case 4:
  4184. op->val = insn_fetch(s32, ctxt);
  4185. break;
  4186. case 8:
  4187. op->val = insn_fetch(s64, ctxt);
  4188. break;
  4189. }
  4190. if (!sign_extension) {
  4191. switch (op->bytes) {
  4192. case 1:
  4193. op->val &= 0xff;
  4194. break;
  4195. case 2:
  4196. op->val &= 0xffff;
  4197. break;
  4198. case 4:
  4199. op->val &= 0xffffffff;
  4200. break;
  4201. }
  4202. }
  4203. done:
  4204. return rc;
  4205. }
  4206. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  4207. unsigned d)
  4208. {
  4209. int rc = X86EMUL_CONTINUE;
  4210. switch (d) {
  4211. case OpReg:
  4212. decode_register_operand(ctxt, op);
  4213. break;
  4214. case OpImmUByte:
  4215. rc = decode_imm(ctxt, op, 1, false);
  4216. break;
  4217. case OpMem:
  4218. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4219. mem_common:
  4220. *op = ctxt->memop;
  4221. ctxt->memopp = op;
  4222. if (ctxt->d & BitOp)
  4223. fetch_bit_operand(ctxt);
  4224. op->orig_val = op->val;
  4225. break;
  4226. case OpMem64:
  4227. ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
  4228. goto mem_common;
  4229. case OpAcc:
  4230. op->type = OP_REG;
  4231. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4232. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  4233. fetch_register_operand(op);
  4234. op->orig_val = op->val;
  4235. break;
  4236. case OpAccLo:
  4237. op->type = OP_REG;
  4238. op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
  4239. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  4240. fetch_register_operand(op);
  4241. op->orig_val = op->val;
  4242. break;
  4243. case OpAccHi:
  4244. if (ctxt->d & ByteOp) {
  4245. op->type = OP_NONE;
  4246. break;
  4247. }
  4248. op->type = OP_REG;
  4249. op->bytes = ctxt->op_bytes;
  4250. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  4251. fetch_register_operand(op);
  4252. op->orig_val = op->val;
  4253. break;
  4254. case OpDI:
  4255. op->type = OP_MEM;
  4256. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4257. op->addr.mem.ea =
  4258. register_address(ctxt, VCPU_REGS_RDI);
  4259. op->addr.mem.seg = VCPU_SREG_ES;
  4260. op->val = 0;
  4261. op->count = 1;
  4262. break;
  4263. case OpDX:
  4264. op->type = OP_REG;
  4265. op->bytes = 2;
  4266. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  4267. fetch_register_operand(op);
  4268. break;
  4269. case OpCL:
  4270. op->type = OP_IMM;
  4271. op->bytes = 1;
  4272. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  4273. break;
  4274. case OpImmByte:
  4275. rc = decode_imm(ctxt, op, 1, true);
  4276. break;
  4277. case OpOne:
  4278. op->type = OP_IMM;
  4279. op->bytes = 1;
  4280. op->val = 1;
  4281. break;
  4282. case OpImm:
  4283. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  4284. break;
  4285. case OpImm64:
  4286. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  4287. break;
  4288. case OpMem8:
  4289. ctxt->memop.bytes = 1;
  4290. if (ctxt->memop.type == OP_REG) {
  4291. ctxt->memop.addr.reg = decode_register(ctxt,
  4292. ctxt->modrm_rm, true);
  4293. fetch_register_operand(&ctxt->memop);
  4294. }
  4295. goto mem_common;
  4296. case OpMem16:
  4297. ctxt->memop.bytes = 2;
  4298. goto mem_common;
  4299. case OpMem32:
  4300. ctxt->memop.bytes = 4;
  4301. goto mem_common;
  4302. case OpImmU16:
  4303. rc = decode_imm(ctxt, op, 2, false);
  4304. break;
  4305. case OpImmU:
  4306. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  4307. break;
  4308. case OpSI:
  4309. op->type = OP_MEM;
  4310. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4311. op->addr.mem.ea =
  4312. register_address(ctxt, VCPU_REGS_RSI);
  4313. op->addr.mem.seg = ctxt->seg_override;
  4314. op->val = 0;
  4315. op->count = 1;
  4316. break;
  4317. case OpXLat:
  4318. op->type = OP_MEM;
  4319. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4320. op->addr.mem.ea =
  4321. address_mask(ctxt,
  4322. reg_read(ctxt, VCPU_REGS_RBX) +
  4323. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  4324. op->addr.mem.seg = ctxt->seg_override;
  4325. op->val = 0;
  4326. break;
  4327. case OpImmFAddr:
  4328. op->type = OP_IMM;
  4329. op->addr.mem.ea = ctxt->_eip;
  4330. op->bytes = ctxt->op_bytes + 2;
  4331. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  4332. break;
  4333. case OpMemFAddr:
  4334. ctxt->memop.bytes = ctxt->op_bytes + 2;
  4335. goto mem_common;
  4336. case OpES:
  4337. op->type = OP_IMM;
  4338. op->val = VCPU_SREG_ES;
  4339. break;
  4340. case OpCS:
  4341. op->type = OP_IMM;
  4342. op->val = VCPU_SREG_CS;
  4343. break;
  4344. case OpSS:
  4345. op->type = OP_IMM;
  4346. op->val = VCPU_SREG_SS;
  4347. break;
  4348. case OpDS:
  4349. op->type = OP_IMM;
  4350. op->val = VCPU_SREG_DS;
  4351. break;
  4352. case OpFS:
  4353. op->type = OP_IMM;
  4354. op->val = VCPU_SREG_FS;
  4355. break;
  4356. case OpGS:
  4357. op->type = OP_IMM;
  4358. op->val = VCPU_SREG_GS;
  4359. break;
  4360. case OpImplicit:
  4361. /* Special instructions do their own operand decoding. */
  4362. default:
  4363. op->type = OP_NONE; /* Disable writeback. */
  4364. break;
  4365. }
  4366. done:
  4367. return rc;
  4368. }
  4369. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len, int emulation_type)
  4370. {
  4371. int rc = X86EMUL_CONTINUE;
  4372. int mode = ctxt->mode;
  4373. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  4374. bool op_prefix = false;
  4375. bool has_seg_override = false;
  4376. struct opcode opcode;
  4377. u16 dummy;
  4378. struct desc_struct desc;
  4379. ctxt->memop.type = OP_NONE;
  4380. ctxt->memopp = NULL;
  4381. ctxt->_eip = ctxt->eip;
  4382. ctxt->fetch.ptr = ctxt->fetch.data;
  4383. ctxt->fetch.end = ctxt->fetch.data + insn_len;
  4384. ctxt->opcode_len = 1;
  4385. ctxt->intercept = x86_intercept_none;
  4386. if (insn_len > 0)
  4387. memcpy(ctxt->fetch.data, insn, insn_len);
  4388. else {
  4389. rc = __do_insn_fetch_bytes(ctxt, 1);
  4390. if (rc != X86EMUL_CONTINUE)
  4391. goto done;
  4392. }
  4393. switch (mode) {
  4394. case X86EMUL_MODE_REAL:
  4395. case X86EMUL_MODE_VM86:
  4396. def_op_bytes = def_ad_bytes = 2;
  4397. ctxt->ops->get_segment(ctxt, &dummy, &desc, NULL, VCPU_SREG_CS);
  4398. if (desc.d)
  4399. def_op_bytes = def_ad_bytes = 4;
  4400. break;
  4401. case X86EMUL_MODE_PROT16:
  4402. def_op_bytes = def_ad_bytes = 2;
  4403. break;
  4404. case X86EMUL_MODE_PROT32:
  4405. def_op_bytes = def_ad_bytes = 4;
  4406. break;
  4407. #ifdef CONFIG_X86_64
  4408. case X86EMUL_MODE_PROT64:
  4409. def_op_bytes = 4;
  4410. def_ad_bytes = 8;
  4411. break;
  4412. #endif
  4413. default:
  4414. return EMULATION_FAILED;
  4415. }
  4416. ctxt->op_bytes = def_op_bytes;
  4417. ctxt->ad_bytes = def_ad_bytes;
  4418. /* Legacy prefixes. */
  4419. for (;;) {
  4420. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  4421. case 0x66: /* operand-size override */
  4422. op_prefix = true;
  4423. /* switch between 2/4 bytes */
  4424. ctxt->op_bytes = def_op_bytes ^ 6;
  4425. break;
  4426. case 0x67: /* address-size override */
  4427. if (mode == X86EMUL_MODE_PROT64)
  4428. /* switch between 4/8 bytes */
  4429. ctxt->ad_bytes = def_ad_bytes ^ 12;
  4430. else
  4431. /* switch between 2/4 bytes */
  4432. ctxt->ad_bytes = def_ad_bytes ^ 6;
  4433. break;
  4434. case 0x26: /* ES override */
  4435. has_seg_override = true;
  4436. ctxt->seg_override = VCPU_SREG_ES;
  4437. break;
  4438. case 0x2e: /* CS override */
  4439. has_seg_override = true;
  4440. ctxt->seg_override = VCPU_SREG_CS;
  4441. break;
  4442. case 0x36: /* SS override */
  4443. has_seg_override = true;
  4444. ctxt->seg_override = VCPU_SREG_SS;
  4445. break;
  4446. case 0x3e: /* DS override */
  4447. has_seg_override = true;
  4448. ctxt->seg_override = VCPU_SREG_DS;
  4449. break;
  4450. case 0x64: /* FS override */
  4451. has_seg_override = true;
  4452. ctxt->seg_override = VCPU_SREG_FS;
  4453. break;
  4454. case 0x65: /* GS override */
  4455. has_seg_override = true;
  4456. ctxt->seg_override = VCPU_SREG_GS;
  4457. break;
  4458. case 0x40 ... 0x4f: /* REX */
  4459. if (mode != X86EMUL_MODE_PROT64)
  4460. goto done_prefixes;
  4461. ctxt->rex_prefix = ctxt->b;
  4462. continue;
  4463. case 0xf0: /* LOCK */
  4464. ctxt->lock_prefix = 1;
  4465. break;
  4466. case 0xf2: /* REPNE/REPNZ */
  4467. case 0xf3: /* REP/REPE/REPZ */
  4468. ctxt->rep_prefix = ctxt->b;
  4469. break;
  4470. default:
  4471. goto done_prefixes;
  4472. }
  4473. /* Any legacy prefix after a REX prefix nullifies its effect. */
  4474. ctxt->rex_prefix = 0;
  4475. }
  4476. done_prefixes:
  4477. /* REX prefix. */
  4478. if (ctxt->rex_prefix & 8)
  4479. ctxt->op_bytes = 8; /* REX.W */
  4480. /* Opcode byte(s). */
  4481. opcode = opcode_table[ctxt->b];
  4482. /* Two-byte opcode? */
  4483. if (ctxt->b == 0x0f) {
  4484. ctxt->opcode_len = 2;
  4485. ctxt->b = insn_fetch(u8, ctxt);
  4486. opcode = twobyte_table[ctxt->b];
  4487. /* 0F_38 opcode map */
  4488. if (ctxt->b == 0x38) {
  4489. ctxt->opcode_len = 3;
  4490. ctxt->b = insn_fetch(u8, ctxt);
  4491. opcode = opcode_map_0f_38[ctxt->b];
  4492. }
  4493. }
  4494. ctxt->d = opcode.flags;
  4495. if (ctxt->d & ModRM)
  4496. ctxt->modrm = insn_fetch(u8, ctxt);
  4497. /* vex-prefix instructions are not implemented */
  4498. if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
  4499. (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
  4500. ctxt->d = NotImpl;
  4501. }
  4502. while (ctxt->d & GroupMask) {
  4503. switch (ctxt->d & GroupMask) {
  4504. case Group:
  4505. goffset = (ctxt->modrm >> 3) & 7;
  4506. opcode = opcode.u.group[goffset];
  4507. break;
  4508. case GroupDual:
  4509. goffset = (ctxt->modrm >> 3) & 7;
  4510. if ((ctxt->modrm >> 6) == 3)
  4511. opcode = opcode.u.gdual->mod3[goffset];
  4512. else
  4513. opcode = opcode.u.gdual->mod012[goffset];
  4514. break;
  4515. case RMExt:
  4516. goffset = ctxt->modrm & 7;
  4517. opcode = opcode.u.group[goffset];
  4518. break;
  4519. case Prefix:
  4520. if (ctxt->rep_prefix && op_prefix)
  4521. return EMULATION_FAILED;
  4522. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  4523. switch (simd_prefix) {
  4524. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  4525. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  4526. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  4527. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  4528. }
  4529. break;
  4530. case Escape:
  4531. if (ctxt->modrm > 0xbf) {
  4532. size_t size = ARRAY_SIZE(opcode.u.esc->high);
  4533. u32 index = array_index_nospec(
  4534. ctxt->modrm - 0xc0, size);
  4535. opcode = opcode.u.esc->high[index];
  4536. } else {
  4537. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  4538. }
  4539. break;
  4540. case InstrDual:
  4541. if ((ctxt->modrm >> 6) == 3)
  4542. opcode = opcode.u.idual->mod3;
  4543. else
  4544. opcode = opcode.u.idual->mod012;
  4545. break;
  4546. case ModeDual:
  4547. if (ctxt->mode == X86EMUL_MODE_PROT64)
  4548. opcode = opcode.u.mdual->mode64;
  4549. else
  4550. opcode = opcode.u.mdual->mode32;
  4551. break;
  4552. default:
  4553. return EMULATION_FAILED;
  4554. }
  4555. ctxt->d &= ~(u64)GroupMask;
  4556. ctxt->d |= opcode.flags;
  4557. }
  4558. ctxt->is_branch = opcode.flags & IsBranch;
  4559. /* Unrecognised? */
  4560. if (ctxt->d == 0)
  4561. return EMULATION_FAILED;
  4562. ctxt->execute = opcode.u.execute;
  4563. if (unlikely(emulation_type & EMULTYPE_TRAP_UD) &&
  4564. likely(!(ctxt->d & EmulateOnUD)))
  4565. return EMULATION_FAILED;
  4566. if (unlikely(ctxt->d &
  4567. (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
  4568. No16))) {
  4569. /*
  4570. * These are copied unconditionally here, and checked unconditionally
  4571. * in x86_emulate_insn.
  4572. */
  4573. ctxt->check_perm = opcode.check_perm;
  4574. ctxt->intercept = opcode.intercept;
  4575. if (ctxt->d & NotImpl)
  4576. return EMULATION_FAILED;
  4577. if (mode == X86EMUL_MODE_PROT64) {
  4578. if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
  4579. ctxt->op_bytes = 8;
  4580. else if (ctxt->d & NearBranch)
  4581. ctxt->op_bytes = 8;
  4582. }
  4583. if (ctxt->d & Op3264) {
  4584. if (mode == X86EMUL_MODE_PROT64)
  4585. ctxt->op_bytes = 8;
  4586. else
  4587. ctxt->op_bytes = 4;
  4588. }
  4589. if ((ctxt->d & No16) && ctxt->op_bytes == 2)
  4590. ctxt->op_bytes = 4;
  4591. if (ctxt->d & Sse)
  4592. ctxt->op_bytes = 16;
  4593. else if (ctxt->d & Mmx)
  4594. ctxt->op_bytes = 8;
  4595. }
  4596. /* ModRM and SIB bytes. */
  4597. if (ctxt->d & ModRM) {
  4598. rc = decode_modrm(ctxt, &ctxt->memop);
  4599. if (!has_seg_override) {
  4600. has_seg_override = true;
  4601. ctxt->seg_override = ctxt->modrm_seg;
  4602. }
  4603. } else if (ctxt->d & MemAbs)
  4604. rc = decode_abs(ctxt, &ctxt->memop);
  4605. if (rc != X86EMUL_CONTINUE)
  4606. goto done;
  4607. if (!has_seg_override)
  4608. ctxt->seg_override = VCPU_SREG_DS;
  4609. ctxt->memop.addr.mem.seg = ctxt->seg_override;
  4610. /*
  4611. * Decode and fetch the source operand: register, memory
  4612. * or immediate.
  4613. */
  4614. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  4615. if (rc != X86EMUL_CONTINUE)
  4616. goto done;
  4617. /*
  4618. * Decode and fetch the second source operand: register, memory
  4619. * or immediate.
  4620. */
  4621. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  4622. if (rc != X86EMUL_CONTINUE)
  4623. goto done;
  4624. /* Decode and fetch the destination operand: register or memory. */
  4625. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  4626. if (ctxt->rip_relative && likely(ctxt->memopp))
  4627. ctxt->memopp->addr.mem.ea = address_mask(ctxt,
  4628. ctxt->memopp->addr.mem.ea + ctxt->_eip);
  4629. done:
  4630. if (rc == X86EMUL_PROPAGATE_FAULT)
  4631. ctxt->have_exception = true;
  4632. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  4633. }
  4634. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  4635. {
  4636. return ctxt->d & PageTable;
  4637. }
  4638. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  4639. {
  4640. /* The second termination condition only applies for REPE
  4641. * and REPNE. Test if the repeat string operation prefix is
  4642. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  4643. * corresponding termination condition according to:
  4644. * - if REPE/REPZ and ZF = 0 then done
  4645. * - if REPNE/REPNZ and ZF = 1 then done
  4646. */
  4647. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  4648. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  4649. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  4650. ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
  4651. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  4652. ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
  4653. return true;
  4654. return false;
  4655. }
  4656. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  4657. {
  4658. int rc;
  4659. kvm_fpu_get();
  4660. rc = asm_safe("fwait");
  4661. kvm_fpu_put();
  4662. if (unlikely(rc != X86EMUL_CONTINUE))
  4663. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  4664. return X86EMUL_CONTINUE;
  4665. }
  4666. static void fetch_possible_mmx_operand(struct operand *op)
  4667. {
  4668. if (op->type == OP_MM)
  4669. kvm_read_mmx_reg(op->addr.mm, &op->mm_val);
  4670. }
  4671. static int fastop(struct x86_emulate_ctxt *ctxt, fastop_t fop)
  4672. {
  4673. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  4674. if (!(ctxt->d & ByteOp))
  4675. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  4676. asm("push %[flags]; popf; " CALL_NOSPEC " ; pushf; pop %[flags]\n"
  4677. : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
  4678. [thunk_target]"+S"(fop), ASM_CALL_CONSTRAINT
  4679. : "c"(ctxt->src2.val));
  4680. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  4681. if (!fop) /* exception is returned in fop variable */
  4682. return emulate_de(ctxt);
  4683. return X86EMUL_CONTINUE;
  4684. }
  4685. void init_decode_cache(struct x86_emulate_ctxt *ctxt)
  4686. {
  4687. /* Clear fields that are set conditionally but read without a guard. */
  4688. ctxt->rip_relative = false;
  4689. ctxt->rex_prefix = 0;
  4690. ctxt->lock_prefix = 0;
  4691. ctxt->rep_prefix = 0;
  4692. ctxt->regs_valid = 0;
  4693. ctxt->regs_dirty = 0;
  4694. ctxt->io_read.pos = 0;
  4695. ctxt->io_read.end = 0;
  4696. ctxt->mem_read.end = 0;
  4697. }
  4698. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  4699. {
  4700. const struct x86_emulate_ops *ops = ctxt->ops;
  4701. int rc = X86EMUL_CONTINUE;
  4702. int saved_dst_type = ctxt->dst.type;
  4703. unsigned emul_flags;
  4704. ctxt->mem_read.pos = 0;
  4705. /* LOCK prefix is allowed only with some instructions */
  4706. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  4707. rc = emulate_ud(ctxt);
  4708. goto done;
  4709. }
  4710. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  4711. rc = emulate_ud(ctxt);
  4712. goto done;
  4713. }
  4714. emul_flags = ctxt->ops->get_hflags(ctxt);
  4715. if (unlikely(ctxt->d &
  4716. (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
  4717. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  4718. (ctxt->d & Undefined)) {
  4719. rc = emulate_ud(ctxt);
  4720. goto done;
  4721. }
  4722. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  4723. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  4724. rc = emulate_ud(ctxt);
  4725. goto done;
  4726. }
  4727. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  4728. rc = emulate_nm(ctxt);
  4729. goto done;
  4730. }
  4731. if (ctxt->d & Mmx) {
  4732. rc = flush_pending_x87_faults(ctxt);
  4733. if (rc != X86EMUL_CONTINUE)
  4734. goto done;
  4735. /*
  4736. * Now that we know the fpu is exception safe, we can fetch
  4737. * operands from it.
  4738. */
  4739. fetch_possible_mmx_operand(&ctxt->src);
  4740. fetch_possible_mmx_operand(&ctxt->src2);
  4741. if (!(ctxt->d & Mov))
  4742. fetch_possible_mmx_operand(&ctxt->dst);
  4743. }
  4744. if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && ctxt->intercept) {
  4745. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4746. X86_ICPT_PRE_EXCEPT);
  4747. if (rc != X86EMUL_CONTINUE)
  4748. goto done;
  4749. }
  4750. /* Instruction can only be executed in protected mode */
  4751. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  4752. rc = emulate_ud(ctxt);
  4753. goto done;
  4754. }
  4755. /* Privileged instruction can be executed only in CPL=0 */
  4756. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  4757. if (ctxt->d & PrivUD)
  4758. rc = emulate_ud(ctxt);
  4759. else
  4760. rc = emulate_gp(ctxt, 0);
  4761. goto done;
  4762. }
  4763. /* Do instruction specific permission checks */
  4764. if (ctxt->d & CheckPerm) {
  4765. rc = ctxt->check_perm(ctxt);
  4766. if (rc != X86EMUL_CONTINUE)
  4767. goto done;
  4768. }
  4769. if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
  4770. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4771. X86_ICPT_POST_EXCEPT);
  4772. if (rc != X86EMUL_CONTINUE)
  4773. goto done;
  4774. }
  4775. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4776. /* All REP prefixes have the same first termination condition */
  4777. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4778. string_registers_quirk(ctxt);
  4779. ctxt->eip = ctxt->_eip;
  4780. ctxt->eflags &= ~X86_EFLAGS_RF;
  4781. goto done;
  4782. }
  4783. }
  4784. }
  4785. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4786. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4787. ctxt->src.valptr, ctxt->src.bytes);
  4788. if (rc != X86EMUL_CONTINUE)
  4789. goto done;
  4790. ctxt->src.orig_val64 = ctxt->src.val64;
  4791. }
  4792. if (ctxt->src2.type == OP_MEM) {
  4793. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4794. &ctxt->src2.val, ctxt->src2.bytes);
  4795. if (rc != X86EMUL_CONTINUE)
  4796. goto done;
  4797. }
  4798. if ((ctxt->d & DstMask) == ImplicitOps)
  4799. goto special_insn;
  4800. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4801. /* optimisation - avoid slow emulated read if Mov */
  4802. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4803. &ctxt->dst.val, ctxt->dst.bytes);
  4804. if (rc != X86EMUL_CONTINUE) {
  4805. if (!(ctxt->d & NoWrite) &&
  4806. rc == X86EMUL_PROPAGATE_FAULT &&
  4807. ctxt->exception.vector == PF_VECTOR)
  4808. ctxt->exception.error_code |= PFERR_WRITE_MASK;
  4809. goto done;
  4810. }
  4811. }
  4812. /* Copy full 64-bit value for CMPXCHG8B. */
  4813. ctxt->dst.orig_val64 = ctxt->dst.val64;
  4814. special_insn:
  4815. if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
  4816. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4817. X86_ICPT_POST_MEMACCESS);
  4818. if (rc != X86EMUL_CONTINUE)
  4819. goto done;
  4820. }
  4821. if (ctxt->rep_prefix && (ctxt->d & String))
  4822. ctxt->eflags |= X86_EFLAGS_RF;
  4823. else
  4824. ctxt->eflags &= ~X86_EFLAGS_RF;
  4825. if (ctxt->execute) {
  4826. if (ctxt->d & Fastop)
  4827. rc = fastop(ctxt, ctxt->fop);
  4828. else
  4829. rc = ctxt->execute(ctxt);
  4830. if (rc != X86EMUL_CONTINUE)
  4831. goto done;
  4832. goto writeback;
  4833. }
  4834. if (ctxt->opcode_len == 2)
  4835. goto twobyte_insn;
  4836. else if (ctxt->opcode_len == 3)
  4837. goto threebyte_insn;
  4838. switch (ctxt->b) {
  4839. case 0x70 ... 0x7f: /* jcc (short) */
  4840. if (test_cc(ctxt->b, ctxt->eflags))
  4841. rc = jmp_rel(ctxt, ctxt->src.val);
  4842. break;
  4843. case 0x8d: /* lea r16/r32, m */
  4844. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4845. break;
  4846. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4847. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4848. ctxt->dst.type = OP_NONE;
  4849. else
  4850. rc = em_xchg(ctxt);
  4851. break;
  4852. case 0x98: /* cbw/cwde/cdqe */
  4853. switch (ctxt->op_bytes) {
  4854. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4855. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4856. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4857. }
  4858. break;
  4859. case 0xcc: /* int3 */
  4860. rc = emulate_int(ctxt, 3);
  4861. break;
  4862. case 0xcd: /* int n */
  4863. rc = emulate_int(ctxt, ctxt->src.val);
  4864. break;
  4865. case 0xce: /* into */
  4866. if (ctxt->eflags & X86_EFLAGS_OF)
  4867. rc = emulate_int(ctxt, 4);
  4868. break;
  4869. case 0xe9: /* jmp rel */
  4870. case 0xeb: /* jmp rel short */
  4871. rc = jmp_rel(ctxt, ctxt->src.val);
  4872. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4873. break;
  4874. case 0xf4: /* hlt */
  4875. ctxt->ops->halt(ctxt);
  4876. break;
  4877. case 0xf5: /* cmc */
  4878. /* complement carry flag from eflags reg */
  4879. ctxt->eflags ^= X86_EFLAGS_CF;
  4880. break;
  4881. case 0xf8: /* clc */
  4882. ctxt->eflags &= ~X86_EFLAGS_CF;
  4883. break;
  4884. case 0xf9: /* stc */
  4885. ctxt->eflags |= X86_EFLAGS_CF;
  4886. break;
  4887. case 0xfc: /* cld */
  4888. ctxt->eflags &= ~X86_EFLAGS_DF;
  4889. break;
  4890. case 0xfd: /* std */
  4891. ctxt->eflags |= X86_EFLAGS_DF;
  4892. break;
  4893. default:
  4894. goto cannot_emulate;
  4895. }
  4896. if (rc != X86EMUL_CONTINUE)
  4897. goto done;
  4898. writeback:
  4899. if (ctxt->d & SrcWrite) {
  4900. BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
  4901. rc = writeback(ctxt, &ctxt->src);
  4902. if (rc != X86EMUL_CONTINUE)
  4903. goto done;
  4904. }
  4905. if (!(ctxt->d & NoWrite)) {
  4906. rc = writeback(ctxt, &ctxt->dst);
  4907. if (rc != X86EMUL_CONTINUE)
  4908. goto done;
  4909. }
  4910. /*
  4911. * restore dst type in case the decoding will be reused
  4912. * (happens for string instruction )
  4913. */
  4914. ctxt->dst.type = saved_dst_type;
  4915. if ((ctxt->d & SrcMask) == SrcSI)
  4916. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4917. if ((ctxt->d & DstMask) == DstDI)
  4918. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4919. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4920. unsigned int count;
  4921. struct read_cache *r = &ctxt->io_read;
  4922. if ((ctxt->d & SrcMask) == SrcSI)
  4923. count = ctxt->src.count;
  4924. else
  4925. count = ctxt->dst.count;
  4926. register_address_increment(ctxt, VCPU_REGS_RCX, -count);
  4927. if (!string_insn_completed(ctxt)) {
  4928. /*
  4929. * Re-enter guest when pio read ahead buffer is empty
  4930. * or, if it is not used, after each 1024 iteration.
  4931. */
  4932. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4933. (r->end == 0 || r->end != r->pos)) {
  4934. /*
  4935. * Reset read cache. Usually happens before
  4936. * decode, but since instruction is restarted
  4937. * we have to do it here.
  4938. */
  4939. ctxt->mem_read.end = 0;
  4940. writeback_registers(ctxt);
  4941. return EMULATION_RESTART;
  4942. }
  4943. goto done; /* skip rip writeback */
  4944. }
  4945. ctxt->eflags &= ~X86_EFLAGS_RF;
  4946. }
  4947. ctxt->eip = ctxt->_eip;
  4948. if (ctxt->mode != X86EMUL_MODE_PROT64)
  4949. ctxt->eip = (u32)ctxt->_eip;
  4950. done:
  4951. if (rc == X86EMUL_PROPAGATE_FAULT) {
  4952. if (KVM_EMULATOR_BUG_ON(ctxt->exception.vector > 0x1f, ctxt))
  4953. return EMULATION_FAILED;
  4954. ctxt->have_exception = true;
  4955. }
  4956. if (rc == X86EMUL_INTERCEPTED)
  4957. return EMULATION_INTERCEPTED;
  4958. if (rc == X86EMUL_CONTINUE)
  4959. writeback_registers(ctxt);
  4960. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4961. twobyte_insn:
  4962. switch (ctxt->b) {
  4963. case 0x09: /* wbinvd */
  4964. (ctxt->ops->wbinvd)(ctxt);
  4965. break;
  4966. case 0x08: /* invd */
  4967. case 0x0d: /* GrpP (prefetch) */
  4968. case 0x18: /* Grp16 (prefetch/nop) */
  4969. case 0x1f: /* nop */
  4970. break;
  4971. case 0x20: /* mov cr, reg */
  4972. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4973. break;
  4974. case 0x21: /* mov from dr to reg */
  4975. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4976. break;
  4977. case 0x40 ... 0x4f: /* cmov */
  4978. if (test_cc(ctxt->b, ctxt->eflags))
  4979. ctxt->dst.val = ctxt->src.val;
  4980. else if (ctxt->op_bytes != 4)
  4981. ctxt->dst.type = OP_NONE; /* no writeback */
  4982. break;
  4983. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4984. if (test_cc(ctxt->b, ctxt->eflags))
  4985. rc = jmp_rel(ctxt, ctxt->src.val);
  4986. break;
  4987. case 0x90 ... 0x9f: /* setcc r/m8 */
  4988. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4989. break;
  4990. case 0xb6 ... 0xb7: /* movzx */
  4991. ctxt->dst.bytes = ctxt->op_bytes;
  4992. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4993. : (u16) ctxt->src.val;
  4994. break;
  4995. case 0xbe ... 0xbf: /* movsx */
  4996. ctxt->dst.bytes = ctxt->op_bytes;
  4997. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4998. (s16) ctxt->src.val;
  4999. break;
  5000. default:
  5001. goto cannot_emulate;
  5002. }
  5003. threebyte_insn:
  5004. if (rc != X86EMUL_CONTINUE)
  5005. goto done;
  5006. goto writeback;
  5007. cannot_emulate:
  5008. return EMULATION_FAILED;
  5009. }
  5010. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  5011. {
  5012. invalidate_registers(ctxt);
  5013. }
  5014. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  5015. {
  5016. writeback_registers(ctxt);
  5017. }
  5018. bool emulator_can_use_gpa(struct x86_emulate_ctxt *ctxt)
  5019. {
  5020. if (ctxt->rep_prefix && (ctxt->d & String))
  5021. return false;
  5022. if (ctxt->d & TwoMemOp)
  5023. return false;
  5024. return true;
  5025. }