msr-index.h 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _ASM_X86_MSR_INDEX_H
  3. #define _ASM_X86_MSR_INDEX_H
  4. #include <linux/bits.h>
  5. /*
  6. * CPU model specific register (MSR) numbers.
  7. *
  8. * Do not add new entries to this file unless the definitions are shared
  9. * between multiple compilation units.
  10. */
  11. /* x86-64 specific MSRs */
  12. #define MSR_EFER 0xc0000080 /* extended feature register */
  13. #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
  14. #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
  15. #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
  16. #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
  17. #define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
  18. #define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
  19. #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
  20. #define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
  21. /* EFER bits: */
  22. #define _EFER_SCE 0 /* SYSCALL/SYSRET */
  23. #define _EFER_LME 8 /* Long mode enable */
  24. #define _EFER_LMA 10 /* Long mode active (read-only) */
  25. #define _EFER_NX 11 /* No execute enable */
  26. #define _EFER_SVME 12 /* Enable virtualization */
  27. #define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
  28. #define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
  29. #define EFER_SCE (1<<_EFER_SCE)
  30. #define EFER_LME (1<<_EFER_LME)
  31. #define EFER_LMA (1<<_EFER_LMA)
  32. #define EFER_NX (1<<_EFER_NX)
  33. #define EFER_SVME (1<<_EFER_SVME)
  34. #define EFER_LMSLE (1<<_EFER_LMSLE)
  35. #define EFER_FFXSR (1<<_EFER_FFXSR)
  36. /* Intel MSRs. Some also available on other CPUs */
  37. #define MSR_TEST_CTRL 0x00000033
  38. #define MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT 29
  39. #define MSR_TEST_CTRL_SPLIT_LOCK_DETECT BIT(MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT)
  40. #define MSR_IA32_SPEC_CTRL 0x00000048 /* Speculation Control */
  41. #define SPEC_CTRL_IBRS BIT(0) /* Indirect Branch Restricted Speculation */
  42. #define SPEC_CTRL_STIBP_SHIFT 1 /* Single Thread Indirect Branch Predictor (STIBP) bit */
  43. #define SPEC_CTRL_STIBP BIT(SPEC_CTRL_STIBP_SHIFT) /* STIBP mask */
  44. #define SPEC_CTRL_SSBD_SHIFT 2 /* Speculative Store Bypass Disable bit */
  45. #define SPEC_CTRL_SSBD BIT(SPEC_CTRL_SSBD_SHIFT) /* Speculative Store Bypass Disable */
  46. #define SPEC_CTRL_RRSBA_DIS_S_SHIFT 6 /* Disable RRSBA behavior */
  47. #define SPEC_CTRL_RRSBA_DIS_S BIT(SPEC_CTRL_RRSBA_DIS_S_SHIFT)
  48. /* A mask for bits which the kernel toggles when controlling mitigations */
  49. #define SPEC_CTRL_MITIGATIONS_MASK (SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD \
  50. | SPEC_CTRL_RRSBA_DIS_S)
  51. #define MSR_IA32_PRED_CMD 0x00000049 /* Prediction Command */
  52. #define PRED_CMD_IBPB BIT(0) /* Indirect Branch Prediction Barrier */
  53. #define PRED_CMD_SBPB BIT(7) /* Selective Branch Prediction Barrier */
  54. #define MSR_PPIN_CTL 0x0000004e
  55. #define MSR_PPIN 0x0000004f
  56. #define MSR_IA32_PERFCTR0 0x000000c1
  57. #define MSR_IA32_PERFCTR1 0x000000c2
  58. #define MSR_FSB_FREQ 0x000000cd
  59. #define MSR_PLATFORM_INFO 0x000000ce
  60. #define MSR_PLATFORM_INFO_CPUID_FAULT_BIT 31
  61. #define MSR_PLATFORM_INFO_CPUID_FAULT BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT)
  62. #define MSR_IA32_UMWAIT_CONTROL 0xe1
  63. #define MSR_IA32_UMWAIT_CONTROL_C02_DISABLE BIT(0)
  64. #define MSR_IA32_UMWAIT_CONTROL_RESERVED BIT(1)
  65. /*
  66. * The time field is bit[31:2], but representing a 32bit value with
  67. * bit[1:0] zero.
  68. */
  69. #define MSR_IA32_UMWAIT_CONTROL_TIME_MASK (~0x03U)
  70. /* Abbreviated from Intel SDM name IA32_CORE_CAPABILITIES */
  71. #define MSR_IA32_CORE_CAPS 0x000000cf
  72. #define MSR_IA32_CORE_CAPS_INTEGRITY_CAPS_BIT 2
  73. #define MSR_IA32_CORE_CAPS_INTEGRITY_CAPS BIT(MSR_IA32_CORE_CAPS_INTEGRITY_CAPS_BIT)
  74. #define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT 5
  75. #define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT BIT(MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT)
  76. #define MSR_PKG_CST_CONFIG_CONTROL 0x000000e2
  77. #define NHM_C3_AUTO_DEMOTE (1UL << 25)
  78. #define NHM_C1_AUTO_DEMOTE (1UL << 26)
  79. #define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
  80. #define SNB_C3_AUTO_UNDEMOTE (1UL << 27)
  81. #define SNB_C1_AUTO_UNDEMOTE (1UL << 28)
  82. #define MSR_MTRRcap 0x000000fe
  83. #define MSR_IA32_ARCH_CAPABILITIES 0x0000010a
  84. #define ARCH_CAP_RDCL_NO BIT(0) /* Not susceptible to Meltdown */
  85. #define ARCH_CAP_IBRS_ALL BIT(1) /* Enhanced IBRS support */
  86. #define ARCH_CAP_RSBA BIT(2) /* RET may use alternative branch predictors */
  87. #define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH BIT(3) /* Skip L1D flush on vmentry */
  88. #define ARCH_CAP_SSB_NO BIT(4) /*
  89. * Not susceptible to Speculative Store Bypass
  90. * attack, so no Speculative Store Bypass
  91. * control required.
  92. */
  93. #define ARCH_CAP_MDS_NO BIT(5) /*
  94. * Not susceptible to
  95. * Microarchitectural Data
  96. * Sampling (MDS) vulnerabilities.
  97. */
  98. #define ARCH_CAP_PSCHANGE_MC_NO BIT(6) /*
  99. * The processor is not susceptible to a
  100. * machine check error due to modifying the
  101. * code page size along with either the
  102. * physical address or cache type
  103. * without TLB invalidation.
  104. */
  105. #define ARCH_CAP_TSX_CTRL_MSR BIT(7) /* MSR for TSX control is available. */
  106. #define ARCH_CAP_TAA_NO BIT(8) /*
  107. * Not susceptible to
  108. * TSX Async Abort (TAA) vulnerabilities.
  109. */
  110. #define ARCH_CAP_SBDR_SSDP_NO BIT(13) /*
  111. * Not susceptible to SBDR and SSDP
  112. * variants of Processor MMIO stale data
  113. * vulnerabilities.
  114. */
  115. #define ARCH_CAP_FBSDP_NO BIT(14) /*
  116. * Not susceptible to FBSDP variant of
  117. * Processor MMIO stale data
  118. * vulnerabilities.
  119. */
  120. #define ARCH_CAP_PSDP_NO BIT(15) /*
  121. * Not susceptible to PSDP variant of
  122. * Processor MMIO stale data
  123. * vulnerabilities.
  124. */
  125. #define ARCH_CAP_FB_CLEAR BIT(17) /*
  126. * VERW clears CPU fill buffer
  127. * even on MDS_NO CPUs.
  128. */
  129. #define ARCH_CAP_FB_CLEAR_CTRL BIT(18) /*
  130. * MSR_IA32_MCU_OPT_CTRL[FB_CLEAR_DIS]
  131. * bit available to control VERW
  132. * behavior.
  133. */
  134. #define ARCH_CAP_RRSBA BIT(19) /*
  135. * Indicates RET may use predictors
  136. * other than the RSB. With eIBRS
  137. * enabled predictions in kernel mode
  138. * are restricted to targets in
  139. * kernel.
  140. */
  141. #define ARCH_CAP_PBRSB_NO BIT(24) /*
  142. * Not susceptible to Post-Barrier
  143. * Return Stack Buffer Predictions.
  144. */
  145. #define ARCH_CAP_GDS_CTRL BIT(25) /*
  146. * CPU is vulnerable to Gather
  147. * Data Sampling (GDS) and
  148. * has controls for mitigation.
  149. */
  150. #define ARCH_CAP_GDS_NO BIT(26) /*
  151. * CPU is not vulnerable to Gather
  152. * Data Sampling (GDS).
  153. */
  154. #define ARCH_CAP_XAPIC_DISABLE BIT(21) /*
  155. * IA32_XAPIC_DISABLE_STATUS MSR
  156. * supported
  157. */
  158. #define MSR_IA32_FLUSH_CMD 0x0000010b
  159. #define L1D_FLUSH BIT(0) /*
  160. * Writeback and invalidate the
  161. * L1 data cache.
  162. */
  163. #define MSR_IA32_BBL_CR_CTL 0x00000119
  164. #define MSR_IA32_BBL_CR_CTL3 0x0000011e
  165. #define MSR_IA32_TSX_CTRL 0x00000122
  166. #define TSX_CTRL_RTM_DISABLE BIT(0) /* Disable RTM feature */
  167. #define TSX_CTRL_CPUID_CLEAR BIT(1) /* Disable TSX enumeration */
  168. #define MSR_IA32_MCU_OPT_CTRL 0x00000123
  169. #define RNGDS_MITG_DIS BIT(0) /* SRBDS support */
  170. #define RTM_ALLOW BIT(1) /* TSX development mode */
  171. #define FB_CLEAR_DIS BIT(3) /* CPU Fill buffer clear disable */
  172. #define GDS_MITG_DIS BIT(4) /* Disable GDS mitigation */
  173. #define GDS_MITG_LOCKED BIT(5) /* GDS mitigation locked */
  174. #define MSR_IA32_SYSENTER_CS 0x00000174
  175. #define MSR_IA32_SYSENTER_ESP 0x00000175
  176. #define MSR_IA32_SYSENTER_EIP 0x00000176
  177. #define MSR_IA32_MCG_CAP 0x00000179
  178. #define MSR_IA32_MCG_STATUS 0x0000017a
  179. #define MSR_IA32_MCG_CTL 0x0000017b
  180. #define MSR_ERROR_CONTROL 0x0000017f
  181. #define MSR_IA32_MCG_EXT_CTL 0x000004d0
  182. #define MSR_OFFCORE_RSP_0 0x000001a6
  183. #define MSR_OFFCORE_RSP_1 0x000001a7
  184. #define MSR_TURBO_RATIO_LIMIT 0x000001ad
  185. #define MSR_TURBO_RATIO_LIMIT1 0x000001ae
  186. #define MSR_TURBO_RATIO_LIMIT2 0x000001af
  187. #define MSR_LBR_SELECT 0x000001c8
  188. #define MSR_LBR_TOS 0x000001c9
  189. #define MSR_IA32_POWER_CTL 0x000001fc
  190. #define MSR_IA32_POWER_CTL_BIT_EE 19
  191. /* Abbreviated from Intel SDM name IA32_INTEGRITY_CAPABILITIES */
  192. #define MSR_INTEGRITY_CAPS 0x000002d9
  193. #define MSR_INTEGRITY_CAPS_PERIODIC_BIST_BIT 4
  194. #define MSR_INTEGRITY_CAPS_PERIODIC_BIST BIT(MSR_INTEGRITY_CAPS_PERIODIC_BIST_BIT)
  195. #define MSR_LBR_NHM_FROM 0x00000680
  196. #define MSR_LBR_NHM_TO 0x000006c0
  197. #define MSR_LBR_CORE_FROM 0x00000040
  198. #define MSR_LBR_CORE_TO 0x00000060
  199. #define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */
  200. #define LBR_INFO_MISPRED BIT_ULL(63)
  201. #define LBR_INFO_IN_TX BIT_ULL(62)
  202. #define LBR_INFO_ABORT BIT_ULL(61)
  203. #define LBR_INFO_CYC_CNT_VALID BIT_ULL(60)
  204. #define LBR_INFO_CYCLES 0xffff
  205. #define LBR_INFO_BR_TYPE_OFFSET 56
  206. #define LBR_INFO_BR_TYPE (0xfull << LBR_INFO_BR_TYPE_OFFSET)
  207. #define MSR_ARCH_LBR_CTL 0x000014ce
  208. #define ARCH_LBR_CTL_LBREN BIT(0)
  209. #define ARCH_LBR_CTL_CPL_OFFSET 1
  210. #define ARCH_LBR_CTL_CPL (0x3ull << ARCH_LBR_CTL_CPL_OFFSET)
  211. #define ARCH_LBR_CTL_STACK_OFFSET 3
  212. #define ARCH_LBR_CTL_STACK (0x1ull << ARCH_LBR_CTL_STACK_OFFSET)
  213. #define ARCH_LBR_CTL_FILTER_OFFSET 16
  214. #define ARCH_LBR_CTL_FILTER (0x7full << ARCH_LBR_CTL_FILTER_OFFSET)
  215. #define MSR_ARCH_LBR_DEPTH 0x000014cf
  216. #define MSR_ARCH_LBR_FROM_0 0x00001500
  217. #define MSR_ARCH_LBR_TO_0 0x00001600
  218. #define MSR_ARCH_LBR_INFO_0 0x00001200
  219. #define MSR_IA32_PEBS_ENABLE 0x000003f1
  220. #define MSR_PEBS_DATA_CFG 0x000003f2
  221. #define MSR_IA32_DS_AREA 0x00000600
  222. #define MSR_IA32_PERF_CAPABILITIES 0x00000345
  223. #define PERF_CAP_METRICS_IDX 15
  224. #define PERF_CAP_PT_IDX 16
  225. #define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
  226. #define PERF_CAP_PEBS_TRAP BIT_ULL(6)
  227. #define PERF_CAP_ARCH_REG BIT_ULL(7)
  228. #define PERF_CAP_PEBS_FORMAT 0xf00
  229. #define PERF_CAP_PEBS_BASELINE BIT_ULL(14)
  230. #define PERF_CAP_PEBS_MASK (PERF_CAP_PEBS_TRAP | PERF_CAP_ARCH_REG | \
  231. PERF_CAP_PEBS_FORMAT | PERF_CAP_PEBS_BASELINE)
  232. #define MSR_IA32_RTIT_CTL 0x00000570
  233. #define RTIT_CTL_TRACEEN BIT(0)
  234. #define RTIT_CTL_CYCLEACC BIT(1)
  235. #define RTIT_CTL_OS BIT(2)
  236. #define RTIT_CTL_USR BIT(3)
  237. #define RTIT_CTL_PWR_EVT_EN BIT(4)
  238. #define RTIT_CTL_FUP_ON_PTW BIT(5)
  239. #define RTIT_CTL_FABRIC_EN BIT(6)
  240. #define RTIT_CTL_CR3EN BIT(7)
  241. #define RTIT_CTL_TOPA BIT(8)
  242. #define RTIT_CTL_MTC_EN BIT(9)
  243. #define RTIT_CTL_TSC_EN BIT(10)
  244. #define RTIT_CTL_DISRETC BIT(11)
  245. #define RTIT_CTL_PTW_EN BIT(12)
  246. #define RTIT_CTL_BRANCH_EN BIT(13)
  247. #define RTIT_CTL_EVENT_EN BIT(31)
  248. #define RTIT_CTL_NOTNT BIT_ULL(55)
  249. #define RTIT_CTL_MTC_RANGE_OFFSET 14
  250. #define RTIT_CTL_MTC_RANGE (0x0full << RTIT_CTL_MTC_RANGE_OFFSET)
  251. #define RTIT_CTL_CYC_THRESH_OFFSET 19
  252. #define RTIT_CTL_CYC_THRESH (0x0full << RTIT_CTL_CYC_THRESH_OFFSET)
  253. #define RTIT_CTL_PSB_FREQ_OFFSET 24
  254. #define RTIT_CTL_PSB_FREQ (0x0full << RTIT_CTL_PSB_FREQ_OFFSET)
  255. #define RTIT_CTL_ADDR0_OFFSET 32
  256. #define RTIT_CTL_ADDR0 (0x0full << RTIT_CTL_ADDR0_OFFSET)
  257. #define RTIT_CTL_ADDR1_OFFSET 36
  258. #define RTIT_CTL_ADDR1 (0x0full << RTIT_CTL_ADDR1_OFFSET)
  259. #define RTIT_CTL_ADDR2_OFFSET 40
  260. #define RTIT_CTL_ADDR2 (0x0full << RTIT_CTL_ADDR2_OFFSET)
  261. #define RTIT_CTL_ADDR3_OFFSET 44
  262. #define RTIT_CTL_ADDR3 (0x0full << RTIT_CTL_ADDR3_OFFSET)
  263. #define MSR_IA32_RTIT_STATUS 0x00000571
  264. #define RTIT_STATUS_FILTEREN BIT(0)
  265. #define RTIT_STATUS_CONTEXTEN BIT(1)
  266. #define RTIT_STATUS_TRIGGEREN BIT(2)
  267. #define RTIT_STATUS_BUFFOVF BIT(3)
  268. #define RTIT_STATUS_ERROR BIT(4)
  269. #define RTIT_STATUS_STOPPED BIT(5)
  270. #define RTIT_STATUS_BYTECNT_OFFSET 32
  271. #define RTIT_STATUS_BYTECNT (0x1ffffull << RTIT_STATUS_BYTECNT_OFFSET)
  272. #define MSR_IA32_RTIT_ADDR0_A 0x00000580
  273. #define MSR_IA32_RTIT_ADDR0_B 0x00000581
  274. #define MSR_IA32_RTIT_ADDR1_A 0x00000582
  275. #define MSR_IA32_RTIT_ADDR1_B 0x00000583
  276. #define MSR_IA32_RTIT_ADDR2_A 0x00000584
  277. #define MSR_IA32_RTIT_ADDR2_B 0x00000585
  278. #define MSR_IA32_RTIT_ADDR3_A 0x00000586
  279. #define MSR_IA32_RTIT_ADDR3_B 0x00000587
  280. #define MSR_IA32_RTIT_CR3_MATCH 0x00000572
  281. #define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560
  282. #define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561
  283. #define MSR_MTRRfix64K_00000 0x00000250
  284. #define MSR_MTRRfix16K_80000 0x00000258
  285. #define MSR_MTRRfix16K_A0000 0x00000259
  286. #define MSR_MTRRfix4K_C0000 0x00000268
  287. #define MSR_MTRRfix4K_C8000 0x00000269
  288. #define MSR_MTRRfix4K_D0000 0x0000026a
  289. #define MSR_MTRRfix4K_D8000 0x0000026b
  290. #define MSR_MTRRfix4K_E0000 0x0000026c
  291. #define MSR_MTRRfix4K_E8000 0x0000026d
  292. #define MSR_MTRRfix4K_F0000 0x0000026e
  293. #define MSR_MTRRfix4K_F8000 0x0000026f
  294. #define MSR_MTRRdefType 0x000002ff
  295. #define MSR_IA32_CR_PAT 0x00000277
  296. #define MSR_IA32_DEBUGCTLMSR 0x000001d9
  297. #define MSR_IA32_LASTBRANCHFROMIP 0x000001db
  298. #define MSR_IA32_LASTBRANCHTOIP 0x000001dc
  299. #define MSR_IA32_LASTINTFROMIP 0x000001dd
  300. #define MSR_IA32_LASTINTTOIP 0x000001de
  301. #define MSR_IA32_PASID 0x00000d93
  302. #define MSR_IA32_PASID_VALID BIT_ULL(31)
  303. /* DEBUGCTLMSR bits (others vary by model): */
  304. #define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
  305. #define DEBUGCTLMSR_BTF_SHIFT 1
  306. #define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
  307. #define DEBUGCTLMSR_BUS_LOCK_DETECT (1UL << 2)
  308. #define DEBUGCTLMSR_TR (1UL << 6)
  309. #define DEBUGCTLMSR_BTS (1UL << 7)
  310. #define DEBUGCTLMSR_BTINT (1UL << 8)
  311. #define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
  312. #define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
  313. #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
  314. #define DEBUGCTLMSR_FREEZE_PERFMON_ON_PMI (1UL << 12)
  315. #define DEBUGCTLMSR_FREEZE_IN_SMM_BIT 14
  316. #define DEBUGCTLMSR_FREEZE_IN_SMM (1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT)
  317. #define MSR_PEBS_FRONTEND 0x000003f7
  318. #define MSR_IA32_MC0_CTL 0x00000400
  319. #define MSR_IA32_MC0_STATUS 0x00000401
  320. #define MSR_IA32_MC0_ADDR 0x00000402
  321. #define MSR_IA32_MC0_MISC 0x00000403
  322. /* C-state Residency Counters */
  323. #define MSR_PKG_C3_RESIDENCY 0x000003f8
  324. #define MSR_PKG_C6_RESIDENCY 0x000003f9
  325. #define MSR_ATOM_PKG_C6_RESIDENCY 0x000003fa
  326. #define MSR_PKG_C7_RESIDENCY 0x000003fa
  327. #define MSR_CORE_C3_RESIDENCY 0x000003fc
  328. #define MSR_CORE_C6_RESIDENCY 0x000003fd
  329. #define MSR_CORE_C7_RESIDENCY 0x000003fe
  330. #define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff
  331. #define MSR_PKG_C2_RESIDENCY 0x0000060d
  332. #define MSR_PKG_C8_RESIDENCY 0x00000630
  333. #define MSR_PKG_C9_RESIDENCY 0x00000631
  334. #define MSR_PKG_C10_RESIDENCY 0x00000632
  335. /* Interrupt Response Limit */
  336. #define MSR_PKGC3_IRTL 0x0000060a
  337. #define MSR_PKGC6_IRTL 0x0000060b
  338. #define MSR_PKGC7_IRTL 0x0000060c
  339. #define MSR_PKGC8_IRTL 0x00000633
  340. #define MSR_PKGC9_IRTL 0x00000634
  341. #define MSR_PKGC10_IRTL 0x00000635
  342. /* Run Time Average Power Limiting (RAPL) Interface */
  343. #define MSR_VR_CURRENT_CONFIG 0x00000601
  344. #define MSR_RAPL_POWER_UNIT 0x00000606
  345. #define MSR_PKG_POWER_LIMIT 0x00000610
  346. #define MSR_PKG_ENERGY_STATUS 0x00000611
  347. #define MSR_PKG_PERF_STATUS 0x00000613
  348. #define MSR_PKG_POWER_INFO 0x00000614
  349. #define MSR_DRAM_POWER_LIMIT 0x00000618
  350. #define MSR_DRAM_ENERGY_STATUS 0x00000619
  351. #define MSR_DRAM_PERF_STATUS 0x0000061b
  352. #define MSR_DRAM_POWER_INFO 0x0000061c
  353. #define MSR_PP0_POWER_LIMIT 0x00000638
  354. #define MSR_PP0_ENERGY_STATUS 0x00000639
  355. #define MSR_PP0_POLICY 0x0000063a
  356. #define MSR_PP0_PERF_STATUS 0x0000063b
  357. #define MSR_PP1_POWER_LIMIT 0x00000640
  358. #define MSR_PP1_ENERGY_STATUS 0x00000641
  359. #define MSR_PP1_POLICY 0x00000642
  360. #define MSR_AMD_RAPL_POWER_UNIT 0xc0010299
  361. #define MSR_AMD_CORE_ENERGY_STATUS 0xc001029a
  362. #define MSR_AMD_PKG_ENERGY_STATUS 0xc001029b
  363. /* Config TDP MSRs */
  364. #define MSR_CONFIG_TDP_NOMINAL 0x00000648
  365. #define MSR_CONFIG_TDP_LEVEL_1 0x00000649
  366. #define MSR_CONFIG_TDP_LEVEL_2 0x0000064A
  367. #define MSR_CONFIG_TDP_CONTROL 0x0000064B
  368. #define MSR_TURBO_ACTIVATION_RATIO 0x0000064C
  369. #define MSR_PLATFORM_ENERGY_STATUS 0x0000064D
  370. #define MSR_SECONDARY_TURBO_RATIO_LIMIT 0x00000650
  371. #define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658
  372. #define MSR_PKG_ANY_CORE_C0_RES 0x00000659
  373. #define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A
  374. #define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B
  375. #define MSR_CORE_C1_RES 0x00000660
  376. #define MSR_MODULE_C6_RES_MS 0x00000664
  377. #define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668
  378. #define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669
  379. #define MSR_ATOM_CORE_RATIOS 0x0000066a
  380. #define MSR_ATOM_CORE_VIDS 0x0000066b
  381. #define MSR_ATOM_CORE_TURBO_RATIOS 0x0000066c
  382. #define MSR_ATOM_CORE_TURBO_VIDS 0x0000066d
  383. #define MSR_CORE_PERF_LIMIT_REASONS 0x00000690
  384. #define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0
  385. #define MSR_RING_PERF_LIMIT_REASONS 0x000006B1
  386. /* Control-flow Enforcement Technology MSRs */
  387. #define MSR_IA32_U_CET 0x000006a0 /* user mode cet */
  388. #define MSR_IA32_S_CET 0x000006a2 /* kernel mode cet */
  389. #define CET_SHSTK_EN BIT_ULL(0)
  390. #define CET_WRSS_EN BIT_ULL(1)
  391. #define CET_ENDBR_EN BIT_ULL(2)
  392. #define CET_LEG_IW_EN BIT_ULL(3)
  393. #define CET_NO_TRACK_EN BIT_ULL(4)
  394. #define CET_SUPPRESS_DISABLE BIT_ULL(5)
  395. #define CET_RESERVED (BIT_ULL(6) | BIT_ULL(7) | BIT_ULL(8) | BIT_ULL(9))
  396. #define CET_SUPPRESS BIT_ULL(10)
  397. #define CET_WAIT_ENDBR BIT_ULL(11)
  398. #define MSR_IA32_PL0_SSP 0x000006a4 /* ring-0 shadow stack pointer */
  399. #define MSR_IA32_PL1_SSP 0x000006a5 /* ring-1 shadow stack pointer */
  400. #define MSR_IA32_PL2_SSP 0x000006a6 /* ring-2 shadow stack pointer */
  401. #define MSR_IA32_PL3_SSP 0x000006a7 /* ring-3 shadow stack pointer */
  402. #define MSR_IA32_INT_SSP_TAB 0x000006a8 /* exception shadow stack table */
  403. /* Hardware P state interface */
  404. #define MSR_PPERF 0x0000064e
  405. #define MSR_PERF_LIMIT_REASONS 0x0000064f
  406. #define MSR_PM_ENABLE 0x00000770
  407. #define MSR_HWP_CAPABILITIES 0x00000771
  408. #define MSR_HWP_REQUEST_PKG 0x00000772
  409. #define MSR_HWP_INTERRUPT 0x00000773
  410. #define MSR_HWP_REQUEST 0x00000774
  411. #define MSR_HWP_STATUS 0x00000777
  412. /* CPUID.6.EAX */
  413. #define HWP_BASE_BIT (1<<7)
  414. #define HWP_NOTIFICATIONS_BIT (1<<8)
  415. #define HWP_ACTIVITY_WINDOW_BIT (1<<9)
  416. #define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10)
  417. #define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11)
  418. /* IA32_HWP_CAPABILITIES */
  419. #define HWP_HIGHEST_PERF(x) (((x) >> 0) & 0xff)
  420. #define HWP_GUARANTEED_PERF(x) (((x) >> 8) & 0xff)
  421. #define HWP_MOSTEFFICIENT_PERF(x) (((x) >> 16) & 0xff)
  422. #define HWP_LOWEST_PERF(x) (((x) >> 24) & 0xff)
  423. /* IA32_HWP_REQUEST */
  424. #define HWP_MIN_PERF(x) (x & 0xff)
  425. #define HWP_MAX_PERF(x) ((x & 0xff) << 8)
  426. #define HWP_DESIRED_PERF(x) ((x & 0xff) << 16)
  427. #define HWP_ENERGY_PERF_PREFERENCE(x) (((unsigned long long) x & 0xff) << 24)
  428. #define HWP_EPP_PERFORMANCE 0x00
  429. #define HWP_EPP_BALANCE_PERFORMANCE 0x80
  430. #define HWP_EPP_BALANCE_POWERSAVE 0xC0
  431. #define HWP_EPP_POWERSAVE 0xFF
  432. #define HWP_ACTIVITY_WINDOW(x) ((unsigned long long)(x & 0xff3) << 32)
  433. #define HWP_PACKAGE_CONTROL(x) ((unsigned long long)(x & 0x1) << 42)
  434. /* IA32_HWP_STATUS */
  435. #define HWP_GUARANTEED_CHANGE(x) (x & 0x1)
  436. #define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4)
  437. /* IA32_HWP_INTERRUPT */
  438. #define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1)
  439. #define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2)
  440. #define MSR_AMD64_MC0_MASK 0xc0010044
  441. #define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
  442. #define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
  443. #define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
  444. #define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
  445. #define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
  446. /* These are consecutive and not in the normal 4er MCE bank block */
  447. #define MSR_IA32_MC0_CTL2 0x00000280
  448. #define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
  449. #define MSR_P6_PERFCTR0 0x000000c1
  450. #define MSR_P6_PERFCTR1 0x000000c2
  451. #define MSR_P6_EVNTSEL0 0x00000186
  452. #define MSR_P6_EVNTSEL1 0x00000187
  453. #define MSR_KNC_PERFCTR0 0x00000020
  454. #define MSR_KNC_PERFCTR1 0x00000021
  455. #define MSR_KNC_EVNTSEL0 0x00000028
  456. #define MSR_KNC_EVNTSEL1 0x00000029
  457. /* Alternative perfctr range with full access. */
  458. #define MSR_IA32_PMC0 0x000004c1
  459. /* Auto-reload via MSR instead of DS area */
  460. #define MSR_RELOAD_PMC0 0x000014c1
  461. #define MSR_RELOAD_FIXED_CTR0 0x00001309
  462. /*
  463. * AMD64 MSRs. Not complete. See the architecture manual for a more
  464. * complete list.
  465. */
  466. #define MSR_AMD64_PATCH_LEVEL 0x0000008b
  467. #define MSR_AMD64_TSC_RATIO 0xc0000104
  468. #define MSR_AMD64_NB_CFG 0xc001001f
  469. #define MSR_AMD64_PATCH_LOADER 0xc0010020
  470. #define MSR_AMD_PERF_CTL 0xc0010062
  471. #define MSR_AMD_PERF_STATUS 0xc0010063
  472. #define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
  473. #define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
  474. #define MSR_AMD64_OSVW_STATUS 0xc0010141
  475. #define MSR_AMD_PPIN_CTL 0xc00102f0
  476. #define MSR_AMD_PPIN 0xc00102f1
  477. #define MSR_AMD64_CPUID_FN_1 0xc0011004
  478. #define MSR_AMD64_LS_CFG 0xc0011020
  479. #define MSR_AMD64_DC_CFG 0xc0011022
  480. #define MSR_AMD64_TW_CFG 0xc0011023
  481. #define MSR_AMD64_DE_CFG 0xc0011029
  482. #define MSR_AMD64_DE_CFG_LFENCE_SERIALIZE_BIT 1
  483. #define MSR_AMD64_DE_CFG_LFENCE_SERIALIZE BIT_ULL(MSR_AMD64_DE_CFG_LFENCE_SERIALIZE_BIT)
  484. #define MSR_AMD64_DE_CFG_ZEN2_FP_BACKUP_FIX_BIT 9
  485. #define MSR_AMD64_BU_CFG2 0xc001102a
  486. #define MSR_AMD64_IBSFETCHCTL 0xc0011030
  487. #define MSR_AMD64_IBSFETCHLINAD 0xc0011031
  488. #define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
  489. #define MSR_AMD64_IBSFETCH_REG_COUNT 3
  490. #define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
  491. #define MSR_AMD64_IBSOPCTL 0xc0011033
  492. #define MSR_AMD64_IBSOPRIP 0xc0011034
  493. #define MSR_AMD64_IBSOPDATA 0xc0011035
  494. #define MSR_AMD64_IBSOPDATA2 0xc0011036
  495. #define MSR_AMD64_IBSOPDATA3 0xc0011037
  496. #define MSR_AMD64_IBSDCLINAD 0xc0011038
  497. #define MSR_AMD64_IBSDCPHYSAD 0xc0011039
  498. #define MSR_AMD64_IBSOP_REG_COUNT 7
  499. #define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
  500. #define MSR_AMD64_IBSCTL 0xc001103a
  501. #define MSR_AMD64_IBSBRTARGET 0xc001103b
  502. #define MSR_AMD64_ICIBSEXTDCTL 0xc001103c
  503. #define MSR_AMD64_IBSOPDATA4 0xc001103d
  504. #define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
  505. #define MSR_AMD64_SVM_AVIC_DOORBELL 0xc001011b
  506. #define MSR_AMD64_VM_PAGE_FLUSH 0xc001011e
  507. #define MSR_AMD64_SEV_ES_GHCB 0xc0010130
  508. #define MSR_AMD64_SEV 0xc0010131
  509. #define MSR_AMD64_SEV_ENABLED_BIT 0
  510. #define MSR_AMD64_SEV_ES_ENABLED_BIT 1
  511. #define MSR_AMD64_SEV_SNP_ENABLED_BIT 2
  512. #define MSR_AMD64_SEV_ENABLED BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT)
  513. #define MSR_AMD64_SEV_ES_ENABLED BIT_ULL(MSR_AMD64_SEV_ES_ENABLED_BIT)
  514. #define MSR_AMD64_SEV_SNP_ENABLED BIT_ULL(MSR_AMD64_SEV_SNP_ENABLED_BIT)
  515. /* SNP feature bits enabled by the hypervisor */
  516. #define MSR_AMD64_SNP_VTOM BIT_ULL(3)
  517. #define MSR_AMD64_SNP_REFLECT_VC BIT_ULL(4)
  518. #define MSR_AMD64_SNP_RESTRICTED_INJ BIT_ULL(5)
  519. #define MSR_AMD64_SNP_ALT_INJ BIT_ULL(6)
  520. #define MSR_AMD64_SNP_DEBUG_SWAP BIT_ULL(7)
  521. #define MSR_AMD64_SNP_PREVENT_HOST_IBS BIT_ULL(8)
  522. #define MSR_AMD64_SNP_BTB_ISOLATION BIT_ULL(9)
  523. #define MSR_AMD64_SNP_VMPL_SSS BIT_ULL(10)
  524. #define MSR_AMD64_SNP_SECURE_TSC BIT_ULL(11)
  525. #define MSR_AMD64_SNP_VMGEXIT_PARAM BIT_ULL(12)
  526. #define MSR_AMD64_SNP_IBS_VIRT BIT_ULL(14)
  527. #define MSR_AMD64_SNP_VMSA_REG_PROTECTION BIT_ULL(16)
  528. #define MSR_AMD64_SNP_SMT_PROTECTION BIT_ULL(17)
  529. /* SNP feature bits reserved for future use. */
  530. #define MSR_AMD64_SNP_RESERVED_BIT13 BIT_ULL(13)
  531. #define MSR_AMD64_SNP_RESERVED_BIT15 BIT_ULL(15)
  532. #define MSR_AMD64_SNP_RESERVED_MASK GENMASK_ULL(63, 18)
  533. #define MSR_AMD64_VIRT_SPEC_CTRL 0xc001011f
  534. /* AMD Collaborative Processor Performance Control MSRs */
  535. #define MSR_AMD_CPPC_CAP1 0xc00102b0
  536. #define MSR_AMD_CPPC_ENABLE 0xc00102b1
  537. #define MSR_AMD_CPPC_CAP2 0xc00102b2
  538. #define MSR_AMD_CPPC_REQ 0xc00102b3
  539. #define MSR_AMD_CPPC_STATUS 0xc00102b4
  540. #define AMD_CPPC_LOWEST_PERF(x) (((x) >> 0) & 0xff)
  541. #define AMD_CPPC_LOWNONLIN_PERF(x) (((x) >> 8) & 0xff)
  542. #define AMD_CPPC_NOMINAL_PERF(x) (((x) >> 16) & 0xff)
  543. #define AMD_CPPC_HIGHEST_PERF(x) (((x) >> 24) & 0xff)
  544. #define AMD_CPPC_MAX_PERF(x) (((x) & 0xff) << 0)
  545. #define AMD_CPPC_MIN_PERF(x) (((x) & 0xff) << 8)
  546. #define AMD_CPPC_DES_PERF(x) (((x) & 0xff) << 16)
  547. #define AMD_CPPC_ENERGY_PERF_PREF(x) (((x) & 0xff) << 24)
  548. /* AMD Performance Counter Global Status and Control MSRs */
  549. #define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS 0xc0000300
  550. #define MSR_AMD64_PERF_CNTR_GLOBAL_CTL 0xc0000301
  551. #define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS_CLR 0xc0000302
  552. /* AMD Last Branch Record MSRs */
  553. #define MSR_AMD64_LBR_SELECT 0xc000010e
  554. /* Zen4 */
  555. #define MSR_ZEN4_BP_CFG 0xc001102e
  556. #define MSR_ZEN4_BP_CFG_SHARED_BTB_FIX_BIT 5
  557. /* Zen 2 */
  558. #define MSR_ZEN2_SPECTRAL_CHICKEN 0xc00110e3
  559. #define MSR_ZEN2_SPECTRAL_CHICKEN_BIT BIT_ULL(1)
  560. /* Fam 17h MSRs */
  561. #define MSR_F17H_IRPERF 0xc00000e9
  562. /* Fam 16h MSRs */
  563. #define MSR_F16H_L2I_PERF_CTL 0xc0010230
  564. #define MSR_F16H_L2I_PERF_CTR 0xc0010231
  565. #define MSR_F16H_DR1_ADDR_MASK 0xc0011019
  566. #define MSR_F16H_DR2_ADDR_MASK 0xc001101a
  567. #define MSR_F16H_DR3_ADDR_MASK 0xc001101b
  568. #define MSR_F16H_DR0_ADDR_MASK 0xc0011027
  569. /* Fam 15h MSRs */
  570. #define MSR_F15H_CU_PWR_ACCUMULATOR 0xc001007a
  571. #define MSR_F15H_CU_MAX_PWR_ACCUMULATOR 0xc001007b
  572. #define MSR_F15H_PERF_CTL 0xc0010200
  573. #define MSR_F15H_PERF_CTL0 MSR_F15H_PERF_CTL
  574. #define MSR_F15H_PERF_CTL1 (MSR_F15H_PERF_CTL + 2)
  575. #define MSR_F15H_PERF_CTL2 (MSR_F15H_PERF_CTL + 4)
  576. #define MSR_F15H_PERF_CTL3 (MSR_F15H_PERF_CTL + 6)
  577. #define MSR_F15H_PERF_CTL4 (MSR_F15H_PERF_CTL + 8)
  578. #define MSR_F15H_PERF_CTL5 (MSR_F15H_PERF_CTL + 10)
  579. #define MSR_F15H_PERF_CTR 0xc0010201
  580. #define MSR_F15H_PERF_CTR0 MSR_F15H_PERF_CTR
  581. #define MSR_F15H_PERF_CTR1 (MSR_F15H_PERF_CTR + 2)
  582. #define MSR_F15H_PERF_CTR2 (MSR_F15H_PERF_CTR + 4)
  583. #define MSR_F15H_PERF_CTR3 (MSR_F15H_PERF_CTR + 6)
  584. #define MSR_F15H_PERF_CTR4 (MSR_F15H_PERF_CTR + 8)
  585. #define MSR_F15H_PERF_CTR5 (MSR_F15H_PERF_CTR + 10)
  586. #define MSR_F15H_NB_PERF_CTL 0xc0010240
  587. #define MSR_F15H_NB_PERF_CTR 0xc0010241
  588. #define MSR_F15H_PTSC 0xc0010280
  589. #define MSR_F15H_IC_CFG 0xc0011021
  590. #define MSR_F15H_EX_CFG 0xc001102c
  591. /* Fam 10h MSRs */
  592. #define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
  593. #define FAM10H_MMIO_CONF_ENABLE (1<<0)
  594. #define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
  595. #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
  596. #define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
  597. #define FAM10H_MMIO_CONF_BASE_SHIFT 20
  598. #define MSR_FAM10H_NODE_ID 0xc001100c
  599. /* K8 MSRs */
  600. #define MSR_K8_TOP_MEM1 0xc001001a
  601. #define MSR_K8_TOP_MEM2 0xc001001d
  602. #define MSR_AMD64_SYSCFG 0xc0010010
  603. #define MSR_AMD64_SYSCFG_MEM_ENCRYPT_BIT 23
  604. #define MSR_AMD64_SYSCFG_MEM_ENCRYPT BIT_ULL(MSR_AMD64_SYSCFG_MEM_ENCRYPT_BIT)
  605. #define MSR_K8_INT_PENDING_MSG 0xc0010055
  606. /* C1E active bits in int pending message */
  607. #define K8_INTP_C1E_ACTIVE_MASK 0x18000000
  608. #define MSR_K8_TSEG_ADDR 0xc0010112
  609. #define MSR_K8_TSEG_MASK 0xc0010113
  610. #define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
  611. #define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
  612. #define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
  613. /* K7 MSRs */
  614. #define MSR_K7_EVNTSEL0 0xc0010000
  615. #define MSR_K7_PERFCTR0 0xc0010004
  616. #define MSR_K7_EVNTSEL1 0xc0010001
  617. #define MSR_K7_PERFCTR1 0xc0010005
  618. #define MSR_K7_EVNTSEL2 0xc0010002
  619. #define MSR_K7_PERFCTR2 0xc0010006
  620. #define MSR_K7_EVNTSEL3 0xc0010003
  621. #define MSR_K7_PERFCTR3 0xc0010007
  622. #define MSR_K7_CLK_CTL 0xc001001b
  623. #define MSR_K7_HWCR 0xc0010015
  624. #define MSR_K7_HWCR_SMMLOCK_BIT 0
  625. #define MSR_K7_HWCR_SMMLOCK BIT_ULL(MSR_K7_HWCR_SMMLOCK_BIT)
  626. #define MSR_K7_HWCR_IRPERF_EN_BIT 30
  627. #define MSR_K7_HWCR_IRPERF_EN BIT_ULL(MSR_K7_HWCR_IRPERF_EN_BIT)
  628. #define MSR_K7_FID_VID_CTL 0xc0010041
  629. #define MSR_K7_FID_VID_STATUS 0xc0010042
  630. /* K6 MSRs */
  631. #define MSR_K6_WHCR 0xc0000082
  632. #define MSR_K6_UWCCR 0xc0000085
  633. #define MSR_K6_EPMR 0xc0000086
  634. #define MSR_K6_PSOR 0xc0000087
  635. #define MSR_K6_PFIR 0xc0000088
  636. /* Centaur-Hauls/IDT defined MSRs. */
  637. #define MSR_IDT_FCR1 0x00000107
  638. #define MSR_IDT_FCR2 0x00000108
  639. #define MSR_IDT_FCR3 0x00000109
  640. #define MSR_IDT_FCR4 0x0000010a
  641. #define MSR_IDT_MCR0 0x00000110
  642. #define MSR_IDT_MCR1 0x00000111
  643. #define MSR_IDT_MCR2 0x00000112
  644. #define MSR_IDT_MCR3 0x00000113
  645. #define MSR_IDT_MCR4 0x00000114
  646. #define MSR_IDT_MCR5 0x00000115
  647. #define MSR_IDT_MCR6 0x00000116
  648. #define MSR_IDT_MCR7 0x00000117
  649. #define MSR_IDT_MCR_CTRL 0x00000120
  650. /* VIA Cyrix defined MSRs*/
  651. #define MSR_VIA_FCR 0x00001107
  652. #define MSR_VIA_LONGHAUL 0x0000110a
  653. #define MSR_VIA_RNG 0x0000110b
  654. #define MSR_VIA_BCR2 0x00001147
  655. /* Transmeta defined MSRs */
  656. #define MSR_TMTA_LONGRUN_CTRL 0x80868010
  657. #define MSR_TMTA_LONGRUN_FLAGS 0x80868011
  658. #define MSR_TMTA_LRTI_READOUT 0x80868018
  659. #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
  660. /* Intel defined MSRs. */
  661. #define MSR_IA32_P5_MC_ADDR 0x00000000
  662. #define MSR_IA32_P5_MC_TYPE 0x00000001
  663. #define MSR_IA32_TSC 0x00000010
  664. #define MSR_IA32_PLATFORM_ID 0x00000017
  665. #define MSR_IA32_EBL_CR_POWERON 0x0000002a
  666. #define MSR_EBC_FREQUENCY_ID 0x0000002c
  667. #define MSR_SMI_COUNT 0x00000034
  668. /* Referred to as IA32_FEATURE_CONTROL in Intel's SDM. */
  669. #define MSR_IA32_FEAT_CTL 0x0000003a
  670. #define FEAT_CTL_LOCKED BIT(0)
  671. #define FEAT_CTL_VMX_ENABLED_INSIDE_SMX BIT(1)
  672. #define FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX BIT(2)
  673. #define FEAT_CTL_SGX_LC_ENABLED BIT(17)
  674. #define FEAT_CTL_SGX_ENABLED BIT(18)
  675. #define FEAT_CTL_LMCE_ENABLED BIT(20)
  676. #define MSR_IA32_TSC_ADJUST 0x0000003b
  677. #define MSR_IA32_BNDCFGS 0x00000d90
  678. #define MSR_IA32_BNDCFGS_RSVD 0x00000ffc
  679. #define MSR_IA32_XFD 0x000001c4
  680. #define MSR_IA32_XFD_ERR 0x000001c5
  681. #define MSR_IA32_XSS 0x00000da0
  682. #define MSR_IA32_APICBASE 0x0000001b
  683. #define MSR_IA32_APICBASE_BSP (1<<8)
  684. #define MSR_IA32_APICBASE_ENABLE (1<<11)
  685. #define MSR_IA32_APICBASE_BASE (0xfffff<<12)
  686. #define MSR_IA32_UCODE_WRITE 0x00000079
  687. #define MSR_IA32_UCODE_REV 0x0000008b
  688. /* Intel SGX Launch Enclave Public Key Hash MSRs */
  689. #define MSR_IA32_SGXLEPUBKEYHASH0 0x0000008C
  690. #define MSR_IA32_SGXLEPUBKEYHASH1 0x0000008D
  691. #define MSR_IA32_SGXLEPUBKEYHASH2 0x0000008E
  692. #define MSR_IA32_SGXLEPUBKEYHASH3 0x0000008F
  693. #define MSR_IA32_SMM_MONITOR_CTL 0x0000009b
  694. #define MSR_IA32_SMBASE 0x0000009e
  695. #define MSR_IA32_PERF_STATUS 0x00000198
  696. #define MSR_IA32_PERF_CTL 0x00000199
  697. #define INTEL_PERF_CTL_MASK 0xffff
  698. /* AMD Branch Sampling configuration */
  699. #define MSR_AMD_DBG_EXTN_CFG 0xc000010f
  700. #define MSR_AMD_SAMP_BR_FROM 0xc0010300
  701. #define DBG_EXTN_CFG_LBRV2EN BIT_ULL(6)
  702. #define MSR_IA32_MPERF 0x000000e7
  703. #define MSR_IA32_APERF 0x000000e8
  704. #define MSR_IA32_THERM_CONTROL 0x0000019a
  705. #define MSR_IA32_THERM_INTERRUPT 0x0000019b
  706. #define THERM_INT_HIGH_ENABLE (1 << 0)
  707. #define THERM_INT_LOW_ENABLE (1 << 1)
  708. #define THERM_INT_PLN_ENABLE (1 << 24)
  709. #define MSR_IA32_THERM_STATUS 0x0000019c
  710. #define THERM_STATUS_PROCHOT (1 << 0)
  711. #define THERM_STATUS_POWER_LIMIT (1 << 10)
  712. #define MSR_THERM2_CTL 0x0000019d
  713. #define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
  714. #define MSR_IA32_MISC_ENABLE 0x000001a0
  715. #define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
  716. #define MSR_MISC_FEATURE_CONTROL 0x000001a4
  717. #define MSR_MISC_PWR_MGMT 0x000001aa
  718. #define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
  719. #define ENERGY_PERF_BIAS_PERFORMANCE 0
  720. #define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE 4
  721. #define ENERGY_PERF_BIAS_NORMAL 6
  722. #define ENERGY_PERF_BIAS_BALANCE_POWERSAVE 8
  723. #define ENERGY_PERF_BIAS_POWERSAVE 15
  724. #define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
  725. #define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
  726. #define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
  727. #define PACKAGE_THERM_STATUS_HFI_UPDATED (1 << 26)
  728. #define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
  729. #define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
  730. #define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
  731. #define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
  732. #define PACKAGE_THERM_INT_HFI_ENABLE (1 << 25)
  733. /* Thermal Thresholds Support */
  734. #define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
  735. #define THERM_SHIFT_THRESHOLD0 8
  736. #define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
  737. #define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
  738. #define THERM_SHIFT_THRESHOLD1 16
  739. #define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
  740. #define THERM_STATUS_THRESHOLD0 (1 << 6)
  741. #define THERM_LOG_THRESHOLD0 (1 << 7)
  742. #define THERM_STATUS_THRESHOLD1 (1 << 8)
  743. #define THERM_LOG_THRESHOLD1 (1 << 9)
  744. /* MISC_ENABLE bits: architectural */
  745. #define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0
  746. #define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
  747. #define MSR_IA32_MISC_ENABLE_TCC_BIT 1
  748. #define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
  749. #define MSR_IA32_MISC_ENABLE_EMON_BIT 7
  750. #define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
  751. #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11
  752. #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
  753. #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12
  754. #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
  755. #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16
  756. #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
  757. #define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18
  758. #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
  759. #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22
  760. #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
  761. #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23
  762. #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
  763. #define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34
  764. #define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
  765. /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
  766. #define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2
  767. #define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
  768. #define MSR_IA32_MISC_ENABLE_TM1_BIT 3
  769. #define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
  770. #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4
  771. #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
  772. #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6
  773. #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
  774. #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8
  775. #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
  776. #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9
  777. #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
  778. #define MSR_IA32_MISC_ENABLE_FERR_BIT 10
  779. #define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
  780. #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10
  781. #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
  782. #define MSR_IA32_MISC_ENABLE_TM2_BIT 13
  783. #define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
  784. #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19
  785. #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
  786. #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20
  787. #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
  788. #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24
  789. #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
  790. #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37
  791. #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
  792. #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38
  793. #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
  794. #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39
  795. #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
  796. /* MISC_FEATURES_ENABLES non-architectural features */
  797. #define MSR_MISC_FEATURES_ENABLES 0x00000140
  798. #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT 0
  799. #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT)
  800. #define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT 1
  801. #define MSR_IA32_TSC_DEADLINE 0x000006E0
  802. #define MSR_TSX_FORCE_ABORT 0x0000010F
  803. #define MSR_TFA_RTM_FORCE_ABORT_BIT 0
  804. #define MSR_TFA_RTM_FORCE_ABORT BIT_ULL(MSR_TFA_RTM_FORCE_ABORT_BIT)
  805. #define MSR_TFA_TSX_CPUID_CLEAR_BIT 1
  806. #define MSR_TFA_TSX_CPUID_CLEAR BIT_ULL(MSR_TFA_TSX_CPUID_CLEAR_BIT)
  807. #define MSR_TFA_SDV_ENABLE_RTM_BIT 2
  808. #define MSR_TFA_SDV_ENABLE_RTM BIT_ULL(MSR_TFA_SDV_ENABLE_RTM_BIT)
  809. /* P4/Xeon+ specific */
  810. #define MSR_IA32_MCG_EAX 0x00000180
  811. #define MSR_IA32_MCG_EBX 0x00000181
  812. #define MSR_IA32_MCG_ECX 0x00000182
  813. #define MSR_IA32_MCG_EDX 0x00000183
  814. #define MSR_IA32_MCG_ESI 0x00000184
  815. #define MSR_IA32_MCG_EDI 0x00000185
  816. #define MSR_IA32_MCG_EBP 0x00000186
  817. #define MSR_IA32_MCG_ESP 0x00000187
  818. #define MSR_IA32_MCG_EFLAGS 0x00000188
  819. #define MSR_IA32_MCG_EIP 0x00000189
  820. #define MSR_IA32_MCG_RESERVED 0x0000018a
  821. /* Pentium IV performance counter MSRs */
  822. #define MSR_P4_BPU_PERFCTR0 0x00000300
  823. #define MSR_P4_BPU_PERFCTR1 0x00000301
  824. #define MSR_P4_BPU_PERFCTR2 0x00000302
  825. #define MSR_P4_BPU_PERFCTR3 0x00000303
  826. #define MSR_P4_MS_PERFCTR0 0x00000304
  827. #define MSR_P4_MS_PERFCTR1 0x00000305
  828. #define MSR_P4_MS_PERFCTR2 0x00000306
  829. #define MSR_P4_MS_PERFCTR3 0x00000307
  830. #define MSR_P4_FLAME_PERFCTR0 0x00000308
  831. #define MSR_P4_FLAME_PERFCTR1 0x00000309
  832. #define MSR_P4_FLAME_PERFCTR2 0x0000030a
  833. #define MSR_P4_FLAME_PERFCTR3 0x0000030b
  834. #define MSR_P4_IQ_PERFCTR0 0x0000030c
  835. #define MSR_P4_IQ_PERFCTR1 0x0000030d
  836. #define MSR_P4_IQ_PERFCTR2 0x0000030e
  837. #define MSR_P4_IQ_PERFCTR3 0x0000030f
  838. #define MSR_P4_IQ_PERFCTR4 0x00000310
  839. #define MSR_P4_IQ_PERFCTR5 0x00000311
  840. #define MSR_P4_BPU_CCCR0 0x00000360
  841. #define MSR_P4_BPU_CCCR1 0x00000361
  842. #define MSR_P4_BPU_CCCR2 0x00000362
  843. #define MSR_P4_BPU_CCCR3 0x00000363
  844. #define MSR_P4_MS_CCCR0 0x00000364
  845. #define MSR_P4_MS_CCCR1 0x00000365
  846. #define MSR_P4_MS_CCCR2 0x00000366
  847. #define MSR_P4_MS_CCCR3 0x00000367
  848. #define MSR_P4_FLAME_CCCR0 0x00000368
  849. #define MSR_P4_FLAME_CCCR1 0x00000369
  850. #define MSR_P4_FLAME_CCCR2 0x0000036a
  851. #define MSR_P4_FLAME_CCCR3 0x0000036b
  852. #define MSR_P4_IQ_CCCR0 0x0000036c
  853. #define MSR_P4_IQ_CCCR1 0x0000036d
  854. #define MSR_P4_IQ_CCCR2 0x0000036e
  855. #define MSR_P4_IQ_CCCR3 0x0000036f
  856. #define MSR_P4_IQ_CCCR4 0x00000370
  857. #define MSR_P4_IQ_CCCR5 0x00000371
  858. #define MSR_P4_ALF_ESCR0 0x000003ca
  859. #define MSR_P4_ALF_ESCR1 0x000003cb
  860. #define MSR_P4_BPU_ESCR0 0x000003b2
  861. #define MSR_P4_BPU_ESCR1 0x000003b3
  862. #define MSR_P4_BSU_ESCR0 0x000003a0
  863. #define MSR_P4_BSU_ESCR1 0x000003a1
  864. #define MSR_P4_CRU_ESCR0 0x000003b8
  865. #define MSR_P4_CRU_ESCR1 0x000003b9
  866. #define MSR_P4_CRU_ESCR2 0x000003cc
  867. #define MSR_P4_CRU_ESCR3 0x000003cd
  868. #define MSR_P4_CRU_ESCR4 0x000003e0
  869. #define MSR_P4_CRU_ESCR5 0x000003e1
  870. #define MSR_P4_DAC_ESCR0 0x000003a8
  871. #define MSR_P4_DAC_ESCR1 0x000003a9
  872. #define MSR_P4_FIRM_ESCR0 0x000003a4
  873. #define MSR_P4_FIRM_ESCR1 0x000003a5
  874. #define MSR_P4_FLAME_ESCR0 0x000003a6
  875. #define MSR_P4_FLAME_ESCR1 0x000003a7
  876. #define MSR_P4_FSB_ESCR0 0x000003a2
  877. #define MSR_P4_FSB_ESCR1 0x000003a3
  878. #define MSR_P4_IQ_ESCR0 0x000003ba
  879. #define MSR_P4_IQ_ESCR1 0x000003bb
  880. #define MSR_P4_IS_ESCR0 0x000003b4
  881. #define MSR_P4_IS_ESCR1 0x000003b5
  882. #define MSR_P4_ITLB_ESCR0 0x000003b6
  883. #define MSR_P4_ITLB_ESCR1 0x000003b7
  884. #define MSR_P4_IX_ESCR0 0x000003c8
  885. #define MSR_P4_IX_ESCR1 0x000003c9
  886. #define MSR_P4_MOB_ESCR0 0x000003aa
  887. #define MSR_P4_MOB_ESCR1 0x000003ab
  888. #define MSR_P4_MS_ESCR0 0x000003c0
  889. #define MSR_P4_MS_ESCR1 0x000003c1
  890. #define MSR_P4_PMH_ESCR0 0x000003ac
  891. #define MSR_P4_PMH_ESCR1 0x000003ad
  892. #define MSR_P4_RAT_ESCR0 0x000003bc
  893. #define MSR_P4_RAT_ESCR1 0x000003bd
  894. #define MSR_P4_SAAT_ESCR0 0x000003ae
  895. #define MSR_P4_SAAT_ESCR1 0x000003af
  896. #define MSR_P4_SSU_ESCR0 0x000003be
  897. #define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
  898. #define MSR_P4_TBPU_ESCR0 0x000003c2
  899. #define MSR_P4_TBPU_ESCR1 0x000003c3
  900. #define MSR_P4_TC_ESCR0 0x000003c4
  901. #define MSR_P4_TC_ESCR1 0x000003c5
  902. #define MSR_P4_U2L_ESCR0 0x000003b0
  903. #define MSR_P4_U2L_ESCR1 0x000003b1
  904. #define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
  905. /* Intel Core-based CPU performance counters */
  906. #define MSR_CORE_PERF_FIXED_CTR0 0x00000309
  907. #define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
  908. #define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
  909. #define MSR_CORE_PERF_FIXED_CTR3 0x0000030c
  910. #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
  911. #define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
  912. #define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
  913. #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
  914. #define MSR_PERF_METRICS 0x00000329
  915. /* PERF_GLOBAL_OVF_CTL bits */
  916. #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT 55
  917. #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT)
  918. #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT 62
  919. #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT)
  920. #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT 63
  921. #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT)
  922. /* Geode defined MSRs */
  923. #define MSR_GEODE_BUSCONT_CONF0 0x00001900
  924. /* Intel VT MSRs */
  925. #define MSR_IA32_VMX_BASIC 0x00000480
  926. #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
  927. #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
  928. #define MSR_IA32_VMX_EXIT_CTLS 0x00000483
  929. #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
  930. #define MSR_IA32_VMX_MISC 0x00000485
  931. #define MSR_IA32_VMX_CR0_FIXED0 0x00000486
  932. #define MSR_IA32_VMX_CR0_FIXED1 0x00000487
  933. #define MSR_IA32_VMX_CR4_FIXED0 0x00000488
  934. #define MSR_IA32_VMX_CR4_FIXED1 0x00000489
  935. #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
  936. #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
  937. #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
  938. #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
  939. #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
  940. #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
  941. #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
  942. #define MSR_IA32_VMX_VMFUNC 0x00000491
  943. #define MSR_IA32_VMX_PROCBASED_CTLS3 0x00000492
  944. /* VMX_BASIC bits and bitmasks */
  945. #define VMX_BASIC_VMCS_SIZE_SHIFT 32
  946. #define VMX_BASIC_TRUE_CTLS (1ULL << 55)
  947. #define VMX_BASIC_64 0x0001000000000000LLU
  948. #define VMX_BASIC_MEM_TYPE_SHIFT 50
  949. #define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
  950. #define VMX_BASIC_MEM_TYPE_WB 6LLU
  951. #define VMX_BASIC_INOUT 0x0040000000000000LLU
  952. /* MSR_IA32_VMX_MISC bits */
  953. #define MSR_IA32_VMX_MISC_INTEL_PT (1ULL << 14)
  954. #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
  955. #define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
  956. /* AMD-V MSRs */
  957. #define MSR_VM_CR 0xc0010114
  958. #define MSR_VM_IGNNE 0xc0010115
  959. #define MSR_VM_HSAVE_PA 0xc0010117
  960. /* Hardware Feedback Interface */
  961. #define MSR_IA32_HW_FEEDBACK_PTR 0x17d0
  962. #define MSR_IA32_HW_FEEDBACK_CONFIG 0x17d1
  963. /* x2APIC locked status */
  964. #define MSR_IA32_XAPIC_DISABLE_STATUS 0xBD
  965. #define LEGACY_XAPIC_DISABLED BIT(0) /*
  966. * x2APIC mode is locked and
  967. * disabling x2APIC will cause
  968. * a #GP
  969. */
  970. #endif /* _ASM_X86_MSR_INDEX_H */