intel-family.h 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _ASM_X86_INTEL_FAMILY_H
  3. #define _ASM_X86_INTEL_FAMILY_H
  4. /*
  5. * "Big Core" Processors (Branded as Core, Xeon, etc...)
  6. *
  7. * While adding a new CPUID for a new microarchitecture, add a new
  8. * group to keep logically sorted out in chronological order. Within
  9. * that group keep the CPUID for the variants sorted by model number.
  10. *
  11. * The defined symbol names have the following form:
  12. * INTEL_FAM6{OPTFAMILY}_{MICROARCH}{OPTDIFF}
  13. * where:
  14. * OPTFAMILY Describes the family of CPUs that this belongs to. Default
  15. * is assumed to be "_CORE" (and should be omitted). Other values
  16. * currently in use are _ATOM and _XEON_PHI
  17. * MICROARCH Is the code name for the micro-architecture for this core.
  18. * N.B. Not the platform name.
  19. * OPTDIFF If needed, a short string to differentiate by market segment.
  20. *
  21. * Common OPTDIFFs:
  22. *
  23. * - regular client parts
  24. * _L - regular mobile parts
  25. * _G - parts with extra graphics on
  26. * _X - regular server parts
  27. * _D - micro server parts
  28. * _N,_P - other mobile parts
  29. * _H - premium mobile parts
  30. * _S - other client parts
  31. *
  32. * Historical OPTDIFFs:
  33. *
  34. * _EP - 2 socket server parts
  35. * _EX - 4+ socket server parts
  36. *
  37. * The #define line may optionally include a comment including platform or core
  38. * names. An exception is made for skylake/kabylake where steppings seem to have gotten
  39. * their own names :-(
  40. */
  41. /* Wildcard match for FAM6 so X86_MATCH_INTEL_FAM6_MODEL(ANY) works */
  42. #define INTEL_FAM6_ANY X86_MODEL_ANY
  43. #define INTEL_FAM6_CORE_YONAH 0x0E
  44. #define INTEL_FAM6_CORE2_MEROM 0x0F
  45. #define INTEL_FAM6_CORE2_MEROM_L 0x16
  46. #define INTEL_FAM6_CORE2_PENRYN 0x17
  47. #define INTEL_FAM6_CORE2_DUNNINGTON 0x1D
  48. #define INTEL_FAM6_NEHALEM 0x1E
  49. #define INTEL_FAM6_NEHALEM_G 0x1F /* Auburndale / Havendale */
  50. #define INTEL_FAM6_NEHALEM_EP 0x1A
  51. #define INTEL_FAM6_NEHALEM_EX 0x2E
  52. #define INTEL_FAM6_WESTMERE 0x25
  53. #define INTEL_FAM6_WESTMERE_EP 0x2C
  54. #define INTEL_FAM6_WESTMERE_EX 0x2F
  55. #define INTEL_FAM6_SANDYBRIDGE 0x2A
  56. #define INTEL_FAM6_SANDYBRIDGE_X 0x2D
  57. #define INTEL_FAM6_IVYBRIDGE 0x3A
  58. #define INTEL_FAM6_IVYBRIDGE_X 0x3E
  59. #define INTEL_FAM6_HASWELL 0x3C
  60. #define INTEL_FAM6_HASWELL_X 0x3F
  61. #define INTEL_FAM6_HASWELL_L 0x45
  62. #define INTEL_FAM6_HASWELL_G 0x46
  63. #define INTEL_FAM6_BROADWELL 0x3D
  64. #define INTEL_FAM6_BROADWELL_G 0x47
  65. #define INTEL_FAM6_BROADWELL_X 0x4F
  66. #define INTEL_FAM6_BROADWELL_D 0x56
  67. #define INTEL_FAM6_SKYLAKE_L 0x4E /* Sky Lake */
  68. #define INTEL_FAM6_SKYLAKE 0x5E /* Sky Lake */
  69. #define INTEL_FAM6_SKYLAKE_X 0x55 /* Sky Lake */
  70. /* CASCADELAKE_X 0x55 Sky Lake -- s: 7 */
  71. /* COOPERLAKE_X 0x55 Sky Lake -- s: 11 */
  72. #define INTEL_FAM6_KABYLAKE_L 0x8E /* Sky Lake */
  73. /* AMBERLAKE_L 0x8E Sky Lake -- s: 9 */
  74. /* COFFEELAKE_L 0x8E Sky Lake -- s: 10 */
  75. /* WHISKEYLAKE_L 0x8E Sky Lake -- s: 11,12 */
  76. #define INTEL_FAM6_KABYLAKE 0x9E /* Sky Lake */
  77. /* COFFEELAKE 0x9E Sky Lake -- s: 10-13 */
  78. #define INTEL_FAM6_COMETLAKE 0xA5 /* Sky Lake */
  79. #define INTEL_FAM6_COMETLAKE_L 0xA6 /* Sky Lake */
  80. #define INTEL_FAM6_CANNONLAKE_L 0x66 /* Palm Cove */
  81. #define INTEL_FAM6_ICELAKE_X 0x6A /* Sunny Cove */
  82. #define INTEL_FAM6_ICELAKE_D 0x6C /* Sunny Cove */
  83. #define INTEL_FAM6_ICELAKE 0x7D /* Sunny Cove */
  84. #define INTEL_FAM6_ICELAKE_L 0x7E /* Sunny Cove */
  85. #define INTEL_FAM6_ICELAKE_NNPI 0x9D /* Sunny Cove */
  86. #define INTEL_FAM6_LAKEFIELD 0x8A /* Sunny Cove / Tremont */
  87. #define INTEL_FAM6_ROCKETLAKE 0xA7 /* Cypress Cove */
  88. #define INTEL_FAM6_TIGERLAKE_L 0x8C /* Willow Cove */
  89. #define INTEL_FAM6_TIGERLAKE 0x8D /* Willow Cove */
  90. #define INTEL_FAM6_SAPPHIRERAPIDS_X 0x8F /* Golden Cove */
  91. #define INTEL_FAM6_EMERALDRAPIDS_X 0xCF
  92. #define INTEL_FAM6_GRANITERAPIDS_X 0xAD
  93. #define INTEL_FAM6_GRANITERAPIDS_D 0xAE
  94. #define INTEL_FAM6_ALDERLAKE 0x97 /* Golden Cove / Gracemont */
  95. #define INTEL_FAM6_ALDERLAKE_L 0x9A /* Golden Cove / Gracemont */
  96. #define INTEL_FAM6_ALDERLAKE_N 0xBE
  97. #define INTEL_FAM6_RAPTORLAKE 0xB7
  98. #define INTEL_FAM6_RAPTORLAKE_P 0xBA
  99. #define INTEL_FAM6_RAPTORLAKE_S 0xBF
  100. #define INTEL_FAM6_METEORLAKE 0xAC
  101. #define INTEL_FAM6_METEORLAKE_L 0xAA
  102. #define INTEL_FAM6_LUNARLAKE_M 0xBD
  103. #define INTEL_FAM6_ARROWLAKE_H 0xC5
  104. #define INTEL_FAM6_ARROWLAKE 0xC6
  105. /* "Small Core" Processors (Atom/E-Core) */
  106. #define INTEL_FAM6_ATOM_BONNELL 0x1C /* Diamondville, Pineview */
  107. #define INTEL_FAM6_ATOM_BONNELL_MID 0x26 /* Silverthorne, Lincroft */
  108. #define INTEL_FAM6_ATOM_SALTWELL 0x36 /* Cedarview */
  109. #define INTEL_FAM6_ATOM_SALTWELL_MID 0x27 /* Penwell */
  110. #define INTEL_FAM6_ATOM_SALTWELL_TABLET 0x35 /* Cloverview */
  111. #define INTEL_FAM6_ATOM_SILVERMONT 0x37 /* Bay Trail, Valleyview */
  112. #define INTEL_FAM6_ATOM_SILVERMONT_D 0x4D /* Avaton, Rangely */
  113. #define INTEL_FAM6_ATOM_SILVERMONT_MID 0x4A /* Merriefield */
  114. #define INTEL_FAM6_ATOM_AIRMONT 0x4C /* Cherry Trail, Braswell */
  115. #define INTEL_FAM6_ATOM_AIRMONT_MID 0x5A /* Moorefield */
  116. #define INTEL_FAM6_ATOM_AIRMONT_NP 0x75 /* Lightning Mountain */
  117. #define INTEL_FAM6_ATOM_GOLDMONT 0x5C /* Apollo Lake */
  118. #define INTEL_FAM6_ATOM_GOLDMONT_D 0x5F /* Denverton */
  119. /* Note: the micro-architecture is "Goldmont Plus" */
  120. #define INTEL_FAM6_ATOM_GOLDMONT_PLUS 0x7A /* Gemini Lake */
  121. #define INTEL_FAM6_ATOM_TREMONT_D 0x86 /* Jacobsville */
  122. #define INTEL_FAM6_ATOM_TREMONT 0x96 /* Elkhart Lake */
  123. #define INTEL_FAM6_ATOM_TREMONT_L 0x9C /* Jasper Lake */
  124. #define INTEL_FAM6_SIERRAFOREST_X 0xAF
  125. #define INTEL_FAM6_GRANDRIDGE 0xB6
  126. /* Xeon Phi */
  127. #define INTEL_FAM6_XEON_PHI_KNL 0x57 /* Knights Landing */
  128. #define INTEL_FAM6_XEON_PHI_KNM 0x85 /* Knights Mill */
  129. /* Family 5 */
  130. #define INTEL_FAM5_QUARK_X1000 0x09 /* Quark X1000 SoC */
  131. #endif /* _ASM_X86_INTEL_FAMILY_H */