apicdef.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _ASM_X86_APICDEF_H
  3. #define _ASM_X86_APICDEF_H
  4. /*
  5. * Constants for various Intel APICs. (local APIC, IOAPIC, etc.)
  6. *
  7. * Alan Cox <[email protected]>, 1995.
  8. * Ingo Molnar <[email protected]>, 1999, 2000
  9. */
  10. #define IO_APIC_DEFAULT_PHYS_BASE 0xfec00000
  11. #define APIC_DEFAULT_PHYS_BASE 0xfee00000
  12. /*
  13. * This is the IO-APIC register space as specified
  14. * by Intel docs:
  15. */
  16. #define IO_APIC_SLOT_SIZE 1024
  17. #define APIC_ID 0x20
  18. #define APIC_LVR 0x30
  19. #define APIC_LVR_MASK 0xFF00FF
  20. #define APIC_LVR_DIRECTED_EOI (1 << 24)
  21. #define GET_APIC_VERSION(x) ((x) & 0xFFu)
  22. #define GET_APIC_MAXLVT(x) (((x) >> 16) & 0xFFu)
  23. #ifdef CONFIG_X86_32
  24. # define APIC_INTEGRATED(x) ((x) & 0xF0u)
  25. #else
  26. # define APIC_INTEGRATED(x) (1)
  27. #endif
  28. #define APIC_XAPIC(x) ((x) >= 0x14)
  29. #define APIC_EXT_SPACE(x) ((x) & 0x80000000)
  30. #define APIC_TASKPRI 0x80
  31. #define APIC_TPRI_MASK 0xFFu
  32. #define APIC_ARBPRI 0x90
  33. #define APIC_ARBPRI_MASK 0xFFu
  34. #define APIC_PROCPRI 0xA0
  35. #define APIC_EOI 0xB0
  36. #define APIC_EOI_ACK 0x0 /* Docs say 0 for future compat. */
  37. #define APIC_RRR 0xC0
  38. #define APIC_LDR 0xD0
  39. #define APIC_LDR_MASK (0xFFu << 24)
  40. #define GET_APIC_LOGICAL_ID(x) (((x) >> 24) & 0xFFu)
  41. #define SET_APIC_LOGICAL_ID(x) (((x) << 24))
  42. #define APIC_ALL_CPUS 0xFFu
  43. #define APIC_DFR 0xE0
  44. #define APIC_DFR_CLUSTER 0x0FFFFFFFul
  45. #define APIC_DFR_FLAT 0xFFFFFFFFul
  46. #define APIC_SPIV 0xF0
  47. #define APIC_SPIV_DIRECTED_EOI (1 << 12)
  48. #define APIC_SPIV_FOCUS_DISABLED (1 << 9)
  49. #define APIC_SPIV_APIC_ENABLED (1 << 8)
  50. #define APIC_ISR 0x100
  51. #define APIC_ISR_NR 0x8 /* Number of 32 bit ISR registers. */
  52. #define APIC_TMR 0x180
  53. #define APIC_IRR 0x200
  54. #define APIC_ESR 0x280
  55. #define APIC_ESR_SEND_CS 0x00001
  56. #define APIC_ESR_RECV_CS 0x00002
  57. #define APIC_ESR_SEND_ACC 0x00004
  58. #define APIC_ESR_RECV_ACC 0x00008
  59. #define APIC_ESR_SENDILL 0x00020
  60. #define APIC_ESR_RECVILL 0x00040
  61. #define APIC_ESR_ILLREGA 0x00080
  62. #define APIC_LVTCMCI 0x2f0
  63. #define APIC_ICR 0x300
  64. #define APIC_DEST_SELF 0x40000
  65. #define APIC_DEST_ALLINC 0x80000
  66. #define APIC_DEST_ALLBUT 0xC0000
  67. #define APIC_ICR_RR_MASK 0x30000
  68. #define APIC_ICR_RR_INVALID 0x00000
  69. #define APIC_ICR_RR_INPROG 0x10000
  70. #define APIC_ICR_RR_VALID 0x20000
  71. #define APIC_INT_LEVELTRIG 0x08000
  72. #define APIC_INT_ASSERT 0x04000
  73. #define APIC_ICR_BUSY 0x01000
  74. #define APIC_DEST_LOGICAL 0x00800
  75. #define APIC_DEST_PHYSICAL 0x00000
  76. #define APIC_DM_FIXED 0x00000
  77. #define APIC_DM_FIXED_MASK 0x00700
  78. #define APIC_DM_LOWEST 0x00100
  79. #define APIC_DM_SMI 0x00200
  80. #define APIC_DM_REMRD 0x00300
  81. #define APIC_DM_NMI 0x00400
  82. #define APIC_DM_INIT 0x00500
  83. #define APIC_DM_STARTUP 0x00600
  84. #define APIC_DM_EXTINT 0x00700
  85. #define APIC_VECTOR_MASK 0x000FF
  86. #define APIC_ICR2 0x310
  87. #define GET_XAPIC_DEST_FIELD(x) (((x) >> 24) & 0xFF)
  88. #define SET_XAPIC_DEST_FIELD(x) ((x) << 24)
  89. #define APIC_LVTT 0x320
  90. #define APIC_LVTTHMR 0x330
  91. #define APIC_LVTPC 0x340
  92. #define APIC_LVT0 0x350
  93. #define APIC_LVT_TIMER_ONESHOT (0 << 17)
  94. #define APIC_LVT_TIMER_PERIODIC (1 << 17)
  95. #define APIC_LVT_TIMER_TSCDEADLINE (2 << 17)
  96. #define APIC_LVT_MASKED (1 << 16)
  97. #define APIC_LVT_LEVEL_TRIGGER (1 << 15)
  98. #define APIC_LVT_REMOTE_IRR (1 << 14)
  99. #define APIC_INPUT_POLARITY (1 << 13)
  100. #define APIC_SEND_PENDING (1 << 12)
  101. #define APIC_MODE_MASK 0x700
  102. #define GET_APIC_DELIVERY_MODE(x) (((x) >> 8) & 0x7)
  103. #define SET_APIC_DELIVERY_MODE(x, y) (((x) & ~0x700) | ((y) << 8))
  104. #define APIC_MODE_FIXED 0x0
  105. #define APIC_MODE_NMI 0x4
  106. #define APIC_MODE_EXTINT 0x7
  107. #define APIC_LVT1 0x360
  108. #define APIC_LVTERR 0x370
  109. #define APIC_TMICT 0x380
  110. #define APIC_TMCCT 0x390
  111. #define APIC_TDCR 0x3E0
  112. #define APIC_SELF_IPI 0x3F0
  113. #define APIC_TDR_DIV_TMBASE (1 << 2)
  114. #define APIC_TDR_DIV_1 0xB
  115. #define APIC_TDR_DIV_2 0x0
  116. #define APIC_TDR_DIV_4 0x1
  117. #define APIC_TDR_DIV_8 0x2
  118. #define APIC_TDR_DIV_16 0x3
  119. #define APIC_TDR_DIV_32 0x8
  120. #define APIC_TDR_DIV_64 0x9
  121. #define APIC_TDR_DIV_128 0xA
  122. #define APIC_EFEAT 0x400
  123. #define APIC_ECTRL 0x410
  124. #define APIC_EILVTn(n) (0x500 + 0x10 * n)
  125. #define APIC_EILVT_NR_AMD_K8 1 /* # of extended interrupts */
  126. #define APIC_EILVT_NR_AMD_10H 4
  127. #define APIC_EILVT_NR_MAX APIC_EILVT_NR_AMD_10H
  128. #define APIC_EILVT_LVTOFF(x) (((x) >> 4) & 0xF)
  129. #define APIC_EILVT_MSG_FIX 0x0
  130. #define APIC_EILVT_MSG_SMI 0x2
  131. #define APIC_EILVT_MSG_NMI 0x4
  132. #define APIC_EILVT_MSG_EXT 0x7
  133. #define APIC_EILVT_MASKED (1 << 16)
  134. #define APIC_BASE (fix_to_virt(FIX_APIC_BASE))
  135. #define APIC_BASE_MSR 0x800
  136. #define XAPIC_ENABLE (1UL << 11)
  137. #define X2APIC_ENABLE (1UL << 10)
  138. #ifdef CONFIG_X86_32
  139. # define MAX_IO_APICS 64
  140. # define MAX_LOCAL_APIC 256
  141. #else
  142. # define MAX_IO_APICS 128
  143. # define MAX_LOCAL_APIC 32768
  144. #endif
  145. /*
  146. * All x86-64 systems are xAPIC compatible.
  147. * In the following, "apicid" is a physical APIC ID.
  148. */
  149. #define XAPIC_DEST_CPUS_SHIFT 4
  150. #define XAPIC_DEST_CPUS_MASK ((1u << XAPIC_DEST_CPUS_SHIFT) - 1)
  151. #define XAPIC_DEST_CLUSTER_MASK (XAPIC_DEST_CPUS_MASK << XAPIC_DEST_CPUS_SHIFT)
  152. #define APIC_CLUSTER(apicid) ((apicid) & XAPIC_DEST_CLUSTER_MASK)
  153. #define APIC_CLUSTERID(apicid) (APIC_CLUSTER(apicid) >> XAPIC_DEST_CPUS_SHIFT)
  154. #define APIC_CPUID(apicid) ((apicid) & XAPIC_DEST_CPUS_MASK)
  155. #define NUM_APIC_CLUSTERS ((BAD_APICID + 1) >> XAPIC_DEST_CPUS_SHIFT)
  156. /*
  157. * the local APIC register structure, memory mapped. Not terribly well
  158. * tested, but we might eventually use this one in the future - the
  159. * problem why we cannot use it right now is the P5 APIC, it has an
  160. * errata which cannot take 8-bit reads and writes, only 32-bit ones ...
  161. */
  162. #define u32 unsigned int
  163. struct local_apic {
  164. /*000*/ struct { u32 __reserved[4]; } __reserved_01;
  165. /*010*/ struct { u32 __reserved[4]; } __reserved_02;
  166. /*020*/ struct { /* APIC ID Register */
  167. u32 __reserved_1 : 24,
  168. phys_apic_id : 4,
  169. __reserved_2 : 4;
  170. u32 __reserved[3];
  171. } id;
  172. /*030*/ const
  173. struct { /* APIC Version Register */
  174. u32 version : 8,
  175. __reserved_1 : 8,
  176. max_lvt : 8,
  177. __reserved_2 : 8;
  178. u32 __reserved[3];
  179. } version;
  180. /*040*/ struct { u32 __reserved[4]; } __reserved_03;
  181. /*050*/ struct { u32 __reserved[4]; } __reserved_04;
  182. /*060*/ struct { u32 __reserved[4]; } __reserved_05;
  183. /*070*/ struct { u32 __reserved[4]; } __reserved_06;
  184. /*080*/ struct { /* Task Priority Register */
  185. u32 priority : 8,
  186. __reserved_1 : 24;
  187. u32 __reserved_2[3];
  188. } tpr;
  189. /*090*/ const
  190. struct { /* Arbitration Priority Register */
  191. u32 priority : 8,
  192. __reserved_1 : 24;
  193. u32 __reserved_2[3];
  194. } apr;
  195. /*0A0*/ const
  196. struct { /* Processor Priority Register */
  197. u32 priority : 8,
  198. __reserved_1 : 24;
  199. u32 __reserved_2[3];
  200. } ppr;
  201. /*0B0*/ struct { /* End Of Interrupt Register */
  202. u32 eoi;
  203. u32 __reserved[3];
  204. } eoi;
  205. /*0C0*/ struct { u32 __reserved[4]; } __reserved_07;
  206. /*0D0*/ struct { /* Logical Destination Register */
  207. u32 __reserved_1 : 24,
  208. logical_dest : 8;
  209. u32 __reserved_2[3];
  210. } ldr;
  211. /*0E0*/ struct { /* Destination Format Register */
  212. u32 __reserved_1 : 28,
  213. model : 4;
  214. u32 __reserved_2[3];
  215. } dfr;
  216. /*0F0*/ struct { /* Spurious Interrupt Vector Register */
  217. u32 spurious_vector : 8,
  218. apic_enabled : 1,
  219. focus_cpu : 1,
  220. __reserved_2 : 22;
  221. u32 __reserved_3[3];
  222. } svr;
  223. /*100*/ struct { /* In Service Register */
  224. /*170*/ u32 bitfield;
  225. u32 __reserved[3];
  226. } isr [8];
  227. /*180*/ struct { /* Trigger Mode Register */
  228. /*1F0*/ u32 bitfield;
  229. u32 __reserved[3];
  230. } tmr [8];
  231. /*200*/ struct { /* Interrupt Request Register */
  232. /*270*/ u32 bitfield;
  233. u32 __reserved[3];
  234. } irr [8];
  235. /*280*/ union { /* Error Status Register */
  236. struct {
  237. u32 send_cs_error : 1,
  238. receive_cs_error : 1,
  239. send_accept_error : 1,
  240. receive_accept_error : 1,
  241. __reserved_1 : 1,
  242. send_illegal_vector : 1,
  243. receive_illegal_vector : 1,
  244. illegal_register_address : 1,
  245. __reserved_2 : 24;
  246. u32 __reserved_3[3];
  247. } error_bits;
  248. struct {
  249. u32 errors;
  250. u32 __reserved_3[3];
  251. } all_errors;
  252. } esr;
  253. /*290*/ struct { u32 __reserved[4]; } __reserved_08;
  254. /*2A0*/ struct { u32 __reserved[4]; } __reserved_09;
  255. /*2B0*/ struct { u32 __reserved[4]; } __reserved_10;
  256. /*2C0*/ struct { u32 __reserved[4]; } __reserved_11;
  257. /*2D0*/ struct { u32 __reserved[4]; } __reserved_12;
  258. /*2E0*/ struct { u32 __reserved[4]; } __reserved_13;
  259. /*2F0*/ struct { u32 __reserved[4]; } __reserved_14;
  260. /*300*/ struct { /* Interrupt Command Register 1 */
  261. u32 vector : 8,
  262. delivery_mode : 3,
  263. destination_mode : 1,
  264. delivery_status : 1,
  265. __reserved_1 : 1,
  266. level : 1,
  267. trigger : 1,
  268. __reserved_2 : 2,
  269. shorthand : 2,
  270. __reserved_3 : 12;
  271. u32 __reserved_4[3];
  272. } icr1;
  273. /*310*/ struct { /* Interrupt Command Register 2 */
  274. union {
  275. u32 __reserved_1 : 24,
  276. phys_dest : 4,
  277. __reserved_2 : 4;
  278. u32 __reserved_3 : 24,
  279. logical_dest : 8;
  280. } dest;
  281. u32 __reserved_4[3];
  282. } icr2;
  283. /*320*/ struct { /* LVT - Timer */
  284. u32 vector : 8,
  285. __reserved_1 : 4,
  286. delivery_status : 1,
  287. __reserved_2 : 3,
  288. mask : 1,
  289. timer_mode : 1,
  290. __reserved_3 : 14;
  291. u32 __reserved_4[3];
  292. } lvt_timer;
  293. /*330*/ struct { /* LVT - Thermal Sensor */
  294. u32 vector : 8,
  295. delivery_mode : 3,
  296. __reserved_1 : 1,
  297. delivery_status : 1,
  298. __reserved_2 : 3,
  299. mask : 1,
  300. __reserved_3 : 15;
  301. u32 __reserved_4[3];
  302. } lvt_thermal;
  303. /*340*/ struct { /* LVT - Performance Counter */
  304. u32 vector : 8,
  305. delivery_mode : 3,
  306. __reserved_1 : 1,
  307. delivery_status : 1,
  308. __reserved_2 : 3,
  309. mask : 1,
  310. __reserved_3 : 15;
  311. u32 __reserved_4[3];
  312. } lvt_pc;
  313. /*350*/ struct { /* LVT - LINT0 */
  314. u32 vector : 8,
  315. delivery_mode : 3,
  316. __reserved_1 : 1,
  317. delivery_status : 1,
  318. polarity : 1,
  319. remote_irr : 1,
  320. trigger : 1,
  321. mask : 1,
  322. __reserved_2 : 15;
  323. u32 __reserved_3[3];
  324. } lvt_lint0;
  325. /*360*/ struct { /* LVT - LINT1 */
  326. u32 vector : 8,
  327. delivery_mode : 3,
  328. __reserved_1 : 1,
  329. delivery_status : 1,
  330. polarity : 1,
  331. remote_irr : 1,
  332. trigger : 1,
  333. mask : 1,
  334. __reserved_2 : 15;
  335. u32 __reserved_3[3];
  336. } lvt_lint1;
  337. /*370*/ struct { /* LVT - Error */
  338. u32 vector : 8,
  339. __reserved_1 : 4,
  340. delivery_status : 1,
  341. __reserved_2 : 3,
  342. mask : 1,
  343. __reserved_3 : 15;
  344. u32 __reserved_4[3];
  345. } lvt_error;
  346. /*380*/ struct { /* Timer Initial Count Register */
  347. u32 initial_count;
  348. u32 __reserved_2[3];
  349. } timer_icr;
  350. /*390*/ const
  351. struct { /* Timer Current Count Register */
  352. u32 curr_count;
  353. u32 __reserved_2[3];
  354. } timer_ccr;
  355. /*3A0*/ struct { u32 __reserved[4]; } __reserved_16;
  356. /*3B0*/ struct { u32 __reserved[4]; } __reserved_17;
  357. /*3C0*/ struct { u32 __reserved[4]; } __reserved_18;
  358. /*3D0*/ struct { u32 __reserved[4]; } __reserved_19;
  359. /*3E0*/ struct { /* Timer Divide Configuration Register */
  360. u32 divisor : 4,
  361. __reserved_1 : 28;
  362. u32 __reserved_2[3];
  363. } timer_dcr;
  364. /*3F0*/ struct { u32 __reserved[4]; } __reserved_20;
  365. } __attribute__ ((packed));
  366. #undef u32
  367. #ifdef CONFIG_X86_32
  368. #define BAD_APICID 0xFFu
  369. #else
  370. #define BAD_APICID 0xFFFFu
  371. #endif
  372. enum apic_delivery_modes {
  373. APIC_DELIVERY_MODE_FIXED = 0,
  374. APIC_DELIVERY_MODE_LOWESTPRIO = 1,
  375. APIC_DELIVERY_MODE_SMI = 2,
  376. APIC_DELIVERY_MODE_NMI = 4,
  377. APIC_DELIVERY_MODE_INIT = 5,
  378. APIC_DELIVERY_MODE_EXTINT = 7,
  379. };
  380. #endif /* _ASM_X86_APICDEF_H */