amd-ibs.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * From PPR Vol 1 for AMD Family 19h Model 01h B1
  4. * 55898 Rev 0.35 - Feb 5, 2021
  5. */
  6. #include <asm/msr-index.h>
  7. /* IBS_OP_DATA2 DataSrc */
  8. #define IBS_DATA_SRC_LOC_CACHE 2
  9. #define IBS_DATA_SRC_DRAM 3
  10. #define IBS_DATA_SRC_REM_CACHE 4
  11. #define IBS_DATA_SRC_IO 7
  12. /* IBS_OP_DATA2 DataSrc Extension */
  13. #define IBS_DATA_SRC_EXT_LOC_CACHE 1
  14. #define IBS_DATA_SRC_EXT_NEAR_CCX_CACHE 2
  15. #define IBS_DATA_SRC_EXT_DRAM 3
  16. #define IBS_DATA_SRC_EXT_FAR_CCX_CACHE 5
  17. #define IBS_DATA_SRC_EXT_PMEM 6
  18. #define IBS_DATA_SRC_EXT_IO 7
  19. #define IBS_DATA_SRC_EXT_EXT_MEM 8
  20. #define IBS_DATA_SRC_EXT_PEER_AGENT_MEM 12
  21. /*
  22. * IBS Hardware MSRs
  23. */
  24. /* MSR 0xc0011030: IBS Fetch Control */
  25. union ibs_fetch_ctl {
  26. __u64 val;
  27. struct {
  28. __u64 fetch_maxcnt:16,/* 0-15: instruction fetch max. count */
  29. fetch_cnt:16, /* 16-31: instruction fetch count */
  30. fetch_lat:16, /* 32-47: instruction fetch latency */
  31. fetch_en:1, /* 48: instruction fetch enable */
  32. fetch_val:1, /* 49: instruction fetch valid */
  33. fetch_comp:1, /* 50: instruction fetch complete */
  34. ic_miss:1, /* 51: i-cache miss */
  35. phy_addr_valid:1,/* 52: physical address valid */
  36. l1tlb_pgsz:2, /* 53-54: i-cache L1TLB page size
  37. * (needs IbsPhyAddrValid) */
  38. l1tlb_miss:1, /* 55: i-cache fetch missed in L1TLB */
  39. l2tlb_miss:1, /* 56: i-cache fetch missed in L2TLB */
  40. rand_en:1, /* 57: random tagging enable */
  41. fetch_l2_miss:1,/* 58: L2 miss for sampled fetch
  42. * (needs IbsFetchComp) */
  43. l3_miss_only:1, /* 59: Collect L3 miss samples only */
  44. fetch_oc_miss:1,/* 60: Op cache miss for the sampled fetch */
  45. fetch_l3_miss:1,/* 61: L3 cache miss for the sampled fetch */
  46. reserved:2; /* 62-63: reserved */
  47. };
  48. };
  49. /* MSR 0xc0011033: IBS Execution Control */
  50. union ibs_op_ctl {
  51. __u64 val;
  52. struct {
  53. __u64 opmaxcnt:16, /* 0-15: periodic op max. count */
  54. l3_miss_only:1, /* 16: Collect L3 miss samples only */
  55. op_en:1, /* 17: op sampling enable */
  56. op_val:1, /* 18: op sample valid */
  57. cnt_ctl:1, /* 19: periodic op counter control */
  58. opmaxcnt_ext:7, /* 20-26: upper 7 bits of periodic op maximum count */
  59. reserved0:5, /* 27-31: reserved */
  60. opcurcnt:27, /* 32-58: periodic op counter current count */
  61. reserved1:5; /* 59-63: reserved */
  62. };
  63. };
  64. /* MSR 0xc0011035: IBS Op Data 1 */
  65. union ibs_op_data {
  66. __u64 val;
  67. struct {
  68. __u64 comp_to_ret_ctr:16, /* 0-15: op completion to retire count */
  69. tag_to_ret_ctr:16, /* 15-31: op tag to retire count */
  70. reserved1:2, /* 32-33: reserved */
  71. op_return:1, /* 34: return op */
  72. op_brn_taken:1, /* 35: taken branch op */
  73. op_brn_misp:1, /* 36: mispredicted branch op */
  74. op_brn_ret:1, /* 37: branch op retired */
  75. op_rip_invalid:1, /* 38: RIP is invalid */
  76. op_brn_fuse:1, /* 39: fused branch op */
  77. op_microcode:1, /* 40: microcode op */
  78. reserved2:23; /* 41-63: reserved */
  79. };
  80. };
  81. /* MSR 0xc0011036: IBS Op Data 2 */
  82. union ibs_op_data2 {
  83. __u64 val;
  84. struct {
  85. __u64 data_src_lo:3, /* 0-2: data source low */
  86. reserved0:1, /* 3: reserved */
  87. rmt_node:1, /* 4: destination node */
  88. cache_hit_st:1, /* 5: cache hit state */
  89. data_src_hi:2, /* 6-7: data source high */
  90. reserved1:56; /* 8-63: reserved */
  91. };
  92. };
  93. /* MSR 0xc0011037: IBS Op Data 3 */
  94. union ibs_op_data3 {
  95. __u64 val;
  96. struct {
  97. __u64 ld_op:1, /* 0: load op */
  98. st_op:1, /* 1: store op */
  99. dc_l1tlb_miss:1, /* 2: data cache L1TLB miss */
  100. dc_l2tlb_miss:1, /* 3: data cache L2TLB hit in 2M page */
  101. dc_l1tlb_hit_2m:1, /* 4: data cache L1TLB hit in 2M page */
  102. dc_l1tlb_hit_1g:1, /* 5: data cache L1TLB hit in 1G page */
  103. dc_l2tlb_hit_2m:1, /* 6: data cache L2TLB hit in 2M page */
  104. dc_miss:1, /* 7: data cache miss */
  105. dc_mis_acc:1, /* 8: misaligned access */
  106. reserved:4, /* 9-12: reserved */
  107. dc_wc_mem_acc:1, /* 13: write combining memory access */
  108. dc_uc_mem_acc:1, /* 14: uncacheable memory access */
  109. dc_locked_op:1, /* 15: locked operation */
  110. dc_miss_no_mab_alloc:1, /* 16: DC miss with no MAB allocated */
  111. dc_lin_addr_valid:1, /* 17: data cache linear address valid */
  112. dc_phy_addr_valid:1, /* 18: data cache physical address valid */
  113. dc_l2_tlb_hit_1g:1, /* 19: data cache L2 hit in 1GB page */
  114. l2_miss:1, /* 20: L2 cache miss */
  115. sw_pf:1, /* 21: software prefetch */
  116. op_mem_width:4, /* 22-25: load/store size in bytes */
  117. op_dc_miss_open_mem_reqs:6, /* 26-31: outstanding mem reqs on DC fill */
  118. dc_miss_lat:16, /* 32-47: data cache miss latency */
  119. tlb_refill_lat:16; /* 48-63: L1 TLB refill latency */
  120. };
  121. };
  122. /* MSR 0xc001103c: IBS Fetch Control Extended */
  123. union ic_ibs_extd_ctl {
  124. __u64 val;
  125. struct {
  126. __u64 itlb_refill_lat:16, /* 0-15: ITLB Refill latency for sampled fetch */
  127. reserved:48; /* 16-63: reserved */
  128. };
  129. };
  130. /*
  131. * IBS driver related
  132. */
  133. struct perf_ibs_data {
  134. u32 size;
  135. union {
  136. u32 data[0]; /* data buffer starts here */
  137. u32 caps;
  138. };
  139. u64 regs[MSR_AMD64_IBS_REG_COUNT_MAX];
  140. };