knc.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Driver for Intel Xeon Phi "Knights Corner" PMU */
  3. #include <linux/perf_event.h>
  4. #include <linux/types.h>
  5. #include <asm/hardirq.h>
  6. #include "../perf_event.h"
  7. static const u64 knc_perfmon_event_map[] =
  8. {
  9. [PERF_COUNT_HW_CPU_CYCLES] = 0x002a,
  10. [PERF_COUNT_HW_INSTRUCTIONS] = 0x0016,
  11. [PERF_COUNT_HW_CACHE_REFERENCES] = 0x0028,
  12. [PERF_COUNT_HW_CACHE_MISSES] = 0x0029,
  13. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = 0x0012,
  14. [PERF_COUNT_HW_BRANCH_MISSES] = 0x002b,
  15. };
  16. static const u64 __initconst knc_hw_cache_event_ids
  17. [PERF_COUNT_HW_CACHE_MAX]
  18. [PERF_COUNT_HW_CACHE_OP_MAX]
  19. [PERF_COUNT_HW_CACHE_RESULT_MAX] =
  20. {
  21. [ C(L1D) ] = {
  22. [ C(OP_READ) ] = {
  23. /* On Xeon Phi event "0" is a valid DATA_READ */
  24. /* (L1 Data Cache Reads) Instruction. */
  25. /* We code this as ARCH_PERFMON_EVENTSEL_INT as this */
  26. /* bit will always be set in x86_pmu_hw_config(). */
  27. [ C(RESULT_ACCESS) ] = ARCH_PERFMON_EVENTSEL_INT,
  28. /* DATA_READ */
  29. [ C(RESULT_MISS) ] = 0x0003, /* DATA_READ_MISS */
  30. },
  31. [ C(OP_WRITE) ] = {
  32. [ C(RESULT_ACCESS) ] = 0x0001, /* DATA_WRITE */
  33. [ C(RESULT_MISS) ] = 0x0004, /* DATA_WRITE_MISS */
  34. },
  35. [ C(OP_PREFETCH) ] = {
  36. [ C(RESULT_ACCESS) ] = 0x0011, /* L1_DATA_PF1 */
  37. [ C(RESULT_MISS) ] = 0x001c, /* L1_DATA_PF1_MISS */
  38. },
  39. },
  40. [ C(L1I ) ] = {
  41. [ C(OP_READ) ] = {
  42. [ C(RESULT_ACCESS) ] = 0x000c, /* CODE_READ */
  43. [ C(RESULT_MISS) ] = 0x000e, /* CODE_CACHE_MISS */
  44. },
  45. [ C(OP_WRITE) ] = {
  46. [ C(RESULT_ACCESS) ] = -1,
  47. [ C(RESULT_MISS) ] = -1,
  48. },
  49. [ C(OP_PREFETCH) ] = {
  50. [ C(RESULT_ACCESS) ] = 0x0,
  51. [ C(RESULT_MISS) ] = 0x0,
  52. },
  53. },
  54. [ C(LL ) ] = {
  55. [ C(OP_READ) ] = {
  56. [ C(RESULT_ACCESS) ] = 0,
  57. [ C(RESULT_MISS) ] = 0x10cb, /* L2_READ_MISS */
  58. },
  59. [ C(OP_WRITE) ] = {
  60. [ C(RESULT_ACCESS) ] = 0x10cc, /* L2_WRITE_HIT */
  61. [ C(RESULT_MISS) ] = 0,
  62. },
  63. [ C(OP_PREFETCH) ] = {
  64. [ C(RESULT_ACCESS) ] = 0x10fc, /* L2_DATA_PF2 */
  65. [ C(RESULT_MISS) ] = 0x10fe, /* L2_DATA_PF2_MISS */
  66. },
  67. },
  68. [ C(DTLB) ] = {
  69. [ C(OP_READ) ] = {
  70. [ C(RESULT_ACCESS) ] = ARCH_PERFMON_EVENTSEL_INT,
  71. /* DATA_READ */
  72. /* see note on L1 OP_READ */
  73. [ C(RESULT_MISS) ] = 0x0002, /* DATA_PAGE_WALK */
  74. },
  75. [ C(OP_WRITE) ] = {
  76. [ C(RESULT_ACCESS) ] = 0x0001, /* DATA_WRITE */
  77. [ C(RESULT_MISS) ] = 0x0002, /* DATA_PAGE_WALK */
  78. },
  79. [ C(OP_PREFETCH) ] = {
  80. [ C(RESULT_ACCESS) ] = 0x0,
  81. [ C(RESULT_MISS) ] = 0x0,
  82. },
  83. },
  84. [ C(ITLB) ] = {
  85. [ C(OP_READ) ] = {
  86. [ C(RESULT_ACCESS) ] = 0x000c, /* CODE_READ */
  87. [ C(RESULT_MISS) ] = 0x000d, /* CODE_PAGE_WALK */
  88. },
  89. [ C(OP_WRITE) ] = {
  90. [ C(RESULT_ACCESS) ] = -1,
  91. [ C(RESULT_MISS) ] = -1,
  92. },
  93. [ C(OP_PREFETCH) ] = {
  94. [ C(RESULT_ACCESS) ] = -1,
  95. [ C(RESULT_MISS) ] = -1,
  96. },
  97. },
  98. [ C(BPU ) ] = {
  99. [ C(OP_READ) ] = {
  100. [ C(RESULT_ACCESS) ] = 0x0012, /* BRANCHES */
  101. [ C(RESULT_MISS) ] = 0x002b, /* BRANCHES_MISPREDICTED */
  102. },
  103. [ C(OP_WRITE) ] = {
  104. [ C(RESULT_ACCESS) ] = -1,
  105. [ C(RESULT_MISS) ] = -1,
  106. },
  107. [ C(OP_PREFETCH) ] = {
  108. [ C(RESULT_ACCESS) ] = -1,
  109. [ C(RESULT_MISS) ] = -1,
  110. },
  111. },
  112. };
  113. static u64 knc_pmu_event_map(int hw_event)
  114. {
  115. return knc_perfmon_event_map[hw_event];
  116. }
  117. static struct event_constraint knc_event_constraints[] =
  118. {
  119. INTEL_EVENT_CONSTRAINT(0xc3, 0x1), /* HWP_L2HIT */
  120. INTEL_EVENT_CONSTRAINT(0xc4, 0x1), /* HWP_L2MISS */
  121. INTEL_EVENT_CONSTRAINT(0xc8, 0x1), /* L2_READ_HIT_E */
  122. INTEL_EVENT_CONSTRAINT(0xc9, 0x1), /* L2_READ_HIT_M */
  123. INTEL_EVENT_CONSTRAINT(0xca, 0x1), /* L2_READ_HIT_S */
  124. INTEL_EVENT_CONSTRAINT(0xcb, 0x1), /* L2_READ_MISS */
  125. INTEL_EVENT_CONSTRAINT(0xcc, 0x1), /* L2_WRITE_HIT */
  126. INTEL_EVENT_CONSTRAINT(0xce, 0x1), /* L2_STRONGLY_ORDERED_STREAMING_VSTORES_MISS */
  127. INTEL_EVENT_CONSTRAINT(0xcf, 0x1), /* L2_WEAKLY_ORDERED_STREAMING_VSTORE_MISS */
  128. INTEL_EVENT_CONSTRAINT(0xd7, 0x1), /* L2_VICTIM_REQ_WITH_DATA */
  129. INTEL_EVENT_CONSTRAINT(0xe3, 0x1), /* SNP_HITM_BUNIT */
  130. INTEL_EVENT_CONSTRAINT(0xe6, 0x1), /* SNP_HIT_L2 */
  131. INTEL_EVENT_CONSTRAINT(0xe7, 0x1), /* SNP_HITM_L2 */
  132. INTEL_EVENT_CONSTRAINT(0xf1, 0x1), /* L2_DATA_READ_MISS_CACHE_FILL */
  133. INTEL_EVENT_CONSTRAINT(0xf2, 0x1), /* L2_DATA_WRITE_MISS_CACHE_FILL */
  134. INTEL_EVENT_CONSTRAINT(0xf6, 0x1), /* L2_DATA_READ_MISS_MEM_FILL */
  135. INTEL_EVENT_CONSTRAINT(0xf7, 0x1), /* L2_DATA_WRITE_MISS_MEM_FILL */
  136. INTEL_EVENT_CONSTRAINT(0xfc, 0x1), /* L2_DATA_PF2 */
  137. INTEL_EVENT_CONSTRAINT(0xfd, 0x1), /* L2_DATA_PF2_DROP */
  138. INTEL_EVENT_CONSTRAINT(0xfe, 0x1), /* L2_DATA_PF2_MISS */
  139. INTEL_EVENT_CONSTRAINT(0xff, 0x1), /* L2_DATA_HIT_INFLIGHT_PF2 */
  140. EVENT_CONSTRAINT_END
  141. };
  142. #define MSR_KNC_IA32_PERF_GLOBAL_STATUS 0x0000002d
  143. #define MSR_KNC_IA32_PERF_GLOBAL_OVF_CONTROL 0x0000002e
  144. #define MSR_KNC_IA32_PERF_GLOBAL_CTRL 0x0000002f
  145. #define KNC_ENABLE_COUNTER0 0x00000001
  146. #define KNC_ENABLE_COUNTER1 0x00000002
  147. static void knc_pmu_disable_all(void)
  148. {
  149. u64 val;
  150. rdmsrl(MSR_KNC_IA32_PERF_GLOBAL_CTRL, val);
  151. val &= ~(KNC_ENABLE_COUNTER0|KNC_ENABLE_COUNTER1);
  152. wrmsrl(MSR_KNC_IA32_PERF_GLOBAL_CTRL, val);
  153. }
  154. static void knc_pmu_enable_all(int added)
  155. {
  156. u64 val;
  157. rdmsrl(MSR_KNC_IA32_PERF_GLOBAL_CTRL, val);
  158. val |= (KNC_ENABLE_COUNTER0|KNC_ENABLE_COUNTER1);
  159. wrmsrl(MSR_KNC_IA32_PERF_GLOBAL_CTRL, val);
  160. }
  161. static inline void
  162. knc_pmu_disable_event(struct perf_event *event)
  163. {
  164. struct hw_perf_event *hwc = &event->hw;
  165. u64 val;
  166. val = hwc->config;
  167. val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
  168. (void)wrmsrl_safe(hwc->config_base + hwc->idx, val);
  169. }
  170. static void knc_pmu_enable_event(struct perf_event *event)
  171. {
  172. struct hw_perf_event *hwc = &event->hw;
  173. u64 val;
  174. val = hwc->config;
  175. val |= ARCH_PERFMON_EVENTSEL_ENABLE;
  176. (void)wrmsrl_safe(hwc->config_base + hwc->idx, val);
  177. }
  178. static inline u64 knc_pmu_get_status(void)
  179. {
  180. u64 status;
  181. rdmsrl(MSR_KNC_IA32_PERF_GLOBAL_STATUS, status);
  182. return status;
  183. }
  184. static inline void knc_pmu_ack_status(u64 ack)
  185. {
  186. wrmsrl(MSR_KNC_IA32_PERF_GLOBAL_OVF_CONTROL, ack);
  187. }
  188. static int knc_pmu_handle_irq(struct pt_regs *regs)
  189. {
  190. struct perf_sample_data data;
  191. struct cpu_hw_events *cpuc;
  192. int handled = 0;
  193. int bit, loops;
  194. u64 status;
  195. cpuc = this_cpu_ptr(&cpu_hw_events);
  196. knc_pmu_disable_all();
  197. status = knc_pmu_get_status();
  198. if (!status) {
  199. knc_pmu_enable_all(0);
  200. return handled;
  201. }
  202. loops = 0;
  203. again:
  204. knc_pmu_ack_status(status);
  205. if (++loops > 100) {
  206. WARN_ONCE(1, "perf: irq loop stuck!\n");
  207. perf_event_print_debug();
  208. goto done;
  209. }
  210. inc_irq_stat(apic_perf_irqs);
  211. for_each_set_bit(bit, (unsigned long *)&status, X86_PMC_IDX_MAX) {
  212. struct perf_event *event = cpuc->events[bit];
  213. handled++;
  214. if (!test_bit(bit, cpuc->active_mask))
  215. continue;
  216. if (!intel_pmu_save_and_restart(event))
  217. continue;
  218. perf_sample_data_init(&data, 0, event->hw.last_period);
  219. if (perf_event_overflow(event, &data, regs))
  220. x86_pmu_stop(event, 0);
  221. }
  222. /*
  223. * Repeat if there is more work to be done:
  224. */
  225. status = knc_pmu_get_status();
  226. if (status)
  227. goto again;
  228. done:
  229. /* Only restore PMU state when it's active. See x86_pmu_disable(). */
  230. if (cpuc->enabled)
  231. knc_pmu_enable_all(0);
  232. return handled;
  233. }
  234. PMU_FORMAT_ATTR(event, "config:0-7" );
  235. PMU_FORMAT_ATTR(umask, "config:8-15" );
  236. PMU_FORMAT_ATTR(edge, "config:18" );
  237. PMU_FORMAT_ATTR(inv, "config:23" );
  238. PMU_FORMAT_ATTR(cmask, "config:24-31" );
  239. static struct attribute *intel_knc_formats_attr[] = {
  240. &format_attr_event.attr,
  241. &format_attr_umask.attr,
  242. &format_attr_edge.attr,
  243. &format_attr_inv.attr,
  244. &format_attr_cmask.attr,
  245. NULL,
  246. };
  247. static const struct x86_pmu knc_pmu __initconst = {
  248. .name = "knc",
  249. .handle_irq = knc_pmu_handle_irq,
  250. .disable_all = knc_pmu_disable_all,
  251. .enable_all = knc_pmu_enable_all,
  252. .enable = knc_pmu_enable_event,
  253. .disable = knc_pmu_disable_event,
  254. .hw_config = x86_pmu_hw_config,
  255. .schedule_events = x86_schedule_events,
  256. .eventsel = MSR_KNC_EVNTSEL0,
  257. .perfctr = MSR_KNC_PERFCTR0,
  258. .event_map = knc_pmu_event_map,
  259. .max_events = ARRAY_SIZE(knc_perfmon_event_map),
  260. .apic = 1,
  261. .max_period = (1ULL << 39) - 1,
  262. .version = 0,
  263. .num_counters = 2,
  264. .cntval_bits = 40,
  265. .cntval_mask = (1ULL << 40) - 1,
  266. .get_event_constraints = x86_get_event_constraints,
  267. .event_constraints = knc_event_constraints,
  268. .format_attrs = intel_knc_formats_attr,
  269. };
  270. __init int knc_pmu_init(void)
  271. {
  272. x86_pmu = knc_pmu;
  273. memcpy(hw_cache_event_ids, knc_hw_cache_event_ids,
  274. sizeof(hw_cache_event_ids));
  275. return 0;
  276. }