setup-sh3.c 1.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Shared SH3 Setup code
  4. *
  5. * Copyright (C) 2008 Magnus Damm
  6. */
  7. #include <linux/init.h>
  8. #include <linux/irq.h>
  9. #include <linux/io.h>
  10. #include <asm/platform_early.h>
  11. /* All SH3 devices are equipped with IRQ0->5 (except sh7708) */
  12. enum {
  13. UNUSED = 0,
  14. /* interrupt sources */
  15. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5,
  16. };
  17. static struct intc_vect vectors_irq0123[] __initdata = {
  18. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  19. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  20. };
  21. static struct intc_vect vectors_irq45[] __initdata = {
  22. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  23. };
  24. static struct intc_prio_reg prio_registers[] __initdata = {
  25. { 0xa4000016, 0, 16, 4, /* IPRC */ { IRQ3, IRQ2, IRQ1, IRQ0 } },
  26. { 0xa4000018, 0, 16, 4, /* IPRD */ { 0, 0, IRQ5, IRQ4 } },
  27. };
  28. static struct intc_mask_reg ack_registers[] __initdata = {
  29. { 0xa4000004, 0, 8, /* IRR0 */
  30. { 0, 0, IRQ5, IRQ4, IRQ3, IRQ2, IRQ1, IRQ0 } },
  31. };
  32. static struct intc_sense_reg sense_registers[] __initdata = {
  33. { 0xa4000010, 16, 2, { 0, 0, IRQ5, IRQ4, IRQ3, IRQ2, IRQ1, IRQ0 } },
  34. };
  35. static DECLARE_INTC_DESC_ACK(intc_desc_irq0123, "sh3-irq0123",
  36. vectors_irq0123, NULL, NULL,
  37. prio_registers, sense_registers, ack_registers);
  38. static DECLARE_INTC_DESC_ACK(intc_desc_irq45, "sh3-irq45",
  39. vectors_irq45, NULL, NULL,
  40. prio_registers, sense_registers, ack_registers);
  41. #define INTC_ICR1 0xa4000010UL
  42. #define INTC_ICR1_IRQLVL (1<<14)
  43. void __init plat_irq_setup_pins(int mode)
  44. {
  45. if (mode == IRQ_MODE_IRQ) {
  46. __raw_writew(__raw_readw(INTC_ICR1) & ~INTC_ICR1_IRQLVL, INTC_ICR1);
  47. register_intc_controller(&intc_desc_irq0123);
  48. return;
  49. }
  50. BUG();
  51. }
  52. void __init plat_irq_setup_sh3(void)
  53. {
  54. register_intc_controller(&intc_desc_irq45);
  55. }