pci-sh7751.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Low-Level PCI Support for the SH7751
  4. *
  5. * Copyright (C) 2003 - 2009 Paul Mundt
  6. * Copyright (C) 2001 Dustin McIntire
  7. *
  8. * With cleanup by Paul van Gool <[email protected]>, 2003.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/pci.h>
  12. #include <linux/types.h>
  13. #include <linux/errno.h>
  14. #include <linux/io.h>
  15. #include "pci-sh4.h"
  16. #include <asm/addrspace.h>
  17. #include <linux/sizes.h>
  18. static int __init __area_sdram_check(struct pci_channel *chan,
  19. unsigned int area)
  20. {
  21. unsigned long word;
  22. word = __raw_readl(SH7751_BCR1);
  23. /* check BCR for SDRAM in area */
  24. if (((word >> area) & 1) == 0) {
  25. printk("PCI: Area %d is not configured for SDRAM. BCR1=0x%lx\n",
  26. area, word);
  27. return 0;
  28. }
  29. pci_write_reg(chan, word, SH4_PCIBCR1);
  30. word = __raw_readw(SH7751_BCR2);
  31. /* check BCR2 for 32bit SDRAM interface*/
  32. if (((word >> (area << 1)) & 0x3) != 0x3) {
  33. printk("PCI: Area %d is not 32 bit SDRAM. BCR2=0x%lx\n",
  34. area, word);
  35. return 0;
  36. }
  37. pci_write_reg(chan, word, SH4_PCIBCR2);
  38. return 1;
  39. }
  40. static struct resource sh7751_pci_resources[] = {
  41. {
  42. .name = "SH7751_IO",
  43. .start = 0x1000,
  44. .end = SZ_4M - 1,
  45. .flags = IORESOURCE_IO
  46. }, {
  47. .name = "SH7751_mem",
  48. .start = SH7751_PCI_MEMORY_BASE,
  49. .end = SH7751_PCI_MEMORY_BASE + SH7751_PCI_MEM_SIZE - 1,
  50. .flags = IORESOURCE_MEM
  51. },
  52. };
  53. static struct pci_channel sh7751_pci_controller = {
  54. .pci_ops = &sh4_pci_ops,
  55. .resources = sh7751_pci_resources,
  56. .nr_resources = ARRAY_SIZE(sh7751_pci_resources),
  57. .mem_offset = 0x00000000,
  58. .io_offset = 0x00000000,
  59. .io_map_base = SH7751_PCI_IO_BASE,
  60. };
  61. static struct sh4_pci_address_map sh7751_pci_map = {
  62. .window0 = {
  63. .base = SH7751_CS3_BASE_ADDR,
  64. .size = 0x04000000,
  65. },
  66. };
  67. static int __init sh7751_pci_init(void)
  68. {
  69. struct pci_channel *chan = &sh7751_pci_controller;
  70. unsigned int id;
  71. u32 word, reg;
  72. printk(KERN_NOTICE "PCI: Starting initialization.\n");
  73. chan->reg_base = 0xfe200000;
  74. /* check for SH7751/SH7751R hardware */
  75. id = pci_read_reg(chan, SH7751_PCICONF0);
  76. if (id != ((SH7751_DEVICE_ID << 16) | SH7751_VENDOR_ID) &&
  77. id != ((SH7751R_DEVICE_ID << 16) | SH7751_VENDOR_ID)) {
  78. pr_debug("PCI: This is not an SH7751(R) (%x)\n", id);
  79. return -ENODEV;
  80. }
  81. /* Set the BCR's to enable PCI access */
  82. reg = __raw_readl(SH7751_BCR1);
  83. reg |= 0x80000;
  84. __raw_writel(reg, SH7751_BCR1);
  85. /* Turn the clocks back on (not done in reset)*/
  86. pci_write_reg(chan, 0, SH4_PCICLKR);
  87. /* Clear Powerdown IRQ's (not done in reset) */
  88. word = SH4_PCIPINT_D3 | SH4_PCIPINT_D0;
  89. pci_write_reg(chan, word, SH4_PCIPINT);
  90. /* set the command/status bits to:
  91. * Wait Cycle Control + Parity Enable + Bus Master +
  92. * Mem space enable
  93. */
  94. word = SH7751_PCICONF1_WCC | SH7751_PCICONF1_PER |
  95. SH7751_PCICONF1_BUM | SH7751_PCICONF1_MES;
  96. pci_write_reg(chan, word, SH7751_PCICONF1);
  97. /* define this host as the host bridge */
  98. word = PCI_BASE_CLASS_BRIDGE << 24;
  99. pci_write_reg(chan, word, SH7751_PCICONF2);
  100. /* Set IO and Mem windows to local address
  101. * Make PCI and local address the same for easy 1 to 1 mapping
  102. */
  103. word = sh7751_pci_map.window0.size - 1;
  104. pci_write_reg(chan, word, SH4_PCILSR0);
  105. /* Set the values on window 0 PCI config registers */
  106. word = P2SEGADDR(sh7751_pci_map.window0.base);
  107. pci_write_reg(chan, word, SH4_PCILAR0);
  108. pci_write_reg(chan, word, SH7751_PCICONF5);
  109. /* Set the local 16MB PCI memory space window to
  110. * the lowest PCI mapped address
  111. */
  112. word = chan->resources[1].start & SH4_PCIMBR_MASK;
  113. pr_debug("PCI: Setting upper bits of Memory window to 0x%x\n", word);
  114. pci_write_reg(chan, word , SH4_PCIMBR);
  115. /* Make sure the MSB's of IO window are set to access PCI space
  116. * correctly */
  117. word = chan->resources[0].start & SH4_PCIIOBR_MASK;
  118. pr_debug("PCI: Setting upper bits of IO window to 0x%x\n", word);
  119. pci_write_reg(chan, word, SH4_PCIIOBR);
  120. /* Set PCI WCRx, BCRx's, copy from BSC locations */
  121. /* check BCR for SDRAM in specified area */
  122. switch (sh7751_pci_map.window0.base) {
  123. case SH7751_CS0_BASE_ADDR: word = __area_sdram_check(chan, 0); break;
  124. case SH7751_CS1_BASE_ADDR: word = __area_sdram_check(chan, 1); break;
  125. case SH7751_CS2_BASE_ADDR: word = __area_sdram_check(chan, 2); break;
  126. case SH7751_CS3_BASE_ADDR: word = __area_sdram_check(chan, 3); break;
  127. case SH7751_CS4_BASE_ADDR: word = __area_sdram_check(chan, 4); break;
  128. case SH7751_CS5_BASE_ADDR: word = __area_sdram_check(chan, 5); break;
  129. case SH7751_CS6_BASE_ADDR: word = __area_sdram_check(chan, 6); break;
  130. }
  131. if (!word)
  132. return -1;
  133. /* configure the wait control registers */
  134. word = __raw_readl(SH7751_WCR1);
  135. pci_write_reg(chan, word, SH4_PCIWCR1);
  136. word = __raw_readl(SH7751_WCR2);
  137. pci_write_reg(chan, word, SH4_PCIWCR2);
  138. word = __raw_readl(SH7751_WCR3);
  139. pci_write_reg(chan, word, SH4_PCIWCR3);
  140. word = __raw_readl(SH7751_MCR);
  141. pci_write_reg(chan, word, SH4_PCIMCR);
  142. /* NOTE: I'm ignoring the PCI error IRQs for now..
  143. * TODO: add support for the internal error interrupts and
  144. * DMA interrupts...
  145. */
  146. pci_fixup_pcic(chan);
  147. /* SH7751 init done, set central function init complete */
  148. /* use round robin mode to stop a device starving/overruning */
  149. word = SH4_PCICR_PREFIX | SH4_PCICR_CFIN | SH4_PCICR_ARBM;
  150. pci_write_reg(chan, word, SH4_PCICR);
  151. return register_pci_controller(chan);
  152. }
  153. arch_initcall(sh7751_pci_init);