fixups-se7751.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113
  1. // SPDX-License-Identifier: GPL-2.0
  2. #include <linux/kernel.h>
  3. #include <linux/types.h>
  4. #include <linux/init.h>
  5. #include <linux/delay.h>
  6. #include <linux/pci.h>
  7. #include <linux/io.h>
  8. #include <linux/sh_intc.h>
  9. #include "pci-sh4.h"
  10. int pcibios_map_platform_irq(const struct pci_dev *, u8 slot, u8 pin)
  11. {
  12. switch (slot) {
  13. case 0: return evt2irq(0x3a0);
  14. case 1: return evt2irq(0x3a0); /* AMD Ethernet controller */
  15. case 2: return -1;
  16. case 3: return -1;
  17. case 4: return -1;
  18. default:
  19. printk("PCI: Bad IRQ mapping request for slot %d\n", slot);
  20. return -1;
  21. }
  22. }
  23. #define PCIMCR_MRSET_OFF 0xBFFFFFFF
  24. #define PCIMCR_RFSH_OFF 0xFFFFFFFB
  25. /*
  26. * Only long word accesses of the PCIC's internal local registers and the
  27. * configuration registers from the CPU is supported.
  28. */
  29. #define PCIC_WRITE(x,v) writel((v), PCI_REG(x))
  30. #define PCIC_READ(x) readl(PCI_REG(x))
  31. /*
  32. * Description: This function sets up and initializes the pcic, sets
  33. * up the BARS, maps the DRAM into the address space etc, etc.
  34. */
  35. int pci_fixup_pcic(struct pci_channel *chan)
  36. {
  37. unsigned long bcr1, wcr1, wcr2, wcr3, mcr;
  38. unsigned short bcr2;
  39. /*
  40. * Initialize the slave bus controller on the pcic. The values used
  41. * here should not be hardcoded, but they should be taken from the bsc
  42. * on the processor, to make this function as generic as possible.
  43. * (i.e. Another sbc may usr different SDRAM timing settings -- in order
  44. * for the pcic to work, its settings need to be exactly the same.)
  45. */
  46. bcr1 = (*(volatile unsigned long*)(SH7751_BCR1));
  47. bcr2 = (*(volatile unsigned short*)(SH7751_BCR2));
  48. wcr1 = (*(volatile unsigned long*)(SH7751_WCR1));
  49. wcr2 = (*(volatile unsigned long*)(SH7751_WCR2));
  50. wcr3 = (*(volatile unsigned long*)(SH7751_WCR3));
  51. mcr = (*(volatile unsigned long*)(SH7751_MCR));
  52. bcr1 = bcr1 | 0x00080000; /* Enable Bit 19, BREQEN */
  53. (*(volatile unsigned long*)(SH7751_BCR1)) = bcr1;
  54. bcr1 = bcr1 | 0x40080000; /* Enable Bit 19 BREQEN, set PCIC to slave */
  55. PCIC_WRITE(SH7751_PCIBCR1, bcr1); /* PCIC BCR1 */
  56. PCIC_WRITE(SH7751_PCIBCR2, bcr2); /* PCIC BCR2 */
  57. PCIC_WRITE(SH7751_PCIWCR1, wcr1); /* PCIC WCR1 */
  58. PCIC_WRITE(SH7751_PCIWCR2, wcr2); /* PCIC WCR2 */
  59. PCIC_WRITE(SH7751_PCIWCR3, wcr3); /* PCIC WCR3 */
  60. mcr = (mcr & PCIMCR_MRSET_OFF) & PCIMCR_RFSH_OFF;
  61. PCIC_WRITE(SH7751_PCIMCR, mcr); /* PCIC MCR */
  62. /* Enable all interrupts, so we know what to fix */
  63. PCIC_WRITE(SH7751_PCIINTM, 0x0000c3ff);
  64. PCIC_WRITE(SH7751_PCIAINTM, 0x0000380f);
  65. /* Set up standard PCI config registers */
  66. PCIC_WRITE(SH7751_PCICONF1, 0xF39000C7); /* Bus Master, Mem & I/O access */
  67. PCIC_WRITE(SH7751_PCICONF2, 0x00000000); /* PCI Class code & Revision ID */
  68. PCIC_WRITE(SH7751_PCICONF4, 0xab000001); /* PCI I/O address (local regs) */
  69. PCIC_WRITE(SH7751_PCICONF5, 0x0c000000); /* PCI MEM address (local RAM) */
  70. PCIC_WRITE(SH7751_PCICONF6, 0xd0000000); /* PCI MEM address (unused) */
  71. PCIC_WRITE(SH7751_PCICONF11, 0x35051054); /* PCI Subsystem ID & Vendor ID */
  72. PCIC_WRITE(SH7751_PCILSR0, 0x03f00000); /* MEM (full 64M exposed) */
  73. PCIC_WRITE(SH7751_PCILSR1, 0x00000000); /* MEM (unused) */
  74. PCIC_WRITE(SH7751_PCILAR0, 0x0c000000); /* MEM (direct map from PCI) */
  75. PCIC_WRITE(SH7751_PCILAR1, 0x00000000); /* MEM (unused) */
  76. /* Now turn it on... */
  77. PCIC_WRITE(SH7751_PCICR, 0xa5000001);
  78. /*
  79. * Set PCIMBR and PCIIOBR here, assuming a single window
  80. * (16M MEM, 256K IO) is enough. If a larger space is
  81. * needed, the readx/writex and inx/outx functions will
  82. * have to do more (e.g. setting registers for each call).
  83. */
  84. /*
  85. * Set the MBR so PCI address is one-to-one with window,
  86. * meaning all calls go straight through... use BUG_ON to
  87. * catch erroneous assumption.
  88. */
  89. BUG_ON(chan->resources[1].start != SH7751_PCI_MEMORY_BASE);
  90. PCIC_WRITE(SH7751_PCIMBR, chan->resources[1].start);
  91. /* Set IOBR for window containing area specified in pci.h */
  92. PCIC_WRITE(SH7751_PCIIOBR, (chan->resources[0].start & SH7751_PCIIOBR_MASK));
  93. /* All done, may as well say so... */
  94. printk("SH7751 PCI: Finished initialization of the PCI controller\n");
  95. return 1;
  96. }