pm.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * hp6x0 Power Management Routines
  4. *
  5. * Copyright (c) 2006 Andriy Skulysh <[email protected]>
  6. */
  7. #include <linux/init.h>
  8. #include <linux/suspend.h>
  9. #include <linux/errno.h>
  10. #include <linux/time.h>
  11. #include <linux/delay.h>
  12. #include <linux/gfp.h>
  13. #include <asm/io.h>
  14. #include <asm/hd64461.h>
  15. #include <asm/bl_bit.h>
  16. #include <mach/hp6xx.h>
  17. #include <cpu/dac.h>
  18. #include <asm/freq.h>
  19. #include <asm/watchdog.h>
  20. #define INTR_OFFSET 0x600
  21. #define STBCR 0xffffff82
  22. #define STBCR2 0xffffff88
  23. #define STBCR_STBY 0x80
  24. #define STBCR_MSTP2 0x04
  25. #define MCR 0xffffff68
  26. #define RTCNT 0xffffff70
  27. #define MCR_RMODE 2
  28. #define MCR_RFSH 4
  29. extern u8 wakeup_start;
  30. extern u8 wakeup_end;
  31. static void pm_enter(void)
  32. {
  33. u8 stbcr, csr;
  34. u16 frqcr, mcr;
  35. u32 vbr_new, vbr_old;
  36. set_bl_bit();
  37. /* set wdt */
  38. csr = sh_wdt_read_csr();
  39. csr &= ~WTCSR_TME;
  40. csr |= WTCSR_CKS_4096;
  41. sh_wdt_write_csr(csr);
  42. csr = sh_wdt_read_csr();
  43. sh_wdt_write_cnt(0);
  44. /* disable PLL1 */
  45. frqcr = __raw_readw(FRQCR);
  46. frqcr &= ~(FRQCR_PLLEN | FRQCR_PSTBY);
  47. __raw_writew(frqcr, FRQCR);
  48. /* enable standby */
  49. stbcr = __raw_readb(STBCR);
  50. __raw_writeb(stbcr | STBCR_STBY | STBCR_MSTP2, STBCR);
  51. /* set self-refresh */
  52. mcr = __raw_readw(MCR);
  53. __raw_writew(mcr & ~MCR_RFSH, MCR);
  54. /* set interrupt handler */
  55. asm volatile("stc vbr, %0" : "=r" (vbr_old));
  56. vbr_new = get_zeroed_page(GFP_ATOMIC);
  57. udelay(50);
  58. memcpy((void*)(vbr_new + INTR_OFFSET),
  59. &wakeup_start, &wakeup_end - &wakeup_start);
  60. asm volatile("ldc %0, vbr" : : "r" (vbr_new));
  61. __raw_writew(0, RTCNT);
  62. __raw_writew(mcr | MCR_RFSH | MCR_RMODE, MCR);
  63. cpu_sleep();
  64. asm volatile("ldc %0, vbr" : : "r" (vbr_old));
  65. free_page(vbr_new);
  66. /* enable PLL1 */
  67. frqcr = __raw_readw(FRQCR);
  68. frqcr |= FRQCR_PSTBY;
  69. __raw_writew(frqcr, FRQCR);
  70. udelay(50);
  71. frqcr |= FRQCR_PLLEN;
  72. __raw_writew(frqcr, FRQCR);
  73. __raw_writeb(stbcr, STBCR);
  74. clear_bl_bit();
  75. }
  76. static int hp6x0_pm_enter(suspend_state_t state)
  77. {
  78. u8 stbcr, stbcr2;
  79. #ifdef CONFIG_HD64461_ENABLER
  80. u8 scr;
  81. u16 hd64461_stbcr;
  82. #endif
  83. #ifdef CONFIG_HD64461_ENABLER
  84. outb(0, HD64461_PCC1CSCIER);
  85. scr = inb(HD64461_PCC1SCR);
  86. scr |= HD64461_PCCSCR_VCC1;
  87. outb(scr, HD64461_PCC1SCR);
  88. hd64461_stbcr = inw(HD64461_STBCR);
  89. hd64461_stbcr |= HD64461_STBCR_SPC1ST;
  90. outw(hd64461_stbcr, HD64461_STBCR);
  91. #endif
  92. __raw_writeb(0x1f, DACR);
  93. stbcr = __raw_readb(STBCR);
  94. __raw_writeb(0x01, STBCR);
  95. stbcr2 = __raw_readb(STBCR2);
  96. __raw_writeb(0x7f , STBCR2);
  97. outw(0xf07f, HD64461_SCPUCR);
  98. pm_enter();
  99. outw(0, HD64461_SCPUCR);
  100. __raw_writeb(stbcr, STBCR);
  101. __raw_writeb(stbcr2, STBCR2);
  102. #ifdef CONFIG_HD64461_ENABLER
  103. hd64461_stbcr = inw(HD64461_STBCR);
  104. hd64461_stbcr &= ~HD64461_STBCR_SPC1ST;
  105. outw(hd64461_stbcr, HD64461_STBCR);
  106. outb(0x4c, HD64461_PCC1CSCIER);
  107. outb(0x00, HD64461_PCC1CSCR);
  108. #endif
  109. return 0;
  110. }
  111. static const struct platform_suspend_ops hp6x0_pm_ops = {
  112. .enter = hp6x0_pm_enter,
  113. .valid = suspend_valid_only_mem,
  114. };
  115. static int __init hp6x0_pm_init(void)
  116. {
  117. suspend_set_ops(&hp6x0_pm_ops);
  118. return 0;
  119. }
  120. late_initcall(hp6x0_pm_init);