pci_clp.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _ASM_S390_PCI_CLP_H
  3. #define _ASM_S390_PCI_CLP_H
  4. #include <asm/clp.h>
  5. /*
  6. * Call Logical Processor - Command Codes
  7. */
  8. #define CLP_SLPC 0x0001
  9. #define CLP_LIST_PCI 0x0002
  10. #define CLP_QUERY_PCI_FN 0x0003
  11. #define CLP_QUERY_PCI_FNGRP 0x0004
  12. #define CLP_SET_PCI_FN 0x0005
  13. /* PCI function handle list entry */
  14. struct clp_fh_list_entry {
  15. u16 device_id;
  16. u16 vendor_id;
  17. u32 config_state : 1;
  18. u32 : 31;
  19. u32 fid; /* PCI function id */
  20. u32 fh; /* PCI function handle */
  21. } __packed;
  22. #define CLP_RC_SETPCIFN_FH 0x0101 /* Invalid PCI fn handle */
  23. #define CLP_RC_SETPCIFN_FHOP 0x0102 /* Fn handle not valid for op */
  24. #define CLP_RC_SETPCIFN_DMAAS 0x0103 /* Invalid DMA addr space */
  25. #define CLP_RC_SETPCIFN_RES 0x0104 /* Insufficient resources */
  26. #define CLP_RC_SETPCIFN_ALRDY 0x0105 /* Fn already in requested state */
  27. #define CLP_RC_SETPCIFN_ERR 0x0106 /* Fn in permanent error state */
  28. #define CLP_RC_SETPCIFN_RECPND 0x0107 /* Error recovery pending */
  29. #define CLP_RC_SETPCIFN_BUSY 0x0108 /* Fn busy */
  30. #define CLP_RC_LISTPCI_BADRT 0x010a /* Resume token not recognized */
  31. #define CLP_RC_QUERYPCIFG_PFGID 0x010b /* Unrecognized PFGID */
  32. /* request or response block header length */
  33. #define LIST_PCI_HDR_LEN 32
  34. /* Number of function handles fitting in response block */
  35. #define CLP_FH_LIST_NR_ENTRIES \
  36. ((CLP_BLK_SIZE - 2 * LIST_PCI_HDR_LEN) \
  37. / sizeof(struct clp_fh_list_entry))
  38. #define CLP_SET_ENABLE_PCI_FN 0 /* Yes, 0 enables it */
  39. #define CLP_SET_DISABLE_PCI_FN 1 /* Yes, 1 disables it */
  40. #define CLP_SET_ENABLE_MIO 2
  41. #define CLP_SET_DISABLE_MIO 3
  42. #define CLP_UTIL_STR_LEN 64
  43. #define CLP_PFIP_NR_SEGMENTS 4
  44. extern bool zpci_unique_uid;
  45. struct clp_rsp_slpc_pci {
  46. struct clp_rsp_hdr hdr;
  47. u32 reserved2[4];
  48. u32 lpif[8];
  49. u32 reserved3[4];
  50. u32 vwb : 1;
  51. u32 : 1;
  52. u32 mio_wb : 6;
  53. u32 : 24;
  54. u32 reserved5[3];
  55. u32 lpic[8];
  56. } __packed;
  57. /* List PCI functions request */
  58. struct clp_req_list_pci {
  59. struct clp_req_hdr hdr;
  60. u64 resume_token;
  61. u64 reserved2;
  62. } __packed;
  63. /* List PCI functions response */
  64. struct clp_rsp_list_pci {
  65. struct clp_rsp_hdr hdr;
  66. u64 resume_token;
  67. u32 reserved2;
  68. u16 max_fn;
  69. u8 : 7;
  70. u8 uid_checking : 1;
  71. u8 entry_size;
  72. struct clp_fh_list_entry fh_list[CLP_FH_LIST_NR_ENTRIES];
  73. } __packed;
  74. struct mio_info {
  75. u32 valid : 6;
  76. u32 : 26;
  77. u32 : 32;
  78. struct {
  79. u64 wb;
  80. u64 wt;
  81. } addr[PCI_STD_NUM_BARS];
  82. u32 reserved[6];
  83. } __packed;
  84. /* Query PCI function request */
  85. struct clp_req_query_pci {
  86. struct clp_req_hdr hdr;
  87. u32 fh; /* function handle */
  88. u32 reserved2;
  89. u64 reserved3;
  90. } __packed;
  91. /* Query PCI function response */
  92. struct clp_rsp_query_pci {
  93. struct clp_rsp_hdr hdr;
  94. u16 vfn; /* virtual fn number */
  95. u16 : 3;
  96. u16 rid_avail : 1;
  97. u16 is_physfn : 1;
  98. u16 reserved1 : 1;
  99. u16 mio_addr_avail : 1;
  100. u16 util_str_avail : 1; /* utility string available? */
  101. u16 pfgid : 8; /* pci function group id */
  102. u32 fid; /* pci function id */
  103. u8 bar_size[PCI_STD_NUM_BARS];
  104. u16 pchid;
  105. __le32 bar[PCI_STD_NUM_BARS];
  106. u8 pfip[CLP_PFIP_NR_SEGMENTS]; /* pci function internal path */
  107. u16 : 12;
  108. u16 port : 4;
  109. u8 fmb_len;
  110. u8 pft; /* pci function type */
  111. u64 sdma; /* start dma as */
  112. u64 edma; /* end dma as */
  113. #define ZPCI_RID_MASK_DEVFN 0x00ff
  114. u16 rid; /* BUS/DEVFN PCI address */
  115. u16 reserved0;
  116. u32 reserved[10];
  117. u32 uid; /* user defined id */
  118. u8 util_str[CLP_UTIL_STR_LEN]; /* utility string */
  119. u32 reserved2[16];
  120. struct mio_info mio;
  121. } __packed;
  122. /* Query PCI function group request */
  123. struct clp_req_query_pci_grp {
  124. struct clp_req_hdr hdr;
  125. u32 reserved2 : 24;
  126. u32 pfgid : 8; /* function group id */
  127. u32 reserved3;
  128. u64 reserved4;
  129. } __packed;
  130. /* Query PCI function group response */
  131. struct clp_rsp_query_pci_grp {
  132. struct clp_rsp_hdr hdr;
  133. u16 : 4;
  134. u16 noi : 12; /* number of interrupts */
  135. u8 version;
  136. u8 : 6;
  137. u8 frame : 1;
  138. u8 refresh : 1; /* TLB refresh mode */
  139. u16 : 3;
  140. u16 maxstbl : 13; /* Maximum store block size */
  141. u16 mui;
  142. u8 dtsm; /* Supported DT mask */
  143. u8 reserved3;
  144. u16 maxfaal;
  145. u16 : 4;
  146. u16 dnoi : 12;
  147. u16 maxcpu;
  148. u64 dasm; /* dma address space mask */
  149. u64 msia; /* MSI address */
  150. u64 reserved4;
  151. u64 reserved5;
  152. } __packed;
  153. /* Set PCI function request */
  154. struct clp_req_set_pci {
  155. struct clp_req_hdr hdr;
  156. u32 fh; /* function handle */
  157. u16 reserved2;
  158. u8 oc; /* operation controls */
  159. u8 ndas; /* number of dma spaces */
  160. u32 reserved3;
  161. u32 gisa; /* GISA designation */
  162. } __packed;
  163. /* Set PCI function response */
  164. struct clp_rsp_set_pci {
  165. struct clp_rsp_hdr hdr;
  166. u32 fh; /* function handle */
  167. u32 reserved1;
  168. u64 reserved2;
  169. struct mio_info mio;
  170. } __packed;
  171. /* Combined request/response block structures used by clp insn */
  172. struct clp_req_rsp_slpc_pci {
  173. struct clp_req_slpc request;
  174. struct clp_rsp_slpc_pci response;
  175. } __packed;
  176. struct clp_req_rsp_list_pci {
  177. struct clp_req_list_pci request;
  178. struct clp_rsp_list_pci response;
  179. } __packed;
  180. struct clp_req_rsp_set_pci {
  181. struct clp_req_set_pci request;
  182. struct clp_rsp_set_pci response;
  183. } __packed;
  184. struct clp_req_rsp_query_pci {
  185. struct clp_req_query_pci request;
  186. struct clp_rsp_query_pci response;
  187. } __packed;
  188. struct clp_req_rsp_query_pci_grp {
  189. struct clp_req_query_pci_grp request;
  190. struct clp_rsp_query_pci_grp response;
  191. } __packed;
  192. #endif