ip32-irq.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499
  1. /*
  2. * Code to handle IP32 IRQs
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 2000 Harald Koerfgen
  9. * Copyright (C) 2001 Keith M Wesolowski
  10. */
  11. #include <linux/init.h>
  12. #include <linux/kernel_stat.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/irq.h>
  16. #include <linux/bitops.h>
  17. #include <linux/kernel.h>
  18. #include <linux/mm.h>
  19. #include <linux/random.h>
  20. #include <linux/sched.h>
  21. #include <linux/sched/debug.h>
  22. #include <asm/irq_cpu.h>
  23. #include <asm/mipsregs.h>
  24. #include <asm/signal.h>
  25. #include <asm/time.h>
  26. #include <asm/ip32/crime.h>
  27. #include <asm/ip32/mace.h>
  28. #include <asm/ip32/ip32_ints.h>
  29. /* issue a PIO read to make sure no PIO writes are pending */
  30. static inline void flush_crime_bus(void)
  31. {
  32. crime->control;
  33. }
  34. static inline void flush_mace_bus(void)
  35. {
  36. mace->perif.ctrl.misc;
  37. }
  38. /*
  39. * O2 irq map
  40. *
  41. * IP0 -> software (ignored)
  42. * IP1 -> software (ignored)
  43. * IP2 -> (irq0) C crime 1.1 all interrupts; crime 1.5 ???
  44. * IP3 -> (irq1) X unknown
  45. * IP4 -> (irq2) X unknown
  46. * IP5 -> (irq3) X unknown
  47. * IP6 -> (irq4) X unknown
  48. * IP7 -> (irq5) 7 CPU count/compare timer (system timer)
  49. *
  50. * crime: (C)
  51. *
  52. * CRIME_INT_STAT 31:0:
  53. *
  54. * 0 -> 8 Video in 1
  55. * 1 -> 9 Video in 2
  56. * 2 -> 10 Video out
  57. * 3 -> 11 Mace ethernet
  58. * 4 -> S SuperIO sub-interrupt
  59. * 5 -> M Miscellaneous sub-interrupt
  60. * 6 -> A Audio sub-interrupt
  61. * 7 -> 15 PCI bridge errors
  62. * 8 -> 16 PCI SCSI aic7xxx 0
  63. * 9 -> 17 PCI SCSI aic7xxx 1
  64. * 10 -> 18 PCI slot 0
  65. * 11 -> 19 unused (PCI slot 1)
  66. * 12 -> 20 unused (PCI slot 2)
  67. * 13 -> 21 unused (PCI shared 0)
  68. * 14 -> 22 unused (PCI shared 1)
  69. * 15 -> 23 unused (PCI shared 2)
  70. * 16 -> 24 GBE0 (E)
  71. * 17 -> 25 GBE1 (E)
  72. * 18 -> 26 GBE2 (E)
  73. * 19 -> 27 GBE3 (E)
  74. * 20 -> 28 CPU errors
  75. * 21 -> 29 Memory errors
  76. * 22 -> 30 RE empty edge (E)
  77. * 23 -> 31 RE full edge (E)
  78. * 24 -> 32 RE idle edge (E)
  79. * 25 -> 33 RE empty level
  80. * 26 -> 34 RE full level
  81. * 27 -> 35 RE idle level
  82. * 28 -> 36 unused (software 0) (E)
  83. * 29 -> 37 unused (software 1) (E)
  84. * 30 -> 38 unused (software 2) - crime 1.5 CPU SysCorError (E)
  85. * 31 -> 39 VICE
  86. *
  87. * S, M, A: Use the MACE ISA interrupt register
  88. * MACE_ISA_INT_STAT 31:0
  89. *
  90. * 0-7 -> 40-47 Audio
  91. * 8 -> 48 RTC
  92. * 9 -> 49 Keyboard
  93. * 10 -> X Keyboard polled
  94. * 11 -> 51 Mouse
  95. * 12 -> X Mouse polled
  96. * 13-15 -> 53-55 Count/compare timers
  97. * 16-19 -> 56-59 Parallel (16 E)
  98. * 20-25 -> 60-62 Serial 1 (22 E)
  99. * 26-31 -> 66-71 Serial 2 (28 E)
  100. *
  101. * Note that this means IRQs 12-14, 50, and 52 do not exist. This is a
  102. * different IRQ map than IRIX uses, but that's OK as Linux irq handling
  103. * is quite different anyway.
  104. */
  105. /* Some initial interrupts to set up */
  106. extern irqreturn_t crime_memerr_intr(int irq, void *dev_id);
  107. extern irqreturn_t crime_cpuerr_intr(int irq, void *dev_id);
  108. /*
  109. * This is for pure CRIME interrupts - ie not MACE. The advantage?
  110. * We get to split the register in half and do faster lookups.
  111. */
  112. static uint64_t crime_mask;
  113. static inline void crime_enable_irq(struct irq_data *d)
  114. {
  115. unsigned int bit = d->irq - CRIME_IRQ_BASE;
  116. crime_mask |= 1 << bit;
  117. crime->imask = crime_mask;
  118. }
  119. static inline void crime_disable_irq(struct irq_data *d)
  120. {
  121. unsigned int bit = d->irq - CRIME_IRQ_BASE;
  122. crime_mask &= ~(1 << bit);
  123. crime->imask = crime_mask;
  124. flush_crime_bus();
  125. }
  126. static struct irq_chip crime_level_interrupt = {
  127. .name = "IP32 CRIME",
  128. .irq_mask = crime_disable_irq,
  129. .irq_unmask = crime_enable_irq,
  130. };
  131. static void crime_edge_mask_and_ack_irq(struct irq_data *d)
  132. {
  133. unsigned int bit = d->irq - CRIME_IRQ_BASE;
  134. uint64_t crime_int;
  135. /* Edge triggered interrupts must be cleared. */
  136. crime_int = crime->hard_int;
  137. crime_int &= ~(1 << bit);
  138. crime->hard_int = crime_int;
  139. crime_disable_irq(d);
  140. }
  141. static struct irq_chip crime_edge_interrupt = {
  142. .name = "IP32 CRIME",
  143. .irq_ack = crime_edge_mask_and_ack_irq,
  144. .irq_mask = crime_disable_irq,
  145. .irq_mask_ack = crime_edge_mask_and_ack_irq,
  146. .irq_unmask = crime_enable_irq,
  147. };
  148. /*
  149. * This is for MACE PCI interrupts. We can decrease bus traffic by masking
  150. * as close to the source as possible. This also means we can take the
  151. * next chunk of the CRIME register in one piece.
  152. */
  153. static unsigned long macepci_mask;
  154. static void enable_macepci_irq(struct irq_data *d)
  155. {
  156. macepci_mask |= MACEPCI_CONTROL_INT(d->irq - MACEPCI_SCSI0_IRQ);
  157. mace->pci.control = macepci_mask;
  158. crime_mask |= 1 << (d->irq - CRIME_IRQ_BASE);
  159. crime->imask = crime_mask;
  160. }
  161. static void disable_macepci_irq(struct irq_data *d)
  162. {
  163. crime_mask &= ~(1 << (d->irq - CRIME_IRQ_BASE));
  164. crime->imask = crime_mask;
  165. flush_crime_bus();
  166. macepci_mask &= ~MACEPCI_CONTROL_INT(d->irq - MACEPCI_SCSI0_IRQ);
  167. mace->pci.control = macepci_mask;
  168. flush_mace_bus();
  169. }
  170. static struct irq_chip ip32_macepci_interrupt = {
  171. .name = "IP32 MACE PCI",
  172. .irq_mask = disable_macepci_irq,
  173. .irq_unmask = enable_macepci_irq,
  174. };
  175. /* This is used for MACE ISA interrupts. That means bits 4-6 in the
  176. * CRIME register.
  177. */
  178. #define MACEISA_AUDIO_INT (MACEISA_AUDIO_SW_INT | \
  179. MACEISA_AUDIO_SC_INT | \
  180. MACEISA_AUDIO1_DMAT_INT | \
  181. MACEISA_AUDIO1_OF_INT | \
  182. MACEISA_AUDIO2_DMAT_INT | \
  183. MACEISA_AUDIO2_MERR_INT | \
  184. MACEISA_AUDIO3_DMAT_INT | \
  185. MACEISA_AUDIO3_MERR_INT)
  186. #define MACEISA_MISC_INT (MACEISA_RTC_INT | \
  187. MACEISA_KEYB_INT | \
  188. MACEISA_KEYB_POLL_INT | \
  189. MACEISA_MOUSE_INT | \
  190. MACEISA_MOUSE_POLL_INT | \
  191. MACEISA_TIMER0_INT | \
  192. MACEISA_TIMER1_INT | \
  193. MACEISA_TIMER2_INT)
  194. #define MACEISA_SUPERIO_INT (MACEISA_PARALLEL_INT | \
  195. MACEISA_PAR_CTXA_INT | \
  196. MACEISA_PAR_CTXB_INT | \
  197. MACEISA_PAR_MERR_INT | \
  198. MACEISA_SERIAL1_INT | \
  199. MACEISA_SERIAL1_TDMAT_INT | \
  200. MACEISA_SERIAL1_TDMAPR_INT | \
  201. MACEISA_SERIAL1_TDMAME_INT | \
  202. MACEISA_SERIAL1_RDMAT_INT | \
  203. MACEISA_SERIAL1_RDMAOR_INT | \
  204. MACEISA_SERIAL2_INT | \
  205. MACEISA_SERIAL2_TDMAT_INT | \
  206. MACEISA_SERIAL2_TDMAPR_INT | \
  207. MACEISA_SERIAL2_TDMAME_INT | \
  208. MACEISA_SERIAL2_RDMAT_INT | \
  209. MACEISA_SERIAL2_RDMAOR_INT)
  210. static unsigned long maceisa_mask;
  211. static void enable_maceisa_irq(struct irq_data *d)
  212. {
  213. unsigned int crime_int = 0;
  214. pr_debug("maceisa enable: %u\n", d->irq);
  215. switch (d->irq) {
  216. case MACEISA_AUDIO_SW_IRQ ... MACEISA_AUDIO3_MERR_IRQ:
  217. crime_int = MACE_AUDIO_INT;
  218. break;
  219. case MACEISA_RTC_IRQ ... MACEISA_TIMER2_IRQ:
  220. crime_int = MACE_MISC_INT;
  221. break;
  222. case MACEISA_PARALLEL_IRQ ... MACEISA_SERIAL2_RDMAOR_IRQ:
  223. crime_int = MACE_SUPERIO_INT;
  224. break;
  225. }
  226. pr_debug("crime_int %08x enabled\n", crime_int);
  227. crime_mask |= crime_int;
  228. crime->imask = crime_mask;
  229. maceisa_mask |= 1 << (d->irq - MACEISA_AUDIO_SW_IRQ);
  230. mace->perif.ctrl.imask = maceisa_mask;
  231. }
  232. static void disable_maceisa_irq(struct irq_data *d)
  233. {
  234. unsigned int crime_int = 0;
  235. maceisa_mask &= ~(1 << (d->irq - MACEISA_AUDIO_SW_IRQ));
  236. if (!(maceisa_mask & MACEISA_AUDIO_INT))
  237. crime_int |= MACE_AUDIO_INT;
  238. if (!(maceisa_mask & MACEISA_MISC_INT))
  239. crime_int |= MACE_MISC_INT;
  240. if (!(maceisa_mask & MACEISA_SUPERIO_INT))
  241. crime_int |= MACE_SUPERIO_INT;
  242. crime_mask &= ~crime_int;
  243. crime->imask = crime_mask;
  244. flush_crime_bus();
  245. mace->perif.ctrl.imask = maceisa_mask;
  246. flush_mace_bus();
  247. }
  248. static void mask_and_ack_maceisa_irq(struct irq_data *d)
  249. {
  250. unsigned long mace_int;
  251. /* edge triggered */
  252. mace_int = mace->perif.ctrl.istat;
  253. mace_int &= ~(1 << (d->irq - MACEISA_AUDIO_SW_IRQ));
  254. mace->perif.ctrl.istat = mace_int;
  255. disable_maceisa_irq(d);
  256. }
  257. static struct irq_chip ip32_maceisa_level_interrupt = {
  258. .name = "IP32 MACE ISA",
  259. .irq_mask = disable_maceisa_irq,
  260. .irq_unmask = enable_maceisa_irq,
  261. };
  262. static struct irq_chip ip32_maceisa_edge_interrupt = {
  263. .name = "IP32 MACE ISA",
  264. .irq_ack = mask_and_ack_maceisa_irq,
  265. .irq_mask = disable_maceisa_irq,
  266. .irq_mask_ack = mask_and_ack_maceisa_irq,
  267. .irq_unmask = enable_maceisa_irq,
  268. };
  269. /* This is used for regular non-ISA, non-PCI MACE interrupts. That means
  270. * bits 0-3 and 7 in the CRIME register.
  271. */
  272. static void enable_mace_irq(struct irq_data *d)
  273. {
  274. unsigned int bit = d->irq - CRIME_IRQ_BASE;
  275. crime_mask |= (1 << bit);
  276. crime->imask = crime_mask;
  277. }
  278. static void disable_mace_irq(struct irq_data *d)
  279. {
  280. unsigned int bit = d->irq - CRIME_IRQ_BASE;
  281. crime_mask &= ~(1 << bit);
  282. crime->imask = crime_mask;
  283. flush_crime_bus();
  284. }
  285. static struct irq_chip ip32_mace_interrupt = {
  286. .name = "IP32 MACE",
  287. .irq_mask = disable_mace_irq,
  288. .irq_unmask = enable_mace_irq,
  289. };
  290. static void ip32_unknown_interrupt(void)
  291. {
  292. printk("Unknown interrupt occurred!\n");
  293. printk("cp0_status: %08x\n", read_c0_status());
  294. printk("cp0_cause: %08x\n", read_c0_cause());
  295. printk("CRIME intr mask: %016lx\n", crime->imask);
  296. printk("CRIME intr status: %016lx\n", crime->istat);
  297. printk("CRIME hardware intr register: %016lx\n", crime->hard_int);
  298. printk("MACE ISA intr mask: %08lx\n", mace->perif.ctrl.imask);
  299. printk("MACE ISA intr status: %08lx\n", mace->perif.ctrl.istat);
  300. printk("MACE PCI control register: %08x\n", mace->pci.control);
  301. printk("Register dump:\n");
  302. show_regs(get_irq_regs());
  303. printk("Please mail this report to [email protected]\n");
  304. printk("Spinning...");
  305. while(1) ;
  306. }
  307. /* CRIME 1.1 appears to deliver all interrupts to this one pin. */
  308. /* change this to loop over all edge-triggered irqs, exception masked out ones */
  309. static void ip32_irq0(void)
  310. {
  311. uint64_t crime_int;
  312. int irq = 0;
  313. /*
  314. * Sanity check interrupt numbering enum.
  315. * MACE got 32 interrupts and there are 32 MACE ISA interrupts daisy
  316. * chained.
  317. */
  318. BUILD_BUG_ON(CRIME_VICE_IRQ - MACE_VID_IN1_IRQ != 31);
  319. BUILD_BUG_ON(MACEISA_SERIAL2_RDMAOR_IRQ - MACEISA_AUDIO_SW_IRQ != 31);
  320. crime_int = crime->istat & crime_mask;
  321. /* crime sometime delivers spurious interrupts, ignore them */
  322. if (unlikely(crime_int == 0))
  323. return;
  324. irq = MACE_VID_IN1_IRQ + __ffs(crime_int);
  325. if (crime_int & CRIME_MACEISA_INT_MASK) {
  326. unsigned long mace_int = mace->perif.ctrl.istat;
  327. irq = __ffs(mace_int & maceisa_mask) + MACEISA_AUDIO_SW_IRQ;
  328. }
  329. pr_debug("*irq %u*\n", irq);
  330. do_IRQ(irq);
  331. }
  332. static void ip32_irq1(void)
  333. {
  334. ip32_unknown_interrupt();
  335. }
  336. static void ip32_irq2(void)
  337. {
  338. ip32_unknown_interrupt();
  339. }
  340. static void ip32_irq3(void)
  341. {
  342. ip32_unknown_interrupt();
  343. }
  344. static void ip32_irq4(void)
  345. {
  346. ip32_unknown_interrupt();
  347. }
  348. static void ip32_irq5(void)
  349. {
  350. do_IRQ(MIPS_CPU_IRQ_BASE + 7);
  351. }
  352. asmlinkage void plat_irq_dispatch(void)
  353. {
  354. unsigned int pending = read_c0_status() & read_c0_cause();
  355. if (likely(pending & IE_IRQ0))
  356. ip32_irq0();
  357. else if (unlikely(pending & IE_IRQ1))
  358. ip32_irq1();
  359. else if (unlikely(pending & IE_IRQ2))
  360. ip32_irq2();
  361. else if (unlikely(pending & IE_IRQ3))
  362. ip32_irq3();
  363. else if (unlikely(pending & IE_IRQ4))
  364. ip32_irq4();
  365. else if (likely(pending & IE_IRQ5))
  366. ip32_irq5();
  367. }
  368. void __init arch_init_irq(void)
  369. {
  370. unsigned int irq;
  371. /* Install our interrupt handler, then clear and disable all
  372. * CRIME and MACE interrupts. */
  373. crime->imask = 0;
  374. crime->hard_int = 0;
  375. crime->soft_int = 0;
  376. mace->perif.ctrl.istat = 0;
  377. mace->perif.ctrl.imask = 0;
  378. mips_cpu_irq_init();
  379. for (irq = CRIME_IRQ_BASE; irq <= IP32_IRQ_MAX; irq++) {
  380. switch (irq) {
  381. case MACE_VID_IN1_IRQ ... MACE_PCI_BRIDGE_IRQ:
  382. irq_set_chip_and_handler_name(irq,
  383. &ip32_mace_interrupt,
  384. handle_level_irq,
  385. "level");
  386. break;
  387. case MACEPCI_SCSI0_IRQ ... MACEPCI_SHARED2_IRQ:
  388. irq_set_chip_and_handler_name(irq,
  389. &ip32_macepci_interrupt,
  390. handle_level_irq,
  391. "level");
  392. break;
  393. case CRIME_CPUERR_IRQ:
  394. case CRIME_MEMERR_IRQ:
  395. irq_set_chip_and_handler_name(irq,
  396. &crime_level_interrupt,
  397. handle_level_irq,
  398. "level");
  399. break;
  400. case CRIME_GBE0_IRQ ... CRIME_GBE3_IRQ:
  401. case CRIME_RE_EMPTY_E_IRQ ... CRIME_RE_IDLE_E_IRQ:
  402. case CRIME_SOFT0_IRQ ... CRIME_SOFT2_IRQ:
  403. case CRIME_VICE_IRQ:
  404. irq_set_chip_and_handler_name(irq,
  405. &crime_edge_interrupt,
  406. handle_edge_irq,
  407. "edge");
  408. break;
  409. case MACEISA_PARALLEL_IRQ:
  410. case MACEISA_SERIAL1_TDMAPR_IRQ:
  411. case MACEISA_SERIAL2_TDMAPR_IRQ:
  412. irq_set_chip_and_handler_name(irq,
  413. &ip32_maceisa_edge_interrupt,
  414. handle_edge_irq,
  415. "edge");
  416. break;
  417. default:
  418. irq_set_chip_and_handler_name(irq,
  419. &ip32_maceisa_level_interrupt,
  420. handle_level_irq,
  421. "level");
  422. break;
  423. }
  424. }
  425. if (request_irq(CRIME_MEMERR_IRQ, crime_memerr_intr, 0,
  426. "CRIME memory error", NULL))
  427. pr_err("Failed to register CRIME memory error interrupt\n");
  428. if (request_irq(CRIME_CPUERR_IRQ, crime_cpuerr_intr, 0,
  429. "CRIME CPU error", NULL))
  430. pr_err("Failed to register CRIME CPU error interrupt\n");
  431. #define ALLINTS (IE_IRQ0 | IE_IRQ1 | IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5)
  432. change_c0_status(ST0_IM, ALLINTS);
  433. }