ops-loongson2.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 1999, 2000, 2004 MIPS Technologies, Inc.
  4. * All rights reserved.
  5. * Authors: Carsten Langgaard <[email protected]>
  6. * Maciej W. Rozycki <[email protected]>
  7. *
  8. * Copyright (C) 2009 Lemote Inc.
  9. * Author: Wu Zhangjin <[email protected]>
  10. */
  11. #include <linux/types.h>
  12. #include <linux/pci.h>
  13. #include <linux/kernel.h>
  14. #include <linux/export.h>
  15. #include <loongson.h>
  16. #ifdef CONFIG_CS5536
  17. #include <cs5536/cs5536_pci.h>
  18. #include <cs5536/cs5536.h>
  19. #endif
  20. #define PCI_ACCESS_READ 0
  21. #define PCI_ACCESS_WRITE 1
  22. #define CFG_SPACE_REG(offset) \
  23. (void *)CKSEG1ADDR(LOONGSON_PCICFG_BASE | (offset))
  24. #define ID_SEL_BEGIN 11
  25. #define MAX_DEV_NUM (31 - ID_SEL_BEGIN)
  26. static int loongson_pcibios_config_access(unsigned char access_type,
  27. struct pci_bus *bus,
  28. unsigned int devfn, int where,
  29. u32 *data)
  30. {
  31. u32 busnum = bus->number;
  32. u32 addr, type;
  33. u32 dummy;
  34. void *addrp;
  35. int device = PCI_SLOT(devfn);
  36. int function = PCI_FUNC(devfn);
  37. int reg = where & ~3;
  38. if (busnum == 0) {
  39. /* board-specific part,currently,only fuloong2f,yeeloong2f
  40. * use CS5536, fuloong2e use via686b, gdium has no
  41. * south bridge
  42. */
  43. #ifdef CONFIG_CS5536
  44. /* cs5536_pci_conf_read4/write4() will call _rdmsr/_wrmsr() to
  45. * access the regsters PCI_MSR_ADDR, PCI_MSR_DATA_LO,
  46. * PCI_MSR_DATA_HI, which is bigger than PCI_MSR_CTRL, so, it
  47. * will not go this branch, but the others. so, no calling dead
  48. * loop here.
  49. */
  50. if ((PCI_IDSEL_CS5536 == device) && (reg < PCI_MSR_CTRL)) {
  51. switch (access_type) {
  52. case PCI_ACCESS_READ:
  53. *data = cs5536_pci_conf_read4(function, reg);
  54. break;
  55. case PCI_ACCESS_WRITE:
  56. cs5536_pci_conf_write4(function, reg, *data);
  57. break;
  58. }
  59. return 0;
  60. }
  61. #endif
  62. /* Type 0 configuration for onboard PCI bus */
  63. if (device > MAX_DEV_NUM)
  64. return -1;
  65. addr = (1 << (device + ID_SEL_BEGIN)) | (function << 8) | reg;
  66. type = 0;
  67. } else {
  68. /* Type 1 configuration for offboard PCI bus */
  69. addr = (busnum << 16) | (device << 11) | (function << 8) | reg;
  70. type = 0x10000;
  71. }
  72. /* Clear aborts */
  73. LOONGSON_PCICMD |= LOONGSON_PCICMD_MABORT_CLR | \
  74. LOONGSON_PCICMD_MTABORT_CLR;
  75. LOONGSON_PCIMAP_CFG = (addr >> 16) | type;
  76. /* Flush Bonito register block */
  77. dummy = LOONGSON_PCIMAP_CFG;
  78. mmiowb();
  79. addrp = CFG_SPACE_REG(addr & 0xffff);
  80. if (access_type == PCI_ACCESS_WRITE)
  81. writel(cpu_to_le32(*data), addrp);
  82. else
  83. *data = le32_to_cpu(readl(addrp));
  84. /* Detect Master/Target abort */
  85. if (LOONGSON_PCICMD & (LOONGSON_PCICMD_MABORT_CLR |
  86. LOONGSON_PCICMD_MTABORT_CLR)) {
  87. /* Error occurred */
  88. /* Clear bits */
  89. LOONGSON_PCICMD |= (LOONGSON_PCICMD_MABORT_CLR |
  90. LOONGSON_PCICMD_MTABORT_CLR);
  91. return -1;
  92. }
  93. return 0;
  94. }
  95. /*
  96. * We can't address 8 and 16 bit words directly. Instead we have to
  97. * read/write a 32bit word and mask/modify the data we actually want.
  98. */
  99. static int loongson_pcibios_read(struct pci_bus *bus, unsigned int devfn,
  100. int where, int size, u32 *val)
  101. {
  102. u32 data = 0;
  103. if ((size == 2) && (where & 1))
  104. return PCIBIOS_BAD_REGISTER_NUMBER;
  105. else if ((size == 4) && (where & 3))
  106. return PCIBIOS_BAD_REGISTER_NUMBER;
  107. if (loongson_pcibios_config_access(PCI_ACCESS_READ, bus, devfn, where,
  108. &data))
  109. return -1;
  110. if (size == 1)
  111. *val = (data >> ((where & 3) << 3)) & 0xff;
  112. else if (size == 2)
  113. *val = (data >> ((where & 3) << 3)) & 0xffff;
  114. else
  115. *val = data;
  116. return PCIBIOS_SUCCESSFUL;
  117. }
  118. static int loongson_pcibios_write(struct pci_bus *bus, unsigned int devfn,
  119. int where, int size, u32 val)
  120. {
  121. u32 data = 0;
  122. if ((size == 2) && (where & 1))
  123. return PCIBIOS_BAD_REGISTER_NUMBER;
  124. else if ((size == 4) && (where & 3))
  125. return PCIBIOS_BAD_REGISTER_NUMBER;
  126. if (size == 4)
  127. data = val;
  128. else {
  129. if (loongson_pcibios_config_access(PCI_ACCESS_READ, bus, devfn,
  130. where, &data))
  131. return -1;
  132. if (size == 1)
  133. data = (data & ~(0xff << ((where & 3) << 3))) |
  134. (val << ((where & 3) << 3));
  135. else if (size == 2)
  136. data = (data & ~(0xffff << ((where & 3) << 3))) |
  137. (val << ((where & 3) << 3));
  138. }
  139. if (loongson_pcibios_config_access(PCI_ACCESS_WRITE, bus, devfn, where,
  140. &data))
  141. return -1;
  142. return PCIBIOS_SUCCESSFUL;
  143. }
  144. struct pci_ops loongson_pci_ops = {
  145. .read = loongson_pcibios_read,
  146. .write = loongson_pcibios_write
  147. };
  148. #ifdef CONFIG_CS5536
  149. DEFINE_RAW_SPINLOCK(msr_lock);
  150. void _rdmsr(u32 msr, u32 *hi, u32 *lo)
  151. {
  152. struct pci_bus bus = {
  153. .number = PCI_BUS_CS5536
  154. };
  155. u32 devfn = PCI_DEVFN(PCI_IDSEL_CS5536, 0);
  156. unsigned long flags;
  157. raw_spin_lock_irqsave(&msr_lock, flags);
  158. loongson_pcibios_write(&bus, devfn, PCI_MSR_ADDR, 4, msr);
  159. loongson_pcibios_read(&bus, devfn, PCI_MSR_DATA_LO, 4, lo);
  160. loongson_pcibios_read(&bus, devfn, PCI_MSR_DATA_HI, 4, hi);
  161. raw_spin_unlock_irqrestore(&msr_lock, flags);
  162. }
  163. EXPORT_SYMBOL(_rdmsr);
  164. void _wrmsr(u32 msr, u32 hi, u32 lo)
  165. {
  166. struct pci_bus bus = {
  167. .number = PCI_BUS_CS5536
  168. };
  169. u32 devfn = PCI_DEVFN(PCI_IDSEL_CS5536, 0);
  170. unsigned long flags;
  171. raw_spin_lock_irqsave(&msr_lock, flags);
  172. loongson_pcibios_write(&bus, devfn, PCI_MSR_ADDR, 4, msr);
  173. loongson_pcibios_write(&bus, devfn, PCI_MSR_DATA_LO, 4, lo);
  174. loongson_pcibios_write(&bus, devfn, PCI_MSR_DATA_HI, 4, hi);
  175. raw_spin_unlock_irqrestore(&msr_lock, flags);
  176. }
  177. EXPORT_SYMBOL(_wrmsr);
  178. #endif