c-octeon.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2005-2007 Cavium Networks
  7. */
  8. #include <linux/export.h>
  9. #include <linux/kernel.h>
  10. #include <linux/sched.h>
  11. #include <linux/smp.h>
  12. #include <linux/mm.h>
  13. #include <linux/bitops.h>
  14. #include <linux/cpu.h>
  15. #include <linux/io.h>
  16. #include <asm/bcache.h>
  17. #include <asm/bootinfo.h>
  18. #include <asm/cacheops.h>
  19. #include <asm/cpu-features.h>
  20. #include <asm/cpu-type.h>
  21. #include <asm/page.h>
  22. #include <asm/r4kcache.h>
  23. #include <asm/traps.h>
  24. #include <asm/mmu_context.h>
  25. #include <asm/octeon/octeon.h>
  26. unsigned long long cache_err_dcache[NR_CPUS];
  27. EXPORT_SYMBOL_GPL(cache_err_dcache);
  28. /*
  29. * Octeon automatically flushes the dcache on tlb changes, so
  30. * from Linux's viewpoint it acts much like a physically
  31. * tagged cache. No flushing is needed
  32. *
  33. */
  34. static void octeon_flush_data_cache_page(unsigned long addr)
  35. {
  36. /* Nothing to do */
  37. }
  38. static inline void octeon_local_flush_icache(void)
  39. {
  40. asm volatile ("synci 0($0)");
  41. }
  42. /*
  43. * Flush local I-cache for the specified range.
  44. */
  45. static void local_octeon_flush_icache_range(unsigned long start,
  46. unsigned long end)
  47. {
  48. octeon_local_flush_icache();
  49. }
  50. /**
  51. * octeon_flush_icache_all_cores - Flush caches as necessary for all cores
  52. * affected by a vma. If no vma is supplied, all cores are flushed.
  53. *
  54. * @vma: VMA to flush or NULL to flush all icaches.
  55. */
  56. static void octeon_flush_icache_all_cores(struct vm_area_struct *vma)
  57. {
  58. extern void octeon_send_ipi_single(int cpu, unsigned int action);
  59. #ifdef CONFIG_SMP
  60. int cpu;
  61. cpumask_t mask;
  62. #endif
  63. mb();
  64. octeon_local_flush_icache();
  65. #ifdef CONFIG_SMP
  66. preempt_disable();
  67. cpu = smp_processor_id();
  68. /*
  69. * If we have a vma structure, we only need to worry about
  70. * cores it has been used on
  71. */
  72. if (vma)
  73. mask = *mm_cpumask(vma->vm_mm);
  74. else
  75. mask = *cpu_online_mask;
  76. cpumask_clear_cpu(cpu, &mask);
  77. for_each_cpu(cpu, &mask)
  78. octeon_send_ipi_single(cpu, SMP_ICACHE_FLUSH);
  79. preempt_enable();
  80. #endif
  81. }
  82. /*
  83. * Called to flush the icache on all cores
  84. */
  85. static void octeon_flush_icache_all(void)
  86. {
  87. octeon_flush_icache_all_cores(NULL);
  88. }
  89. /**
  90. * octeon_flush_cache_mm - flush all memory associated with a memory context.
  91. *
  92. * @mm: Memory context to flush
  93. */
  94. static void octeon_flush_cache_mm(struct mm_struct *mm)
  95. {
  96. /*
  97. * According to the R4K version of this file, CPUs without
  98. * dcache aliases don't need to do anything here
  99. */
  100. }
  101. /*
  102. * Flush a range of kernel addresses out of the icache
  103. *
  104. */
  105. static void octeon_flush_icache_range(unsigned long start, unsigned long end)
  106. {
  107. octeon_flush_icache_all_cores(NULL);
  108. }
  109. /**
  110. * octeon_flush_cache_range - Flush a range out of a vma
  111. *
  112. * @vma: VMA to flush
  113. * @start: beginning address for flush
  114. * @end: ending address for flush
  115. */
  116. static void octeon_flush_cache_range(struct vm_area_struct *vma,
  117. unsigned long start, unsigned long end)
  118. {
  119. if (vma->vm_flags & VM_EXEC)
  120. octeon_flush_icache_all_cores(vma);
  121. }
  122. /**
  123. * octeon_flush_cache_page - Flush a specific page of a vma
  124. *
  125. * @vma: VMA to flush page for
  126. * @page: Page to flush
  127. * @pfn: Page frame number
  128. */
  129. static void octeon_flush_cache_page(struct vm_area_struct *vma,
  130. unsigned long page, unsigned long pfn)
  131. {
  132. if (vma->vm_flags & VM_EXEC)
  133. octeon_flush_icache_all_cores(vma);
  134. }
  135. static void octeon_flush_kernel_vmap_range(unsigned long vaddr, int size)
  136. {
  137. BUG();
  138. }
  139. /*
  140. * Probe Octeon's caches
  141. *
  142. */
  143. static void probe_octeon(void)
  144. {
  145. unsigned long icache_size;
  146. unsigned long dcache_size;
  147. unsigned int config1;
  148. struct cpuinfo_mips *c = &current_cpu_data;
  149. int cputype = current_cpu_type();
  150. config1 = read_c0_config1();
  151. switch (cputype) {
  152. case CPU_CAVIUM_OCTEON:
  153. case CPU_CAVIUM_OCTEON_PLUS:
  154. c->icache.linesz = 2 << ((config1 >> 19) & 7);
  155. c->icache.sets = 64 << ((config1 >> 22) & 7);
  156. c->icache.ways = 1 + ((config1 >> 16) & 7);
  157. c->icache.flags |= MIPS_CACHE_VTAG;
  158. icache_size =
  159. c->icache.sets * c->icache.ways * c->icache.linesz;
  160. c->icache.waybit = ffs(icache_size / c->icache.ways) - 1;
  161. c->dcache.linesz = 128;
  162. if (cputype == CPU_CAVIUM_OCTEON_PLUS)
  163. c->dcache.sets = 2; /* CN5XXX has two Dcache sets */
  164. else
  165. c->dcache.sets = 1; /* CN3XXX has one Dcache set */
  166. c->dcache.ways = 64;
  167. dcache_size =
  168. c->dcache.sets * c->dcache.ways * c->dcache.linesz;
  169. c->dcache.waybit = ffs(dcache_size / c->dcache.ways) - 1;
  170. c->options |= MIPS_CPU_PREFETCH;
  171. break;
  172. case CPU_CAVIUM_OCTEON2:
  173. c->icache.linesz = 2 << ((config1 >> 19) & 7);
  174. c->icache.sets = 8;
  175. c->icache.ways = 37;
  176. c->icache.flags |= MIPS_CACHE_VTAG;
  177. icache_size = c->icache.sets * c->icache.ways * c->icache.linesz;
  178. c->dcache.linesz = 128;
  179. c->dcache.ways = 32;
  180. c->dcache.sets = 8;
  181. dcache_size = c->dcache.sets * c->dcache.ways * c->dcache.linesz;
  182. c->options |= MIPS_CPU_PREFETCH;
  183. break;
  184. case CPU_CAVIUM_OCTEON3:
  185. c->icache.linesz = 128;
  186. c->icache.sets = 16;
  187. c->icache.ways = 39;
  188. c->icache.flags |= MIPS_CACHE_VTAG;
  189. icache_size = c->icache.sets * c->icache.ways * c->icache.linesz;
  190. c->dcache.linesz = 128;
  191. c->dcache.ways = 32;
  192. c->dcache.sets = 8;
  193. dcache_size = c->dcache.sets * c->dcache.ways * c->dcache.linesz;
  194. c->options |= MIPS_CPU_PREFETCH;
  195. break;
  196. default:
  197. panic("Unsupported Cavium Networks CPU type");
  198. break;
  199. }
  200. /* compute a couple of other cache variables */
  201. c->icache.waysize = icache_size / c->icache.ways;
  202. c->dcache.waysize = dcache_size / c->dcache.ways;
  203. c->icache.sets = icache_size / (c->icache.linesz * c->icache.ways);
  204. c->dcache.sets = dcache_size / (c->dcache.linesz * c->dcache.ways);
  205. if (smp_processor_id() == 0) {
  206. pr_info("Primary instruction cache %ldkB, %s, %d way, "
  207. "%d sets, linesize %d bytes.\n",
  208. icache_size >> 10,
  209. cpu_has_vtag_icache ?
  210. "virtually tagged" : "physically tagged",
  211. c->icache.ways, c->icache.sets, c->icache.linesz);
  212. pr_info("Primary data cache %ldkB, %d-way, %d sets, "
  213. "linesize %d bytes.\n",
  214. dcache_size >> 10, c->dcache.ways,
  215. c->dcache.sets, c->dcache.linesz);
  216. }
  217. }
  218. static void octeon_cache_error_setup(void)
  219. {
  220. extern char except_vec2_octeon;
  221. set_handler(0x100, &except_vec2_octeon, 0x80);
  222. }
  223. /*
  224. * Setup the Octeon cache flush routines
  225. *
  226. */
  227. void octeon_cache_init(void)
  228. {
  229. probe_octeon();
  230. shm_align_mask = PAGE_SIZE - 1;
  231. flush_cache_all = octeon_flush_icache_all;
  232. __flush_cache_all = octeon_flush_icache_all;
  233. flush_cache_mm = octeon_flush_cache_mm;
  234. flush_cache_page = octeon_flush_cache_page;
  235. flush_cache_range = octeon_flush_cache_range;
  236. flush_icache_all = octeon_flush_icache_all;
  237. flush_data_cache_page = octeon_flush_data_cache_page;
  238. flush_icache_range = octeon_flush_icache_range;
  239. local_flush_icache_range = local_octeon_flush_icache_range;
  240. __flush_icache_user_range = octeon_flush_icache_range;
  241. __local_flush_icache_user_range = local_octeon_flush_icache_range;
  242. __flush_kernel_vmap_range = octeon_flush_kernel_vmap_range;
  243. build_clear_page();
  244. build_copy_page();
  245. board_cache_error_setup = octeon_cache_error_setup;
  246. }
  247. /*
  248. * Handle a cache error exception
  249. */
  250. static RAW_NOTIFIER_HEAD(co_cache_error_chain);
  251. int register_co_cache_error_notifier(struct notifier_block *nb)
  252. {
  253. return raw_notifier_chain_register(&co_cache_error_chain, nb);
  254. }
  255. EXPORT_SYMBOL_GPL(register_co_cache_error_notifier);
  256. int unregister_co_cache_error_notifier(struct notifier_block *nb)
  257. {
  258. return raw_notifier_chain_unregister(&co_cache_error_chain, nb);
  259. }
  260. EXPORT_SYMBOL_GPL(unregister_co_cache_error_notifier);
  261. static void co_cache_error_call_notifiers(unsigned long val)
  262. {
  263. int rv = raw_notifier_call_chain(&co_cache_error_chain, val, NULL);
  264. if ((rv & ~NOTIFY_STOP_MASK) != NOTIFY_OK) {
  265. u64 dcache_err;
  266. unsigned long coreid = cvmx_get_core_num();
  267. u64 icache_err = read_octeon_c0_icacheerr();
  268. if (val) {
  269. dcache_err = cache_err_dcache[coreid];
  270. cache_err_dcache[coreid] = 0;
  271. } else {
  272. dcache_err = read_octeon_c0_dcacheerr();
  273. }
  274. pr_err("Core%lu: Cache error exception:\n", coreid);
  275. pr_err("cp0_errorepc == %lx\n", read_c0_errorepc());
  276. if (icache_err & 1) {
  277. pr_err("CacheErr (Icache) == %llx\n",
  278. (unsigned long long)icache_err);
  279. write_octeon_c0_icacheerr(0);
  280. }
  281. if (dcache_err & 1) {
  282. pr_err("CacheErr (Dcache) == %llx\n",
  283. (unsigned long long)dcache_err);
  284. }
  285. }
  286. }
  287. /*
  288. * Called when the exception is recoverable
  289. */
  290. asmlinkage void cache_parity_error_octeon_recoverable(void)
  291. {
  292. co_cache_error_call_notifiers(0);
  293. }
  294. /*
  295. * Called when the exception is not recoverable
  296. */
  297. asmlinkage void cache_parity_error_octeon_non_recoverable(void)
  298. {
  299. co_cache_error_call_notifiers(1);
  300. panic("Can't handle cache error: nested exception");
  301. }