sysctrl.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. *
  4. * Copyright (C) 2011-2012 John Crispin <[email protected]>
  5. * Copyright (C) 2013-2015 Lantiq Beteiligungs-GmbH & Co.KG
  6. */
  7. #include <linux/ioport.h>
  8. #include <linux/export.h>
  9. #include <linux/clkdev.h>
  10. #include <linux/spinlock.h>
  11. #include <linux/of.h>
  12. #include <linux/of_platform.h>
  13. #include <linux/of_address.h>
  14. #include <lantiq_soc.h>
  15. #include "../clk.h"
  16. #include "../prom.h"
  17. /* clock control register for legacy */
  18. #define CGU_IFCCR 0x0018
  19. #define CGU_IFCCR_VR9 0x0024
  20. /* system clock register for legacy */
  21. #define CGU_SYS 0x0010
  22. /* pci control register */
  23. #define CGU_PCICR 0x0034
  24. #define CGU_PCICR_VR9 0x0038
  25. /* ephy configuration register */
  26. #define CGU_EPHY 0x10
  27. /* Legacy PMU register for ar9, ase, danube */
  28. /* power control register */
  29. #define PMU_PWDCR 0x1C
  30. /* power status register */
  31. #define PMU_PWDSR 0x20
  32. /* power control register */
  33. #define PMU_PWDCR1 0x24
  34. /* power status register */
  35. #define PMU_PWDSR1 0x28
  36. /* power control register */
  37. #define PWDCR(x) ((x) ? (PMU_PWDCR1) : (PMU_PWDCR))
  38. /* power status register */
  39. #define PWDSR(x) ((x) ? (PMU_PWDSR1) : (PMU_PWDSR))
  40. /* PMU register for ar10 and grx390 */
  41. /* First register set */
  42. #define PMU_CLK_SR 0x20 /* status */
  43. #define PMU_CLK_CR_A 0x24 /* Enable */
  44. #define PMU_CLK_CR_B 0x28 /* Disable */
  45. /* Second register set */
  46. #define PMU_CLK_SR1 0x30 /* status */
  47. #define PMU_CLK_CR1_A 0x34 /* Enable */
  48. #define PMU_CLK_CR1_B 0x38 /* Disable */
  49. /* Third register set */
  50. #define PMU_ANA_SR 0x40 /* status */
  51. #define PMU_ANA_CR_A 0x44 /* Enable */
  52. #define PMU_ANA_CR_B 0x48 /* Disable */
  53. /* Status */
  54. static u32 pmu_clk_sr[] = {
  55. PMU_CLK_SR,
  56. PMU_CLK_SR1,
  57. PMU_ANA_SR,
  58. };
  59. /* Enable */
  60. static u32 pmu_clk_cr_a[] = {
  61. PMU_CLK_CR_A,
  62. PMU_CLK_CR1_A,
  63. PMU_ANA_CR_A,
  64. };
  65. /* Disable */
  66. static u32 pmu_clk_cr_b[] = {
  67. PMU_CLK_CR_B,
  68. PMU_CLK_CR1_B,
  69. PMU_ANA_CR_B,
  70. };
  71. #define PWDCR_EN_XRX(x) (pmu_clk_cr_a[(x)])
  72. #define PWDCR_DIS_XRX(x) (pmu_clk_cr_b[(x)])
  73. #define PWDSR_XRX(x) (pmu_clk_sr[(x)])
  74. /* clock gates that we can en/disable */
  75. #define PMU_USB0_P BIT(0)
  76. #define PMU_ASE_SDIO BIT(2) /* ASE special */
  77. #define PMU_PCI BIT(4)
  78. #define PMU_DMA BIT(5)
  79. #define PMU_USB0 BIT(6)
  80. #define PMU_ASC0 BIT(7)
  81. #define PMU_EPHY BIT(7) /* ase */
  82. #define PMU_USIF BIT(7) /* from vr9 until grx390 */
  83. #define PMU_SPI BIT(8)
  84. #define PMU_DFE BIT(9)
  85. #define PMU_EBU BIT(10)
  86. #define PMU_STP BIT(11)
  87. #define PMU_GPT BIT(12)
  88. #define PMU_AHBS BIT(13) /* vr9 */
  89. #define PMU_FPI BIT(14)
  90. #define PMU_AHBM BIT(15)
  91. #define PMU_SDIO BIT(16) /* danube, ar9, vr9 */
  92. #define PMU_ASC1 BIT(17)
  93. #define PMU_PPE_QSB BIT(18)
  94. #define PMU_PPE_SLL01 BIT(19)
  95. #define PMU_DEU BIT(20)
  96. #define PMU_PPE_TC BIT(21)
  97. #define PMU_PPE_EMA BIT(22)
  98. #define PMU_PPE_DPLUM BIT(23)
  99. #define PMU_PPE_DP BIT(23)
  100. #define PMU_PPE_DPLUS BIT(24)
  101. #define PMU_USB1_P BIT(26)
  102. #define PMU_GPHY3 BIT(26) /* grx390 */
  103. #define PMU_USB1 BIT(27)
  104. #define PMU_SWITCH BIT(28)
  105. #define PMU_PPE_TOP BIT(29)
  106. #define PMU_GPHY0 BIT(29) /* ar10, xrx390 */
  107. #define PMU_GPHY BIT(30)
  108. #define PMU_GPHY1 BIT(30) /* ar10, xrx390 */
  109. #define PMU_PCIE_CLK BIT(31)
  110. #define PMU_GPHY2 BIT(31) /* ar10, xrx390 */
  111. #define PMU1_PCIE_PHY BIT(0) /* vr9-specific,moved in ar10/grx390 */
  112. #define PMU1_PCIE_CTL BIT(1)
  113. #define PMU1_PCIE_PDI BIT(4)
  114. #define PMU1_PCIE_MSI BIT(5)
  115. #define PMU1_CKE BIT(6)
  116. #define PMU1_PCIE1_CTL BIT(17)
  117. #define PMU1_PCIE1_PDI BIT(20)
  118. #define PMU1_PCIE1_MSI BIT(21)
  119. #define PMU1_PCIE2_CTL BIT(25)
  120. #define PMU1_PCIE2_PDI BIT(26)
  121. #define PMU1_PCIE2_MSI BIT(27)
  122. #define PMU_ANALOG_USB0_P BIT(0)
  123. #define PMU_ANALOG_USB1_P BIT(1)
  124. #define PMU_ANALOG_PCIE0_P BIT(8)
  125. #define PMU_ANALOG_PCIE1_P BIT(9)
  126. #define PMU_ANALOG_PCIE2_P BIT(10)
  127. #define PMU_ANALOG_DSL_AFE BIT(16)
  128. #define PMU_ANALOG_DCDC_2V5 BIT(17)
  129. #define PMU_ANALOG_DCDC_1VX BIT(18)
  130. #define PMU_ANALOG_DCDC_1V0 BIT(19)
  131. #define pmu_w32(x, y) ltq_w32((x), pmu_membase + (y))
  132. #define pmu_r32(x) ltq_r32(pmu_membase + (x))
  133. static void __iomem *pmu_membase;
  134. void __iomem *ltq_cgu_membase;
  135. void __iomem *ltq_ebu_membase;
  136. static u32 ifccr = CGU_IFCCR;
  137. static u32 pcicr = CGU_PCICR;
  138. static DEFINE_SPINLOCK(g_pmu_lock);
  139. /* legacy function kept alive to ease clkdev transition */
  140. void ltq_pmu_enable(unsigned int module)
  141. {
  142. int retry = 1000000;
  143. spin_lock(&g_pmu_lock);
  144. pmu_w32(pmu_r32(PMU_PWDCR) & ~module, PMU_PWDCR);
  145. do {} while (--retry && (pmu_r32(PMU_PWDSR) & module));
  146. spin_unlock(&g_pmu_lock);
  147. if (!retry)
  148. panic("activating PMU module failed!");
  149. }
  150. EXPORT_SYMBOL(ltq_pmu_enable);
  151. /* legacy function kept alive to ease clkdev transition */
  152. void ltq_pmu_disable(unsigned int module)
  153. {
  154. int retry = 1000000;
  155. spin_lock(&g_pmu_lock);
  156. pmu_w32(pmu_r32(PMU_PWDCR) | module, PMU_PWDCR);
  157. do {} while (--retry && (!(pmu_r32(PMU_PWDSR) & module)));
  158. spin_unlock(&g_pmu_lock);
  159. if (!retry)
  160. pr_warn("deactivating PMU module failed!");
  161. }
  162. EXPORT_SYMBOL(ltq_pmu_disable);
  163. /* enable a hw clock */
  164. static int cgu_enable(struct clk *clk)
  165. {
  166. ltq_cgu_w32(ltq_cgu_r32(ifccr) | clk->bits, ifccr);
  167. return 0;
  168. }
  169. /* disable a hw clock */
  170. static void cgu_disable(struct clk *clk)
  171. {
  172. ltq_cgu_w32(ltq_cgu_r32(ifccr) & ~clk->bits, ifccr);
  173. }
  174. /* enable a clock gate */
  175. static int pmu_enable(struct clk *clk)
  176. {
  177. int retry = 1000000;
  178. if (of_machine_is_compatible("lantiq,ar10")
  179. || of_machine_is_compatible("lantiq,grx390")) {
  180. pmu_w32(clk->bits, PWDCR_EN_XRX(clk->module));
  181. do {} while (--retry &&
  182. (!(pmu_r32(PWDSR_XRX(clk->module)) & clk->bits)));
  183. } else {
  184. spin_lock(&g_pmu_lock);
  185. pmu_w32(pmu_r32(PWDCR(clk->module)) & ~clk->bits,
  186. PWDCR(clk->module));
  187. do {} while (--retry &&
  188. (pmu_r32(PWDSR(clk->module)) & clk->bits));
  189. spin_unlock(&g_pmu_lock);
  190. }
  191. if (!retry)
  192. panic("activating PMU module failed!");
  193. return 0;
  194. }
  195. /* disable a clock gate */
  196. static void pmu_disable(struct clk *clk)
  197. {
  198. int retry = 1000000;
  199. if (of_machine_is_compatible("lantiq,ar10")
  200. || of_machine_is_compatible("lantiq,grx390")) {
  201. pmu_w32(clk->bits, PWDCR_DIS_XRX(clk->module));
  202. do {} while (--retry &&
  203. (pmu_r32(PWDSR_XRX(clk->module)) & clk->bits));
  204. } else {
  205. spin_lock(&g_pmu_lock);
  206. pmu_w32(pmu_r32(PWDCR(clk->module)) | clk->bits,
  207. PWDCR(clk->module));
  208. do {} while (--retry &&
  209. (!(pmu_r32(PWDSR(clk->module)) & clk->bits)));
  210. spin_unlock(&g_pmu_lock);
  211. }
  212. if (!retry)
  213. pr_warn("deactivating PMU module failed!");
  214. }
  215. /* the pci enable helper */
  216. static int pci_enable(struct clk *clk)
  217. {
  218. unsigned int val = ltq_cgu_r32(ifccr);
  219. /* set bus clock speed */
  220. if (of_machine_is_compatible("lantiq,ar9") ||
  221. of_machine_is_compatible("lantiq,vr9")) {
  222. val &= ~0x1f00000;
  223. if (clk->rate == CLOCK_33M)
  224. val |= 0xe00000;
  225. else
  226. val |= 0x700000; /* 62.5M */
  227. } else {
  228. val &= ~0xf00000;
  229. if (clk->rate == CLOCK_33M)
  230. val |= 0x800000;
  231. else
  232. val |= 0x400000; /* 62.5M */
  233. }
  234. ltq_cgu_w32(val, ifccr);
  235. pmu_enable(clk);
  236. return 0;
  237. }
  238. /* enable the external clock as a source */
  239. static int pci_ext_enable(struct clk *clk)
  240. {
  241. ltq_cgu_w32(ltq_cgu_r32(ifccr) & ~(1 << 16), ifccr);
  242. ltq_cgu_w32((1 << 30), pcicr);
  243. return 0;
  244. }
  245. /* disable the external clock as a source */
  246. static void pci_ext_disable(struct clk *clk)
  247. {
  248. ltq_cgu_w32(ltq_cgu_r32(ifccr) | (1 << 16), ifccr);
  249. ltq_cgu_w32((1 << 31) | (1 << 30), pcicr);
  250. }
  251. /* enable a clockout source */
  252. static int clkout_enable(struct clk *clk)
  253. {
  254. int i;
  255. /* get the correct rate */
  256. for (i = 0; i < 4; i++) {
  257. if (clk->rates[i] == clk->rate) {
  258. int shift = 14 - (2 * clk->module);
  259. int enable = 7 - clk->module;
  260. unsigned int val = ltq_cgu_r32(ifccr);
  261. val &= ~(3 << shift);
  262. val |= i << shift;
  263. val |= enable;
  264. ltq_cgu_w32(val, ifccr);
  265. return 0;
  266. }
  267. }
  268. return -1;
  269. }
  270. /* manage the clock gates via PMU */
  271. static void clkdev_add_pmu(const char *dev, const char *con, bool deactivate,
  272. unsigned int module, unsigned int bits)
  273. {
  274. struct clk *clk = kzalloc(sizeof(struct clk), GFP_KERNEL);
  275. if (!clk)
  276. return;
  277. clk->cl.dev_id = dev;
  278. clk->cl.con_id = con;
  279. clk->cl.clk = clk;
  280. clk->enable = pmu_enable;
  281. clk->disable = pmu_disable;
  282. clk->module = module;
  283. clk->bits = bits;
  284. if (deactivate) {
  285. /*
  286. * Disable it during the initialization. Module should enable
  287. * when used
  288. */
  289. pmu_disable(clk);
  290. }
  291. clkdev_add(&clk->cl);
  292. }
  293. /* manage the clock generator */
  294. static void clkdev_add_cgu(const char *dev, const char *con,
  295. unsigned int bits)
  296. {
  297. struct clk *clk = kzalloc(sizeof(struct clk), GFP_KERNEL);
  298. if (!clk)
  299. return;
  300. clk->cl.dev_id = dev;
  301. clk->cl.con_id = con;
  302. clk->cl.clk = clk;
  303. clk->enable = cgu_enable;
  304. clk->disable = cgu_disable;
  305. clk->bits = bits;
  306. clkdev_add(&clk->cl);
  307. }
  308. /* pci needs its own enable function as the setup is a bit more complex */
  309. static unsigned long valid_pci_rates[] = {CLOCK_33M, CLOCK_62_5M, 0};
  310. static void clkdev_add_pci(void)
  311. {
  312. struct clk *clk = kzalloc(sizeof(struct clk), GFP_KERNEL);
  313. struct clk *clk_ext = kzalloc(sizeof(struct clk), GFP_KERNEL);
  314. /* main pci clock */
  315. if (clk) {
  316. clk->cl.dev_id = "17000000.pci";
  317. clk->cl.con_id = NULL;
  318. clk->cl.clk = clk;
  319. clk->rate = CLOCK_33M;
  320. clk->rates = valid_pci_rates;
  321. clk->enable = pci_enable;
  322. clk->disable = pmu_disable;
  323. clk->module = 0;
  324. clk->bits = PMU_PCI;
  325. clkdev_add(&clk->cl);
  326. }
  327. /* use internal/external bus clock */
  328. if (clk_ext) {
  329. clk_ext->cl.dev_id = "17000000.pci";
  330. clk_ext->cl.con_id = "external";
  331. clk_ext->cl.clk = clk_ext;
  332. clk_ext->enable = pci_ext_enable;
  333. clk_ext->disable = pci_ext_disable;
  334. clkdev_add(&clk_ext->cl);
  335. }
  336. }
  337. /* xway socs can generate clocks on gpio pins */
  338. static unsigned long valid_clkout_rates[4][5] = {
  339. {CLOCK_32_768K, CLOCK_1_536M, CLOCK_2_5M, CLOCK_12M, 0},
  340. {CLOCK_40M, CLOCK_12M, CLOCK_24M, CLOCK_48M, 0},
  341. {CLOCK_25M, CLOCK_40M, CLOCK_30M, CLOCK_60M, 0},
  342. {CLOCK_12M, CLOCK_50M, CLOCK_32_768K, CLOCK_25M, 0},
  343. };
  344. static void clkdev_add_clkout(void)
  345. {
  346. int i;
  347. for (i = 0; i < 4; i++) {
  348. struct clk *clk;
  349. char *name;
  350. name = kzalloc(sizeof("clkout0"), GFP_KERNEL);
  351. if (!name)
  352. continue;
  353. sprintf(name, "clkout%d", i);
  354. clk = kzalloc(sizeof(struct clk), GFP_KERNEL);
  355. if (!clk) {
  356. kfree(name);
  357. continue;
  358. }
  359. clk->cl.dev_id = "1f103000.cgu";
  360. clk->cl.con_id = name;
  361. clk->cl.clk = clk;
  362. clk->rate = 0;
  363. clk->rates = valid_clkout_rates[i];
  364. clk->enable = clkout_enable;
  365. clk->module = i;
  366. clkdev_add(&clk->cl);
  367. }
  368. }
  369. /* bring up all register ranges that we need for basic system control */
  370. void __init ltq_soc_init(void)
  371. {
  372. struct resource res_pmu, res_cgu, res_ebu;
  373. struct device_node *np_pmu =
  374. of_find_compatible_node(NULL, NULL, "lantiq,pmu-xway");
  375. struct device_node *np_cgu =
  376. of_find_compatible_node(NULL, NULL, "lantiq,cgu-xway");
  377. struct device_node *np_ebu =
  378. of_find_compatible_node(NULL, NULL, "lantiq,ebu-xway");
  379. /* check if all the core register ranges are available */
  380. if (!np_pmu || !np_cgu || !np_ebu)
  381. panic("Failed to load core nodes from devicetree");
  382. if (of_address_to_resource(np_pmu, 0, &res_pmu) ||
  383. of_address_to_resource(np_cgu, 0, &res_cgu) ||
  384. of_address_to_resource(np_ebu, 0, &res_ebu))
  385. panic("Failed to get core resources");
  386. of_node_put(np_pmu);
  387. of_node_put(np_cgu);
  388. of_node_put(np_ebu);
  389. if (!request_mem_region(res_pmu.start, resource_size(&res_pmu),
  390. res_pmu.name) ||
  391. !request_mem_region(res_cgu.start, resource_size(&res_cgu),
  392. res_cgu.name) ||
  393. !request_mem_region(res_ebu.start, resource_size(&res_ebu),
  394. res_ebu.name))
  395. pr_err("Failed to request core resources");
  396. pmu_membase = ioremap(res_pmu.start, resource_size(&res_pmu));
  397. ltq_cgu_membase = ioremap(res_cgu.start,
  398. resource_size(&res_cgu));
  399. ltq_ebu_membase = ioremap(res_ebu.start,
  400. resource_size(&res_ebu));
  401. if (!pmu_membase || !ltq_cgu_membase || !ltq_ebu_membase)
  402. panic("Failed to remap core resources");
  403. /* make sure to unprotect the memory region where flash is located */
  404. ltq_ebu_w32(ltq_ebu_r32(LTQ_EBU_BUSCON0) & ~EBU_WRDIS, LTQ_EBU_BUSCON0);
  405. /* add our generic xway clocks */
  406. clkdev_add_pmu("10000000.fpi", NULL, 0, 0, PMU_FPI);
  407. clkdev_add_pmu("1e100a00.gptu", NULL, 1, 0, PMU_GPT);
  408. clkdev_add_pmu("1e100bb0.stp", NULL, 1, 0, PMU_STP);
  409. clkdev_add_pmu("1e100c00.serial", NULL, 0, 0, PMU_ASC1);
  410. clkdev_add_pmu("1e104100.dma", NULL, 1, 0, PMU_DMA);
  411. clkdev_add_pmu("1e100800.spi", NULL, 1, 0, PMU_SPI);
  412. clkdev_add_pmu("1e105300.ebu", NULL, 0, 0, PMU_EBU);
  413. clkdev_add_clkout();
  414. /* add the soc dependent clocks */
  415. if (of_machine_is_compatible("lantiq,vr9")) {
  416. ifccr = CGU_IFCCR_VR9;
  417. pcicr = CGU_PCICR_VR9;
  418. } else {
  419. clkdev_add_pmu("1e180000.etop", NULL, 1, 0, PMU_PPE);
  420. }
  421. if (!of_machine_is_compatible("lantiq,ase"))
  422. clkdev_add_pci();
  423. if (of_machine_is_compatible("lantiq,grx390") ||
  424. of_machine_is_compatible("lantiq,ar10")) {
  425. clkdev_add_pmu("1e108000.switch", "gphy0", 0, 0, PMU_GPHY0);
  426. clkdev_add_pmu("1e108000.switch", "gphy1", 0, 0, PMU_GPHY1);
  427. clkdev_add_pmu("1e108000.switch", "gphy2", 0, 0, PMU_GPHY2);
  428. clkdev_add_pmu("1f203018.usb2-phy", "phy", 1, 2, PMU_ANALOG_USB0_P);
  429. clkdev_add_pmu("1f203034.usb2-phy", "phy", 1, 2, PMU_ANALOG_USB1_P);
  430. /* rc 0 */
  431. clkdev_add_pmu("1f106800.phy", "phy", 1, 2, PMU_ANALOG_PCIE0_P);
  432. clkdev_add_pmu("1d900000.pcie", "msi", 1, 1, PMU1_PCIE_MSI);
  433. clkdev_add_pmu("1f106800.phy", "pdi", 1, 1, PMU1_PCIE_PDI);
  434. clkdev_add_pmu("1d900000.pcie", "ctl", 1, 1, PMU1_PCIE_CTL);
  435. /* rc 1 */
  436. clkdev_add_pmu("1f700400.phy", "phy", 1, 2, PMU_ANALOG_PCIE1_P);
  437. clkdev_add_pmu("19000000.pcie", "msi", 1, 1, PMU1_PCIE1_MSI);
  438. clkdev_add_pmu("1f700400.phy", "pdi", 1, 1, PMU1_PCIE1_PDI);
  439. clkdev_add_pmu("19000000.pcie", "ctl", 1, 1, PMU1_PCIE1_CTL);
  440. }
  441. if (of_machine_is_compatible("lantiq,ase")) {
  442. if (ltq_cgu_r32(CGU_SYS) & (1 << 5))
  443. clkdev_add_static(CLOCK_266M, CLOCK_133M,
  444. CLOCK_133M, CLOCK_266M);
  445. else
  446. clkdev_add_static(CLOCK_133M, CLOCK_133M,
  447. CLOCK_133M, CLOCK_133M);
  448. clkdev_add_pmu("1e101000.usb", "otg", 1, 0, PMU_USB0);
  449. clkdev_add_pmu("1f203018.usb2-phy", "phy", 1, 0, PMU_USB0_P);
  450. clkdev_add_pmu("1e180000.etop", "ppe", 1, 0, PMU_PPE);
  451. clkdev_add_cgu("1e180000.etop", "ephycgu", CGU_EPHY);
  452. clkdev_add_pmu("1e180000.etop", "ephy", 1, 0, PMU_EPHY);
  453. clkdev_add_pmu("1e103000.sdio", NULL, 1, 0, PMU_ASE_SDIO);
  454. clkdev_add_pmu("1e116000.mei", "dfe", 1, 0, PMU_DFE);
  455. } else if (of_machine_is_compatible("lantiq,grx390")) {
  456. clkdev_add_static(ltq_grx390_cpu_hz(), ltq_grx390_fpi_hz(),
  457. ltq_grx390_fpi_hz(), ltq_grx390_pp32_hz());
  458. clkdev_add_pmu("1e108000.switch", "gphy3", 0, 0, PMU_GPHY3);
  459. clkdev_add_pmu("1e101000.usb", "otg", 1, 0, PMU_USB0);
  460. clkdev_add_pmu("1e106000.usb", "otg", 1, 0, PMU_USB1);
  461. /* rc 2 */
  462. clkdev_add_pmu("1f106a00.pcie", "phy", 1, 2, PMU_ANALOG_PCIE2_P);
  463. clkdev_add_pmu("1a800000.pcie", "msi", 1, 1, PMU1_PCIE2_MSI);
  464. clkdev_add_pmu("1f106a00.pcie", "pdi", 1, 1, PMU1_PCIE2_PDI);
  465. clkdev_add_pmu("1a800000.pcie", "ctl", 1, 1, PMU1_PCIE2_CTL);
  466. clkdev_add_pmu("1e10b308.eth", NULL, 0, 0, PMU_SWITCH | PMU_PPE_DP);
  467. clkdev_add_pmu("1da00000.usif", "NULL", 1, 0, PMU_USIF);
  468. clkdev_add_pmu("1e103100.deu", NULL, 1, 0, PMU_DEU);
  469. } else if (of_machine_is_compatible("lantiq,ar10")) {
  470. clkdev_add_static(ltq_ar10_cpu_hz(), ltq_ar10_fpi_hz(),
  471. ltq_ar10_fpi_hz(), ltq_ar10_pp32_hz());
  472. clkdev_add_pmu("1e101000.usb", "otg", 1, 0, PMU_USB0);
  473. clkdev_add_pmu("1e106000.usb", "otg", 1, 0, PMU_USB1);
  474. clkdev_add_pmu("1e10b308.eth", NULL, 0, 0, PMU_SWITCH |
  475. PMU_PPE_DP | PMU_PPE_TC);
  476. clkdev_add_pmu("1da00000.usif", "NULL", 1, 0, PMU_USIF);
  477. clkdev_add_pmu("1e103100.deu", NULL, 1, 0, PMU_DEU);
  478. clkdev_add_pmu("1e116000.mei", "afe", 1, 2, PMU_ANALOG_DSL_AFE);
  479. clkdev_add_pmu("1e116000.mei", "dfe", 1, 0, PMU_DFE);
  480. } else if (of_machine_is_compatible("lantiq,vr9")) {
  481. clkdev_add_static(ltq_vr9_cpu_hz(), ltq_vr9_fpi_hz(),
  482. ltq_vr9_fpi_hz(), ltq_vr9_pp32_hz());
  483. clkdev_add_pmu("1f203018.usb2-phy", "phy", 1, 0, PMU_USB0_P);
  484. clkdev_add_pmu("1e101000.usb", "otg", 1, 0, PMU_USB0 | PMU_AHBM);
  485. clkdev_add_pmu("1f203034.usb2-phy", "phy", 1, 0, PMU_USB1_P);
  486. clkdev_add_pmu("1e106000.usb", "otg", 1, 0, PMU_USB1 | PMU_AHBM);
  487. clkdev_add_pmu("1f106800.phy", "phy", 1, 1, PMU1_PCIE_PHY);
  488. clkdev_add_pmu("1d900000.pcie", "bus", 1, 0, PMU_PCIE_CLK);
  489. clkdev_add_pmu("1d900000.pcie", "msi", 1, 1, PMU1_PCIE_MSI);
  490. clkdev_add_pmu("1f106800.phy", "pdi", 1, 1, PMU1_PCIE_PDI);
  491. clkdev_add_pmu("1d900000.pcie", "ctl", 1, 1, PMU1_PCIE_CTL);
  492. clkdev_add_pmu(NULL, "ahb", 1, 0, PMU_AHBM | PMU_AHBS);
  493. clkdev_add_pmu("1da00000.usif", "NULL", 1, 0, PMU_USIF);
  494. clkdev_add_pmu("1e10b308.eth", NULL, 0, 0,
  495. PMU_SWITCH | PMU_PPE_DPLUS | PMU_PPE_DPLUM |
  496. PMU_PPE_EMA | PMU_PPE_TC | PMU_PPE_SLL01 |
  497. PMU_PPE_QSB | PMU_PPE_TOP);
  498. clkdev_add_pmu("1e108000.switch", "gphy0", 0, 0, PMU_GPHY);
  499. clkdev_add_pmu("1e108000.switch", "gphy1", 0, 0, PMU_GPHY);
  500. clkdev_add_pmu("1e103000.sdio", NULL, 1, 0, PMU_SDIO);
  501. clkdev_add_pmu("1e103100.deu", NULL, 1, 0, PMU_DEU);
  502. clkdev_add_pmu("1e116000.mei", "dfe", 1, 0, PMU_DFE);
  503. } else if (of_machine_is_compatible("lantiq,ar9")) {
  504. clkdev_add_static(ltq_ar9_cpu_hz(), ltq_ar9_fpi_hz(),
  505. ltq_ar9_fpi_hz(), CLOCK_250M);
  506. clkdev_add_pmu("1f203018.usb2-phy", "phy", 1, 0, PMU_USB0_P);
  507. clkdev_add_pmu("1e101000.usb", "otg", 1, 0, PMU_USB0 | PMU_AHBM);
  508. clkdev_add_pmu("1f203034.usb2-phy", "phy", 1, 0, PMU_USB1_P);
  509. clkdev_add_pmu("1e106000.usb", "otg", 1, 0, PMU_USB1 | PMU_AHBM);
  510. clkdev_add_pmu("1e180000.etop", "switch", 1, 0, PMU_SWITCH);
  511. clkdev_add_pmu("1e103000.sdio", NULL, 1, 0, PMU_SDIO);
  512. clkdev_add_pmu("1e103100.deu", NULL, 1, 0, PMU_DEU);
  513. clkdev_add_pmu("1e116000.mei", "dfe", 1, 0, PMU_DFE);
  514. clkdev_add_pmu("1e100400.serial", NULL, 1, 0, PMU_ASC0);
  515. } else {
  516. clkdev_add_static(ltq_danube_cpu_hz(), ltq_danube_fpi_hz(),
  517. ltq_danube_fpi_hz(), ltq_danube_pp32_hz());
  518. clkdev_add_pmu("1e101000.usb", "otg", 1, 0, PMU_USB0 | PMU_AHBM);
  519. clkdev_add_pmu("1f203018.usb2-phy", "phy", 1, 0, PMU_USB0_P);
  520. clkdev_add_pmu("1e103000.sdio", NULL, 1, 0, PMU_SDIO);
  521. clkdev_add_pmu("1e103100.deu", NULL, 1, 0, PMU_DEU);
  522. clkdev_add_pmu("1e116000.mei", "dfe", 1, 0, PMU_DFE);
  523. clkdev_add_pmu("1e100400.serial", NULL, 1, 0, PMU_ASC0);
  524. }
  525. }