dma.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. *
  4. * Copyright (C) 2011 John Crispin <[email protected]>
  5. */
  6. #include <linux/init.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/io.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/export.h>
  11. #include <linux/spinlock.h>
  12. #include <linux/clk.h>
  13. #include <linux/delay.h>
  14. #include <linux/err.h>
  15. #include <linux/of.h>
  16. #include <lantiq_soc.h>
  17. #include <xway_dma.h>
  18. #define LTQ_DMA_ID 0x08
  19. #define LTQ_DMA_CTRL 0x10
  20. #define LTQ_DMA_CPOLL 0x14
  21. #define LTQ_DMA_CS 0x18
  22. #define LTQ_DMA_CCTRL 0x1C
  23. #define LTQ_DMA_CDBA 0x20
  24. #define LTQ_DMA_CDLEN 0x24
  25. #define LTQ_DMA_CIS 0x28
  26. #define LTQ_DMA_CIE 0x2C
  27. #define LTQ_DMA_PS 0x40
  28. #define LTQ_DMA_PCTRL 0x44
  29. #define LTQ_DMA_IRNEN 0xf4
  30. #define DMA_ID_CHNR GENMASK(26, 20) /* channel number */
  31. #define DMA_DESCPT BIT(3) /* descriptor complete irq */
  32. #define DMA_TX BIT(8) /* TX channel direction */
  33. #define DMA_CHAN_ON BIT(0) /* channel on / off bit */
  34. #define DMA_PDEN BIT(6) /* enable packet drop */
  35. #define DMA_CHAN_RST BIT(1) /* channel on / off bit */
  36. #define DMA_RESET BIT(0) /* channel on / off bit */
  37. #define DMA_IRQ_ACK 0x7e /* IRQ status register */
  38. #define DMA_POLL BIT(31) /* turn on channel polling */
  39. #define DMA_CLK_DIV4 BIT(6) /* polling clock divider */
  40. #define DMA_PCTRL_2W_BURST 0x1 /* 2 word burst length */
  41. #define DMA_PCTRL_4W_BURST 0x2 /* 4 word burst length */
  42. #define DMA_PCTRL_8W_BURST 0x3 /* 8 word burst length */
  43. #define DMA_TX_BURST_SHIFT 4 /* tx burst shift */
  44. #define DMA_RX_BURST_SHIFT 2 /* rx burst shift */
  45. #define DMA_ETOP_ENDIANNESS (0xf << 8) /* endianness swap etop channels */
  46. #define DMA_WEIGHT (BIT(17) | BIT(16)) /* default channel wheight */
  47. #define ltq_dma_r32(x) ltq_r32(ltq_dma_membase + (x))
  48. #define ltq_dma_w32(x, y) ltq_w32(x, ltq_dma_membase + (y))
  49. #define ltq_dma_w32_mask(x, y, z) ltq_w32_mask(x, y, \
  50. ltq_dma_membase + (z))
  51. static void __iomem *ltq_dma_membase;
  52. static DEFINE_SPINLOCK(ltq_dma_lock);
  53. void
  54. ltq_dma_enable_irq(struct ltq_dma_channel *ch)
  55. {
  56. unsigned long flags;
  57. spin_lock_irqsave(&ltq_dma_lock, flags);
  58. ltq_dma_w32(ch->nr, LTQ_DMA_CS);
  59. ltq_dma_w32_mask(0, 1 << ch->nr, LTQ_DMA_IRNEN);
  60. spin_unlock_irqrestore(&ltq_dma_lock, flags);
  61. }
  62. EXPORT_SYMBOL_GPL(ltq_dma_enable_irq);
  63. void
  64. ltq_dma_disable_irq(struct ltq_dma_channel *ch)
  65. {
  66. unsigned long flags;
  67. spin_lock_irqsave(&ltq_dma_lock, flags);
  68. ltq_dma_w32(ch->nr, LTQ_DMA_CS);
  69. ltq_dma_w32_mask(1 << ch->nr, 0, LTQ_DMA_IRNEN);
  70. spin_unlock_irqrestore(&ltq_dma_lock, flags);
  71. }
  72. EXPORT_SYMBOL_GPL(ltq_dma_disable_irq);
  73. void
  74. ltq_dma_ack_irq(struct ltq_dma_channel *ch)
  75. {
  76. unsigned long flags;
  77. spin_lock_irqsave(&ltq_dma_lock, flags);
  78. ltq_dma_w32(ch->nr, LTQ_DMA_CS);
  79. ltq_dma_w32(DMA_IRQ_ACK, LTQ_DMA_CIS);
  80. spin_unlock_irqrestore(&ltq_dma_lock, flags);
  81. }
  82. EXPORT_SYMBOL_GPL(ltq_dma_ack_irq);
  83. void
  84. ltq_dma_open(struct ltq_dma_channel *ch)
  85. {
  86. unsigned long flag;
  87. spin_lock_irqsave(&ltq_dma_lock, flag);
  88. ltq_dma_w32(ch->nr, LTQ_DMA_CS);
  89. ltq_dma_w32_mask(0, DMA_CHAN_ON, LTQ_DMA_CCTRL);
  90. spin_unlock_irqrestore(&ltq_dma_lock, flag);
  91. }
  92. EXPORT_SYMBOL_GPL(ltq_dma_open);
  93. void
  94. ltq_dma_close(struct ltq_dma_channel *ch)
  95. {
  96. unsigned long flag;
  97. spin_lock_irqsave(&ltq_dma_lock, flag);
  98. ltq_dma_w32(ch->nr, LTQ_DMA_CS);
  99. ltq_dma_w32_mask(DMA_CHAN_ON, 0, LTQ_DMA_CCTRL);
  100. ltq_dma_w32_mask(1 << ch->nr, 0, LTQ_DMA_IRNEN);
  101. spin_unlock_irqrestore(&ltq_dma_lock, flag);
  102. }
  103. EXPORT_SYMBOL_GPL(ltq_dma_close);
  104. static void
  105. ltq_dma_alloc(struct ltq_dma_channel *ch)
  106. {
  107. unsigned long flags;
  108. ch->desc = 0;
  109. ch->desc_base = dma_alloc_coherent(ch->dev,
  110. LTQ_DESC_NUM * LTQ_DESC_SIZE,
  111. &ch->phys, GFP_ATOMIC);
  112. spin_lock_irqsave(&ltq_dma_lock, flags);
  113. ltq_dma_w32(ch->nr, LTQ_DMA_CS);
  114. ltq_dma_w32(ch->phys, LTQ_DMA_CDBA);
  115. ltq_dma_w32(LTQ_DESC_NUM, LTQ_DMA_CDLEN);
  116. ltq_dma_w32_mask(DMA_CHAN_ON, 0, LTQ_DMA_CCTRL);
  117. wmb();
  118. ltq_dma_w32_mask(0, DMA_CHAN_RST, LTQ_DMA_CCTRL);
  119. while (ltq_dma_r32(LTQ_DMA_CCTRL) & DMA_CHAN_RST)
  120. ;
  121. spin_unlock_irqrestore(&ltq_dma_lock, flags);
  122. }
  123. void
  124. ltq_dma_alloc_tx(struct ltq_dma_channel *ch)
  125. {
  126. unsigned long flags;
  127. ltq_dma_alloc(ch);
  128. spin_lock_irqsave(&ltq_dma_lock, flags);
  129. ltq_dma_w32(DMA_DESCPT, LTQ_DMA_CIE);
  130. ltq_dma_w32_mask(0, 1 << ch->nr, LTQ_DMA_IRNEN);
  131. ltq_dma_w32(DMA_WEIGHT | DMA_TX, LTQ_DMA_CCTRL);
  132. spin_unlock_irqrestore(&ltq_dma_lock, flags);
  133. }
  134. EXPORT_SYMBOL_GPL(ltq_dma_alloc_tx);
  135. void
  136. ltq_dma_alloc_rx(struct ltq_dma_channel *ch)
  137. {
  138. unsigned long flags;
  139. ltq_dma_alloc(ch);
  140. spin_lock_irqsave(&ltq_dma_lock, flags);
  141. ltq_dma_w32(DMA_DESCPT, LTQ_DMA_CIE);
  142. ltq_dma_w32_mask(0, 1 << ch->nr, LTQ_DMA_IRNEN);
  143. ltq_dma_w32(DMA_WEIGHT, LTQ_DMA_CCTRL);
  144. spin_unlock_irqrestore(&ltq_dma_lock, flags);
  145. }
  146. EXPORT_SYMBOL_GPL(ltq_dma_alloc_rx);
  147. void
  148. ltq_dma_free(struct ltq_dma_channel *ch)
  149. {
  150. if (!ch->desc_base)
  151. return;
  152. ltq_dma_close(ch);
  153. dma_free_coherent(ch->dev, LTQ_DESC_NUM * LTQ_DESC_SIZE,
  154. ch->desc_base, ch->phys);
  155. }
  156. EXPORT_SYMBOL_GPL(ltq_dma_free);
  157. void
  158. ltq_dma_init_port(int p, int tx_burst, int rx_burst)
  159. {
  160. ltq_dma_w32(p, LTQ_DMA_PS);
  161. switch (p) {
  162. case DMA_PORT_ETOP:
  163. /*
  164. * Tell the DMA engine to swap the endianness of data frames and
  165. * drop packets if the channel arbitration fails.
  166. */
  167. ltq_dma_w32_mask(0, (DMA_ETOP_ENDIANNESS | DMA_PDEN),
  168. LTQ_DMA_PCTRL);
  169. break;
  170. default:
  171. break;
  172. }
  173. switch (rx_burst) {
  174. case 8:
  175. ltq_dma_w32_mask(0x0c, (DMA_PCTRL_8W_BURST << DMA_RX_BURST_SHIFT),
  176. LTQ_DMA_PCTRL);
  177. break;
  178. case 4:
  179. ltq_dma_w32_mask(0x0c, (DMA_PCTRL_4W_BURST << DMA_RX_BURST_SHIFT),
  180. LTQ_DMA_PCTRL);
  181. break;
  182. case 2:
  183. ltq_dma_w32_mask(0x0c, (DMA_PCTRL_2W_BURST << DMA_RX_BURST_SHIFT),
  184. LTQ_DMA_PCTRL);
  185. break;
  186. default:
  187. break;
  188. }
  189. switch (tx_burst) {
  190. case 8:
  191. ltq_dma_w32_mask(0x30, (DMA_PCTRL_8W_BURST << DMA_TX_BURST_SHIFT),
  192. LTQ_DMA_PCTRL);
  193. break;
  194. case 4:
  195. ltq_dma_w32_mask(0x30, (DMA_PCTRL_4W_BURST << DMA_TX_BURST_SHIFT),
  196. LTQ_DMA_PCTRL);
  197. break;
  198. case 2:
  199. ltq_dma_w32_mask(0x30, (DMA_PCTRL_2W_BURST << DMA_TX_BURST_SHIFT),
  200. LTQ_DMA_PCTRL);
  201. break;
  202. default:
  203. break;
  204. }
  205. }
  206. EXPORT_SYMBOL_GPL(ltq_dma_init_port);
  207. static int
  208. ltq_dma_init(struct platform_device *pdev)
  209. {
  210. struct clk *clk;
  211. struct resource *res;
  212. unsigned int id, nchannels;
  213. int i;
  214. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  215. ltq_dma_membase = devm_ioremap_resource(&pdev->dev, res);
  216. if (IS_ERR(ltq_dma_membase))
  217. panic("Failed to remap dma resource");
  218. /* power up and reset the dma engine */
  219. clk = clk_get(&pdev->dev, NULL);
  220. if (IS_ERR(clk))
  221. panic("Failed to get dma clock");
  222. clk_enable(clk);
  223. ltq_dma_w32_mask(0, DMA_RESET, LTQ_DMA_CTRL);
  224. usleep_range(1, 10);
  225. /* disable all interrupts */
  226. ltq_dma_w32(0, LTQ_DMA_IRNEN);
  227. /* reset/configure each channel */
  228. id = ltq_dma_r32(LTQ_DMA_ID);
  229. nchannels = ((id & DMA_ID_CHNR) >> 20);
  230. for (i = 0; i < nchannels; i++) {
  231. ltq_dma_w32(i, LTQ_DMA_CS);
  232. ltq_dma_w32(DMA_CHAN_RST, LTQ_DMA_CCTRL);
  233. ltq_dma_w32(DMA_POLL | DMA_CLK_DIV4, LTQ_DMA_CPOLL);
  234. ltq_dma_w32_mask(DMA_CHAN_ON, 0, LTQ_DMA_CCTRL);
  235. }
  236. dev_info(&pdev->dev,
  237. "Init done - hw rev: %X, ports: %d, channels: %d\n",
  238. id & 0x1f, (id >> 16) & 0xf, nchannels);
  239. return 0;
  240. }
  241. static const struct of_device_id dma_match[] = {
  242. { .compatible = "lantiq,dma-xway" },
  243. {},
  244. };
  245. static struct platform_driver dma_driver = {
  246. .probe = ltq_dma_init,
  247. .driver = {
  248. .name = "dma-xway",
  249. .of_match_table = dma_match,
  250. },
  251. };
  252. int __init
  253. dma_init(void)
  254. {
  255. return platform_driver_register(&dma_driver);
  256. }
  257. postcore_initcall(dma_init);